



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, LCD, POR, PWM, WDT                                 |
| Number of I/O              | 25                                                                         |
| Program Memory Size        | 14KB (8K x 14)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 512 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                |
| Data Converters            | A/D 11x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                             |
| Supplier Device Package    | 28-SOIC                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1936t-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Pin Diagram - 40-Pin PDIP (PIC16(L)F1934/7)





2: PIC16F1934/7 devices only.

| Name                                                                       | Function            | Input<br>Type | Output<br>Type | Description                                                   |
|----------------------------------------------------------------------------|---------------------|---------------|----------------|---------------------------------------------------------------|
| RA0/AN0/C12IN0-/C2OUT <sup>(1)</sup> /                                     | RA0                 | TTL           | CMOS           | General purpose I/O.                                          |
| SRNQ <sup>(1)</sup> / <del>SS<sup>(1)</sup>/VCAP<sup>(2)</sup>/SEG12</del> | AN0                 | AN            | —              | A/D Channel 0 input.                                          |
|                                                                            | C12IN0-             | AN            | _              | Comparator C1 or C2 negative input.                           |
|                                                                            | C2OUT               |               | CMOS           | Comparator C2 output.                                         |
|                                                                            | SRNQ                | _             | CMOS           | SR Latch inverting output.                                    |
|                                                                            | SS                  | ST            | _              | Slave Select input.                                           |
|                                                                            | VCAP                | Power         | Power          | Filter capacitor for Voltage Regulator (PIC16F1934/6/7 only). |
|                                                                            | SEG12               | _             | AN             | LCD Analog output.                                            |
| RA1/AN1/C12IN1-/SEG7                                                       | RA1                 | TTL           | CMOS           | General purpose I/O.                                          |
|                                                                            | AN1                 | AN            | —              | A/D Channel 1 input.                                          |
|                                                                            | C12IN1-             | AN            | —              | Comparator C1 or C2 negative input.                           |
|                                                                            | SEG7                |               | AN             | LCD Analog output.                                            |
| RA2/AN2/C2IN+/VREF-/                                                       | RA2                 | TTL           | CMOS           | General purpose I/O.                                          |
| DACOUT/COM2                                                                | AN2                 | AN            | —              | A/D Channel 2 input.                                          |
|                                                                            | C2IN+               | AN            | _              | Comparator C2 positive input.                                 |
|                                                                            | VREF-               | AN            | _              | A/D Negative Voltage Reference input.                         |
|                                                                            | DACOUT              | _             | AN             | Voltage Reference output.                                     |
|                                                                            | COM2                |               | AN             | LCD Analog output.                                            |
| RA3/AN3/C1IN+/VREF+/                                                       | RA3                 | TTL           | CMOS           | General purpose I/O.                                          |
| COM3 <sup>(3)</sup> /SEG15                                                 | AN3                 | AN            | _              | A/D Channel 3 input.                                          |
|                                                                            | C1IN+               | AN            | —              | Comparator C1 positive input.                                 |
|                                                                            | VREF+               | AN            | _              | A/D Voltage Reference input.                                  |
|                                                                            | COM3 <sup>(3)</sup> |               | AN             | LCD Analog output.                                            |
|                                                                            | SEG15               |               | AN             | LCD Analog output.                                            |
| RA4/C10UT/CPS6/T0CKI/SRQ/                                                  | RA4                 | TTL           | CMOS           | General purpose I/O.                                          |
| CCP5/SEG4                                                                  | C10UT               |               | CMOS           | Comparator C1 output.                                         |
|                                                                            | CPS6                | AN            | —              | Capacitive sensing input 6.                                   |
|                                                                            | TOCKI               | ST            | —              | Timer0 clock input.                                           |
|                                                                            | SRQ                 |               | CMOS           | SR Latch non-inverting output.                                |
|                                                                            | CCP5                | ST            | CMOS           | Capture/Compare/PWM5.                                         |
|                                                                            | SEG4                | _             | AN             | LCD Analog output.                                            |
| RA5/AN4/C2OUT <sup>(1)</sup> /CPS7/                                        | RA5                 | TTL           | CMOS           | General purpose I/O.                                          |
| SRNQ(')/SS(')/VCAP(2)/SEG5                                                 | AN4                 | AN            | —              | A/D Channel 4 input.                                          |
|                                                                            | C2OUT               |               | CMOS           | Comparator C2 output.                                         |
|                                                                            | CPS7                | AN            | —              | Capacitive sensing input 7.                                   |
|                                                                            | SRNQ                |               | CMOS           | SR Latch inverting output.                                    |
|                                                                            | SS                  | ST            | —              | Slave Select input.                                           |
|                                                                            | VCAP                | Power         | Power          | Filter capacitor for Voltage Regulator (PIC16F1934/6/7 only). |
|                                                                            | SEG5                | —             | AN             | LCD Analog output.                                            |

TABLE 1-2: PIC16(L)F1934/6/7 PINOUT DESCRIPTION

Legend:AN= Analog input or outputCMOS = CMOS compatible input or outputOD= Open DrainTTL = TTL compatible inputST= Schmitt Trigger input with CMOS levels $l^2C^{TM}$ = Schmitt Trigger input with l<sup>2</sup>C

HV = High Voltage XTAL = Crystal

levels

**Note 1:** Pin function is selectable via the APFCON register.

2: PIC16F1934/6/7 devices only.

3: PIC16(L)F1936 devices only.

4: PORTD is available on PIC16(L)F1934/7 devices only.

5: RE<2:0> are available on PIC16(L)F1934/7 devices only.

© 2008-2011 Microchip Technology Inc.

## 2.0 ENHANCED MID-RANGE CPU

This family of devices contain an enhanced mid-range 8-bit CPU core. The CPU has 49 instructions. Interrupt capability includes automatic context saving. The hardware stack is 16 levels deep and has Overflow and Underflow Reset capability. Direct, Indirect, and Relative Addressing modes are available. Two File Select Registers (FSRs) provide the ability to read program and data memory.

- Automatic Interrupt Context Saving
- 16-level Stack with Overflow and Underflow
- File Select Registers
- Instruction Set

## 2.1 Automatic Interrupt Context Saving

During interrupts, certain registers are automatically saved in shadow registers and restored when returning from the interrupt. This saves stack space and user code. See **Section 7.5 "Automatic Context Saving"**, for more information.

#### 2.2 16-level Stack with Overflow and Underflow

These devices have an external stack memory 15 bits wide and 16 words deep. A Stack Overflow or Underflow will set the appropriate bit (STKOVF or STKUNF) in the PCON register, and if enabled will cause a software Reset. See section **Section 3.4 "Stack"** for more details.

## 2.3 File Select Registers

There are two 16-bit File Select Registers (FSR). FSRs can access all file registers and program memory, which allows one Data Pointer for all memory. When an FSR points to program memory, there is 1 additional instruction cycle in instructions using INDF to allow the data to be fetched. General purpose memory can now also be addressed linearly, providing the ability to access contiguous data larger than 80 bytes. There are also new instructions to support the FSRs. See **Section 3.5 "Indirect Addressing"** for more details.

## 2.4 Instruction Set

There are 49 instructions for the enhanced mid-range CPU to support the features of the CPU. See **Section 29.0 "Instruction Set Summary"** for more details.

#### 5.4.2 TWO-SPEED START-UP SEQUENCE

- 1. Wake-up from Power-on Reset or Sleep.
- Instructions begin execution by the internal oscillator at the frequency set in the IRCF<3:0> bits of the OSCCON register.
- 3. OST enabled to count 1024 clock cycles.
- 4. OST timed out, wait for falling edge of the internal oscillator.
- 5. OSTS is set.
- 6. System clock held low until the next falling edge of new clock (LP, XT or HS mode).
- 7. System clock is switched to external clock source.

#### 5.4.3 CHECKING TWO-SPEED CLOCK STATUS

Checking the state of the OSTS bit of the OSCSTAT register will confirm if the microcontroller is running from the external clock source, as defined by the FOSC<2:0> bits in the Configuration Word 1, or the internal oscillator.



#### FIGURE 5-8: TWO-SPEED START-UP

| Name       | Bit 7  | Bit 6   | Bit 5    | Bit 4  | Bit 3 Bit 2       |             | Bit 1      | Bit 0   | Register<br>on Page |
|------------|--------|---------|----------|--------|-------------------|-------------|------------|---------|---------------------|
| ADCON0     | —      |         | CHS<4:0> |        |                   |             | GO/DONE    | ADON    | 163                 |
| ANSELB     | _      | _       | ANSB5    | ANSB4  | ANSB3             | ANSB2       | ANSB1      | ANSB0   | 139                 |
| APFCON     | —      | CCP3SEL | T1GSEL   | P2BSEL | SRNQSEL           | C2OUTSEL    | SSSEL      | CCP2SEL | 131                 |
| CCPxCON    | PxM∙   | <1:0>   | DCxB     | <1:0>  |                   | CCPxM<      | 3:0>       |         | 234                 |
| CPSCON0    | CPSON  | _       | _        | -      | CPSRNG            | <1:0>       | CPSOUT     | TOXCS   | 323                 |
| CPSCON1    | —      | _       | _        | —      |                   | CPSCH       | <3:>       |         | 324                 |
| INTCON     | GIE    | PEIE    | TMR0IE   | INTE   | IOCIE             | TMR0IF      | INTF       | IOCIF   | 98                  |
| IOCBP      | IOCBP7 | IOCBP6  | IOCBP5   | IOCBP4 | IOCBP3            | IOCBP2      | IOCBP1     | IOCBP0  | 152                 |
| IOCBN      | IOCBN7 | IOCBN6  | IOCBN5   | IOCBN4 | IOCBN3            | IOCBN2      | IOCBN1     | IOCBN0  | 152                 |
| IOCBF      | IOCBF7 | IOCBF6  | IOCBF5   | IOCBF4 | IOCBF3            | IOCBF2      | IOCBF1     | IOCBF0  | 152                 |
| LATB       | LATB7  | LATB6   | LATB5    | LATB4  | LATB3             | LATB2       | LATB1      | LATB0   | 138                 |
| LCDCON     | LCDEN  | SLPEN   | WERR     | —      | CS<1:             | 0>          | LMUX       | <1:0>   | 329                 |
| LCDSE0     | SE7    | SE6     | SE5      | SE4    | SE3               | SE2         | SE1        | SE0     | 333                 |
| LCDSE1     | SE15   | SE14    | SE13     | SE12   | SE11              | SE10        | SE9        | SE8     | 333                 |
| OPTION_REG | WPUEN  | INTEDG  | TMR0CS   | TMR0SE | PSA               | PSA PS<2:0> |            |         | 193                 |
| PORTB      | RB7    | RB6     | RB5      | RB4    | RB3               | RB2         | RB1        | RB0     | 138                 |
| T1GCON     | TMR1GE | T1GPOL  | T1GTM    | T1GSPM | T1GGO/DONE T1GVAL |             | T1GSS<1:0> |         | 204                 |
| TRISB      | TRISB7 | TRISB6  | TRISB5   | TRISB4 | TRISB3            | TRISB2      | TRISB1     | TRISB0  | 138                 |
| WPUB       | WPUB7  | WPUB6   | WPUB5    | WPUB4  | WPUB3             | WPUB2       | WPUB1      | WPUB0   | 139                 |

#### TABLE 12-6: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTB.

### 12.4 PORTC Registers

PORTC is a 8-bit wide, bidirectional port. The corresponding data direction register is TRISC (Register 12-12). Setting a TRISC bit (= 1) will make the corresponding PORTC pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISC bit (= 0) will make the corresponding PORTC pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 12-1 shows how to initialize an I/O port.

Reading the PORTC register (Register 12-11) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATC).

The TRISC register (Register 12-12) controls the PORTC pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISC register are maintained set when using them as analog inputs. I/O pins configured as analog input always read '0'.

#### 12.4.1 PORTC FUNCTIONS AND OUTPUT PRIORITIES

Each PORTC pin is multiplexed with other functions. The pins, their combined functions and their output priorities are shown in Table 12-7.

When multiple outputs are enabled, the actual pin control goes to the peripheral with the highest priority.

Analog input and some digital input functions are not included in the list below. These input functions can remain active when the pin is configured as an output. Certain digital input functions override other port functions and are included in Table 12-7.

| Pin Name | Function Priority <sup>(1)</sup>                                          |
|----------|---------------------------------------------------------------------------|
| RC0      | T1OSO (Timer1 Oscillator)<br>CCP2/P2B<br>RC0                              |
| RC1      | T1OSI (Timer1 Oscillator)<br>CCP2/P2A<br>RC1                              |
| RC2      | SEG3 (LCD)<br>CCP1/P1A<br>RC2                                             |
| RC3      | SEG6 (LCD)<br>SCL (MSSP)<br>SCK (MSSP)<br>RC3                             |
| RC4      | SEG11 (LCD)<br>SDA (MSSP)<br>RC4                                          |
| RC5      | SEG10 (LCD)<br>SDO (MSSP)<br>RC5                                          |
| RC6      | ISEG9 (LCD)<br>TX (EUSART)<br>CK (EUSART)<br>CCP3/P3A, 28-pin only<br>RC6 |
| RC7      | SEG8 (LCD)<br>DT (EUSART)<br>CCP3/P3B, 28 pin only<br>RC7                 |

TABLE 12-7: PORTC OUTPUT PRIORITY

**Note 1:** Priority listed from highest to lowest.

| R/W-1/1                                 | R/W-1/1 | R/W-1/1           | R/W-1/1 | R/W-1/1                                               | R/W-1/1 | R/W-1/1 | R/W-1/1 |  |  |  |
|-----------------------------------------|---------|-------------------|---------|-------------------------------------------------------|---------|---------|---------|--|--|--|
| ANSD7                                   | ANSD6   | ANSD5             | ANSD4   | ANSD3                                                 | ANSD2   | ANSD1   | ANSD0   |  |  |  |
| bit 7                                   |         | -<br>-            |         |                                                       |         |         | bit 0   |  |  |  |
|                                         |         |                   |         |                                                       |         |         |         |  |  |  |
| Legend:                                 | Legend: |                   |         |                                                       |         |         |         |  |  |  |
| R = Readable                            | bit     | W = Writable      | bit     | U = Unimplemented bit, read as '0'                    |         |         |         |  |  |  |
| u = Bit is unchanged x = Bit is unknown |         |                   | nown    | -n/n = Value at POR and BOR/Value at all other Resets |         |         |         |  |  |  |
| '1' = Bit is set                        |         | '0' = Bit is clea | ared    |                                                       |         |         |         |  |  |  |

### **REGISTER 12-17: ANSELD: PORTD ANALOG SELECT REGISTER**<sup>(2)</sup>

1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.

- 2: ANSELD register is not implemented on the PIC16(L)F1936. Read as '0'.
- 3: PORTD implemented on PIC16(L)F1934/7 devices only.

| TABLE 12-10: SUMMARY OF REGISTERS ASSOCIATED WITH PORTD <sup>(1</sup> |
|-----------------------------------------------------------------------|
|-----------------------------------------------------------------------|

| Name    | Bit 7  | Bit 6  | Bit 5  | Bit 4     | Bit 3   | Bit 2       | Bit 1     | Bit 0  | Register on<br>Page |
|---------|--------|--------|--------|-----------|---------|-------------|-----------|--------|---------------------|
| ANSELD  | ANSD7  | ANSD6  | ANSD5  | ANSD4     | ANSD3   | ANSD2       | ANSD1     | ANSD0  | 146                 |
| CCPxCON | PxM∙   | <1:0>  | DCxB   | DCxB<1:0> |         | CCPxM<3:0>  |           |        |                     |
| CPSCON0 | CPSON  | _      | —      | —         | CPSRN   | CPSRNG<1:0> |           | T0XCS  | 323                 |
| CPSCON1 | —      | _      | —      | —         |         | CPSCH<3:0>  |           |        | 324                 |
| LATD    | LATD7  | LATD6  | LATD5  | LATD4     | LATD3   | LATD3 LATD2 |           | LATD0  | 145                 |
| LCDCON  | LCDEN  | SLPEN  | WERR   | —         | CS<1:0> |             | LMUX<1:0> |        | 329                 |
| LCDSE2  | SE23   | SE22   | SE21   | SE20      | SE19    | SE18        | SE17      | SE16   | 333                 |
| PORTD   | RD7    | RD6    | RD5    | RD4       | RD3     | RD2         | RD1       | RD0    | 145                 |
| TRISD   | TRISD7 | TRISD6 | TRISD5 | TRISD4    | TRISD3  | TRISD2      | TRISD1    | TRISD0 | 145                 |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTD.

Note 1: These registers are not implemented on the PIC16(L)F1936 devices, read as '0'.

bit 7-0 **ANSD<7:0>**: Analog Select between Analog or Digital Function on Pins RD<7:0>, respectively 0 = Digital I/O. Pin is assigned to port or digital special function.

**Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

## 22.0 TIMER2/4/6 MODULES

There are up to three identical Timer2-type modules available. To maintain pre-existing naming conventions, the Timers are called Timer2, Timer4 and Timer6 (also Timer2/4/6).

| Note: | The 'x' variable used in this section is |
|-------|------------------------------------------|
|       | used to designate Timer2, Timer4, or     |
|       | Timer6. For example, TxCON references    |
|       | T2CON, T4CON, or T6CON. PRx refer-       |
|       | ences PR2, PR4, or PR6.                  |

The Timer2/4/6 modules incorporate the following features:

- 8-bit Timer and Period registers (TMRx and PRx, respectively)
- Readable and writable (both registers)
- Software programmable prescaler (1:1, 1:4, 1:16, and 1:64)
- Software programmable postscaler (1:1 to 1:16)
- Interrupt on TMRx match with PRx, respectively
- Optional use as the shift clock for the MSSP modules (Timer2 only)

See Figure 22-1 for a block diagram of Timer2/4/6.





| R/W-0/0          | R/W-0/0                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R/W-0/0                                                                           | R/W-0/0                                       | R/W-0/0                        | R/W-0/0          | R/W-0/0        | R/W-0/0      |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------|------------------|----------------|--------------|
| CCPxASE          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | CCPxAS<2:0>                                                                       | •                                             | PSSxA                          | \C<1:0>          | PSSxB          | D<1:0>       |
| bit 7            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                   |                                               |                                |                  | •              | bit 0        |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                   |                                               |                                |                  |                |              |
| Legend:          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                   |                                               |                                |                  |                |              |
| R = Readable     | bit                                                                                                                                                                                                                                                                                                                                                                                                                                                              | W = Writable                                                                      | bit                                           | U = Unimpler                   | nented bit, read | d as '0'       |              |
| u = Bit is unch  | nanged                                                                                                                                                                                                                                                                                                                                                                                                                                                           | x = Bit is unkr                                                                   | nown                                          | -n/n = Value a                 | at POR and BC    | R/Value at all | other Resets |
| '1' = Bit is set |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | '0' = Bit is cle                                                                  | ared                                          |                                |                  |                |              |
| bit 7            | <b>CCPxASE:</b><br>1 = A shutdo<br>0 = CCPx ou                                                                                                                                                                                                                                                                                                                                                                                                                   | CCPx Auto-Shu<br>own event has o<br>utputs are opera                              | tdown Event S<br>ccurred; CCP:<br>ting        | Status bit<br>x outputs are in | shutdown state   | е              |              |
| bit 6-4          | CCPxAS<2:0>: CCPx Auto-Shutdown Source Select bits<br>000 = Auto-shutdown is disabled<br>001 = Comparator C1 output high <sup>(1)</sup><br>010 = Comparator C2 output high <sup>(1)</sup><br>011 = Either Comparator C1 or C2 high <sup>(1)</sup><br>100 = VIL on INT pin<br>101 = VIL on INT pin or Comparator C1 high <sup>(1)</sup><br>110 = VIL on INT pin or Comparator C2 high <sup>(1)</sup><br>111 = VIL on INT pin or Comparator C2 high <sup>(1)</sup> |                                                                                   |                                               |                                |                  |                |              |
| bit 3-2          | <b>PSSxAC&lt;1:</b><br>00 = Drive p<br>01 = Drive p<br>1x = Pins P                                                                                                                                                                                                                                                                                                                                                                                               | <b>0&gt;:</b> Pins PxA an<br>ins PxA and Px<br>ins PxA and Px<br>kA and PxC tri-s | nd PxC Shutdo<br>C to '0'<br>C to '1'<br>tate | own State Conti                | rol bits         |                |              |
| bit 1-0          | <b>PSSxBD&lt;1:</b><br>00 = Drive p<br>01 = Drive p<br>1x = Pins P                                                                                                                                                                                                                                                                                                                                                                                               | <b>0&gt;:</b> Pins PxB ar<br>ins PxB and Px<br>ins PxB and Px<br>kB and PxD tri-s | nd PxD Shutdo<br>D to '0'<br>D to '1'<br>tate | own State Contr                | ol bits          |                |              |
| Note 1. If (     | VSVNC is one                                                                                                                                                                                                                                                                                                                                                                                                                                                     | blad the shutd                                                                    | own will be de                                | laved by Timer                 | 1                |                |              |

## REGISTER 23-4: CCPxAS: CCPX AUTO-SHUTDOWN CONTROL REGISTER

**Note 1:** If CxSYNC is enabled, the shutdown will be delayed by Timer1.

#### 24.2.3 SPI MASTER MODE

The master can initiate the data transfer at any time because it controls the SCK line. The master determines when the slave (Processor 2, Figure 24-5) is to broadcast data by the software protocol.

In Master mode, the data is transmitted/received as soon as the SSPBUF register is written to. If the SPI is only going to receive, the SDO output could be disabled (programmed as an input). The SSPSR register will continue to shift in the signal present on the SDI pin at the programmed clock rate. As each byte is received, it will be loaded into the SSPBUF register as if a normal received byte (interrupts and Status bits appropriately set). The clock polarity is selected by appropriately programming the CKP bit of the SSPCON1 register and the CKE bit of the SSPSTAT register. This then, would give waveforms for SPI communication as shown in Figure 24-6, Figure 24-8 and Figure 24-9, where the MSB is transmitted first. In Master mode, the SPI clock rate (bit rate) is user programmable to be one of the following:

- Fosc/4 (or Tcy)
- Fosc/16 (or 4 \* Tcy)
- Fosc/64 (or 16 \* Tcy)
- Timer2 output/2
- Fosc/(4 \* (SSPADD + 1))

Figure 24-6 shows the waveforms for Master mode.

When the CKE bit is set, the SDO data is valid before there is a clock edge on SCK. The change of the input sample is shown based on the state of the SMP bit. The time when the SSPBUF is loaded with the received data is shown.

FIGURE 24-6: SPI MODE WAVEFORM (MASTER MODE)









#### FIGURE 24-8: SLAVE SELECT SYNCHRONOUS WAVEFORM

## 25.0 ENHANCED UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (EUSART)

The Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) module is a serial I/O communications peripheral. It contains all the clock generators, shift registers and data buffers necessary to perform an input or output serial data transfer independent of device program execution. The EUSART, also known as a Serial Communications Interface (SCI), can be configured as a full-duplex asynchronous system or half-duplex synchronous system. Full-Duplex mode is useful for communications with peripheral systems, such as CRT terminals and personal computers. Half-Duplex Synchronous mode is intended for communications with peripheral devices, such as A/D or D/A integrated circuits, serial EEPROMs or other microcontrollers. These devices typically do not have internal clocks for baud rate generation and require the external clock signal provided by a master synchronous device.

The EUSART module includes the following capabilities:

- · Full-duplex asynchronous transmit and receive
- Two-character input buffer
- One-character output buffer
- · Programmable 8-bit or 9-bit character length
- · Address detection in 9-bit mode
- · Input buffer overrun error detection
- Received character framing error detection
- Half-duplex synchronous master
- · Half-duplex synchronous slave
- Programmable clock polarity in synchronous modes
- · Sleep operation

The EUSART module implements the following additional features, making it ideally suited for use in Local Interconnect Network (LIN) bus systems:

- · Automatic detection and calibration of the baud rate
- Wake-up on Break reception
- 13-bit Break character transmit

Block diagrams of the EUSART transmitter and receiver are shown in Figure 25-1 and Figure 25-2.

#### FIGURE 25-1: EUSART TRANSMIT BLOCK DIAGRAM



- 25.1.2.8 Asynchronous Reception Set-up:
- Initialize the SPBRGH, SPBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 25.3 "EUSART Baud Rate Generator (BRG)").
- 2. Clear the ANSEL bit for the RX pin (if applicable).
- Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation.
- 4. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 5. If 9-bit reception is desired, set the RX9 bit.
- 6. Enable reception by setting the CREN bit.
- 7. The RCIF interrupt flag bit will be set when a character is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCIE interrupt enable bit was also set.
- 8. Read the RCSTA register to get the error flags and, if 9-bit data reception is enabled, the ninth data bit.
- 9. Get the received 8 Least Significant data bits from the receive buffer by reading the RCREG register.
- 10. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.

#### 25.1.2.9 9-bit Address Detection Mode Set-up

This mode would typically be used in RS-485 systems. To set up an Asynchronous Reception with Address Detect Enable:

- Initialize the SPBRGH, SPBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 25.3 "EUSART Baud Rate Generator (BRG)").
- 2. Clear the ANSEL bit for the RX pin (if applicable).
- Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation.
- If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 5. Enable 9-bit reception by setting the RX9 bit.
- 6. Enable address detection by setting the ADDEN bit.
- 7. Enable reception by setting the CREN bit.
- The RCIF interrupt flag bit will be set when a character with the ninth bit set is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCIE interrupt enable bit was also set.
- 9. Read the RCSTA register to get the error flags. The ninth data bit will always be set.
- 10. Get the received 8 Least Significant data bits from the receive buffer by reading the RCREG register. Software determines if this is the device's address.
- 11. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.
- 12. If the device has been addressed, clear the ADDEN bit to allow all received data into the receive buffer and generate interrupts.



#### FIGURE 25-5: ASYNCHRONOUS RECEPTION



PIC16(L)F1934/6/7

# PIC16(L)F1934/6/7





#### **30.6** Thermal Considerations

| Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |           |                                        |      |       |                                                          |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------------|------|-------|----------------------------------------------------------|--|--|--|--|
| Param<br>No.                                                                                                             | Sym.      | Characteristic                         | Тур. | Units | Conditions                                               |  |  |  |  |
| TH01                                                                                                                     | θJA       | Thermal Resistance Junction to Ambient | 60   | °C/W  | 28-pin SPDIP package                                     |  |  |  |  |
|                                                                                                                          |           |                                        | 80   | °C/W  | 28-pin SOIC package                                      |  |  |  |  |
|                                                                                                                          |           |                                        | 90   | °C/W  | 28-pin SSOP package                                      |  |  |  |  |
|                                                                                                                          |           |                                        | 27.5 | °C/W  | 28-pin UQFN 4x4mm package                                |  |  |  |  |
|                                                                                                                          |           |                                        | 27.5 | °C/W  | 28-pin QFN 6x6mm package                                 |  |  |  |  |
|                                                                                                                          |           |                                        | 47.2 | °C/W  | 40-pin PDIP package                                      |  |  |  |  |
|                                                                                                                          |           |                                        | 46   | °C/W  | 44-pin TQFP package                                      |  |  |  |  |
|                                                                                                                          |           |                                        | 24.4 | °C/W  | 44-pin QFN 8x8mm package                                 |  |  |  |  |
| TH02                                                                                                                     | θJC       | Thermal Resistance Junction to Case    | 31.4 | °C/W  | 28-pin SPDIP package                                     |  |  |  |  |
|                                                                                                                          |           |                                        | 24   | °C/W  | 28-pin SOIC package                                      |  |  |  |  |
|                                                                                                                          |           |                                        | 24   | °C/W  | 28-pin SSOP package                                      |  |  |  |  |
|                                                                                                                          |           |                                        | 24   | °C/W  | 28-pin UQFN 4x4mm package                                |  |  |  |  |
|                                                                                                                          |           |                                        | 24   | °C/W  | 28-pin QFN 6x6mm package                                 |  |  |  |  |
|                                                                                                                          |           |                                        | 24.7 | °C/W  | 40-pin PDIP package                                      |  |  |  |  |
|                                                                                                                          |           |                                        | 14.5 | °C/W  | 44-pin TQFP package                                      |  |  |  |  |
|                                                                                                                          |           |                                        | 20   | °C/W  | 44-pin QFN 8x8mm package                                 |  |  |  |  |
| TH03                                                                                                                     | TJMAX     | Maximum Junction Temperature           | 150  | °C    |                                                          |  |  |  |  |
| TH04                                                                                                                     | PD        | Power Dissipation                      | _    | W     | PD = PINTERNAL + PI/O                                    |  |  |  |  |
| TH05                                                                                                                     | PINTERNAL | Internal Power Dissipation             | _    | W     | PINTERNAL = IDD x VDD <sup>(1)</sup>                     |  |  |  |  |
| TH06                                                                                                                     | Pi/o      | I/O Power Dissipation                  | _    | W     | $PI/O = \Sigma (IOL * VOL) + \Sigma (IOH * (VDD - VOH))$ |  |  |  |  |
| TH07                                                                                                                     | Pder      | Derated Power                          | —    | W     | Pder = PDmax (Τj - Τa)/θja <sup>(2)</sup>                |  |  |  |  |

**Note 1:** IDD is current to run the chip alone without driving any load on the output pins.

**2:** TA = Ambient Temperature

3: T<sub>J</sub> = Junction Temperature

## PIC16(L)F1934/6/7





## TABLE 30-5:RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER<br/>AND BROWN-OUT RESET PARAMETERS

| Standard Operating Conditions (unless otherwise stated)Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |        |                                                          |              |            |              |       |                                      |  |  |
|----------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------|--------------|------------|--------------|-------|--------------------------------------|--|--|
| Param<br>No.                                                                                                         | Sym.   | Characteristic                                           |              | Тур†       | Max.         | Units | Conditions                           |  |  |
| 30                                                                                                                   | ТмсL   | MCLR Pulse Width (low)                                   | 2            | _          | _            | μS    |                                      |  |  |
| 31                                                                                                                   | TWDTLP | Low-Power Watchdog Timer<br>Time-out Period              | 10           | 16         | 27           | ms    | VDD = 3.3V-5V<br>1:16 Prescaler used |  |  |
| 32                                                                                                                   | Tost   | Oscillator Start-up Timer Period <sup>(1), (2)</sup>     | _            | 1024       | _            | Tosc  | (Note 3)                             |  |  |
| 33*                                                                                                                  | TPWRT  | Power-up Timer Period, $\overline{PWRTE} = 0$            | 40           | 65         | 140          | ms    |                                      |  |  |
| 34*                                                                                                                  | Tioz   | I/O high-impedance from MCLR Low or Watchdog Timer Reset |              |            | 2.0          | μS    |                                      |  |  |
| 35                                                                                                                   | VBOR   | Brown-out Reset Voltage                                  | 2.38<br>1.80 | 2.5<br>1.9 | 2.73<br>2.11 | V     | BORV=2.5V<br>BORV=1.9V               |  |  |
| 36*                                                                                                                  | VHYST  | Brown-out Reset Hysteresis                               | 0            | 25         | 60           | mV    | -40°C to +85°C                       |  |  |
| 37*                                                                                                                  | TBORDC | Brown-out Reset DC Response<br>Time                      | 1            | 3          | 35           | μS    | $VDD \leq VBOR$                      |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

- **Note 1:** Instruction cycle period (TCY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to the OSC1 pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.
  - 2: By design.
  - **3:** Period of the slower clock.
  - 4: To ensure these voltage tolerances, VDD and Vss must be capacitively decoupled as close to the device as possible. 0.1  $\mu$ F and 0.01  $\mu$ F values in parallel are recommended.

#### FIGURE 30-10: TIMER0 AND TIMER1 EXTERNAL CLOCK TIMINGS



## PIC16(L)F1934/6/7



FIGURE 31-14: Vol vs. IoL OVER TEMPERATURE (VDD = 3.0V)









## Package Marking Information (Continued)

44-Lead TQFP (10x10x1 mm)



44-Lead QFN (8x8x0.9 mm)





Example

