



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 32MHz                                                                     |
| Connectivity               | I²C, LINbus, SPI, UART/USART                                              |
| Peripherals                | Brown-out Detect/Reset, LCD, POR, PWM, WDT                                |
| Number of I/O              | 36                                                                        |
| Program Memory Size        | 14KB (8K x 14)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 512 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                               |
| Data Converters            | A/D 14x10b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 40-UFQFN Exposed Pad                                                      |
| Supplier Device Package    | 40-UQFN (5x5)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1937-i-mv |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Pin Diagram – 28-Pin SPDIP/SOIC/SSOP (PIC16(L)F1936)



|                        |                |                               |                                                                                                           |                 |                     |                |                       | /         |                       |                      |                                 |
|------------------------|----------------|-------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------|---------------------|----------------|-----------------------|-----------|-----------------------|----------------------|---------------------------------|
| Address                | Name           | Bit 7                         | Bit 6                                                                                                     | Bit 5           | Bit 4               | Bit 3          | Bit 2                 | Bit 1     | Bit 0                 | Value on<br>POR, BOR | Value on all<br>other<br>Resets |
| Bank 1                 |                |                               |                                                                                                           |                 |                     |                |                       |           |                       |                      |                                 |
| 080h <sup>(2)</sup>    | INDF0          | Addressing<br>(not a physi    | this location u cal register)                                                                             | ses contents o  | of FSR0H/FSF        | ROL to address | data memory           | /         |                       | XXXX XXXX            | XXXX XXXX                       |
| 081h <sup>(2)</sup>    | INDF1          | Addressing<br>(not a physi    | Addressing this location uses contents of FSR1H/FSR1L to address data memory<br>(not a physical register) |                 |                     |                |                       |           | XXXX XXXX             | XXXX XXXX            |                                 |
| 082h <sup>(2)</sup>    | PCL            | Program Co                    | ounter (PC) Le                                                                                            | ast Significant | st Significant Byte |                |                       |           |                       |                      | 0000 0000                       |
| 083h <sup>(2)</sup>    | STATUS         | _                             | _                                                                                                         | _               | TO                  | PD             | Z                     | DC        | С                     | 1 1000               | q quuu                          |
| 084h <sup>(2)</sup>    | FSR0L          | Indirect Data                 | a Memory Ado                                                                                              | dress 0 Low Po  | ointer              |                |                       |           |                       | 0000 0000            | uuuu uuuu                       |
| 085h <sup>(2)</sup>    | FSR0H          | Indirect Data                 | a Memory Ado                                                                                              | dress 0 High P  | ointer              |                |                       |           |                       | 0000 0000            | 0000 0000                       |
| 086h <sup>(2)</sup>    | FSR1L          | Indirect Data                 | a Memory Ado                                                                                              | dress 1 Low Po  | ointer              |                |                       |           |                       | 0000 0000            | uuuu uuuu                       |
| 087h <sup>(2)</sup>    | FSR1H          | Indirect Data                 | a Memory Add                                                                                              | dress 1 High P  | ointer              |                |                       |           |                       | 0000 0000            | 0000 0000                       |
| 088h <sup>(2)</sup>    | BSR            | _                             | _                                                                                                         | _               |                     | E              | BSR<4:0>              |           |                       | 0 0000               | 0 0000                          |
| 089h <sup>(2)</sup>    | WREG           | Working Re                    | gister                                                                                                    |                 |                     |                |                       |           |                       | 0000 0000            | uuuu uuuu                       |
| 08Ah <sup>(1, 2)</sup> | PCLATH         | _                             | Write Buffer f                                                                                            | for the upper 7 | bits of the Pro     | ogram Counter  | r                     |           |                       | -000 0000            | -000 0000                       |
| 08Bh <sup>(2)</sup>    | INTCON         | GIE                           | PEIE                                                                                                      | TMR0IE          | INTE                | IOCIE          | TMR0IF                | INTF      | IOCIF                 | 0000 0000            | 0000 0000                       |
| 08Ch                   | TRISA          | PORTA Data Direction Register |                                                                                                           |                 |                     |                |                       |           | 1111 1111             | 1111 1111            |                                 |
| 08Dh                   | TRISB          | PORTB Dat                     | ta Direction Re                                                                                           | egister         |                     |                |                       |           |                       | 1111 1111            | 1111 1111                       |
| 08Eh                   | TRISC          | PORTC Dat                     | ta Direction Re                                                                                           | egister         |                     |                |                       |           |                       | 1111 1111            | 1111 1111                       |
| 08Fh <sup>(3)</sup>    | TRISD          | PORTD Dat                     | ta Direction Re                                                                                           | egister         |                     |                |                       |           |                       | 1111 1111            | 1111 1111                       |
| 090h                   | TRISE          | _                             | _                                                                                                         | _               | _                   | (4)            | TRISE2 <sup>(3)</sup> | TRISE1(3) | TRISE0 <sup>(3)</sup> | 1111                 | 1111                            |
| 091h                   | PIE1           | TMR1GIE                       | ADIE                                                                                                      | RCIE            | TXIE                | SSPIE          | CCP1IE                | TMR2IE    | TMR1IE                | 0000 0000            | 0000 0000                       |
| 092h                   | PIE2           | OSFIE                         | C2IE                                                                                                      | C1IE            | EEIE                | BCLIE          | LCDIE                 | _         | CCP2IE                | 0000 00-0            | 0000 00-0                       |
| 093h                   | PIE3           | _                             | CCP5IE                                                                                                    | CCP4IE          | CCP3IE              | TMR6IE         | _                     | TMR4IE    | _                     | -000 0-0-            | -000 0-0-                       |
| 094h                   | _              | Unimpleme                     | nted                                                                                                      |                 |                     |                |                       |           |                       | _                    | _                               |
| 095h                   | OPTION_R<br>EG | WPUEN                         | INTEDG                                                                                                    | TMROCS          | TMROSE              | PSA            |                       | PS<2:0>   |                       | 1111 1111            | 1111 1111                       |
| 096h                   | PCON           | STKOVF                        | STKUNF                                                                                                    | _               | _                   | RMCLR          | RI                    | POR       | BOR                   | 00 11qq              | qq qquu                         |
| 097h                   | WDTCON         | —                             | _                                                                                                         |                 | V                   | VDTPS<4:0>     |                       |           | SWDTEN                | 01 0110              | 01 0110                         |
| 098h                   | OSCTUNE        | —                             | _                                                                                                         |                 |                     | TUN<5          | :0>                   |           |                       | 00 0000              | 00 0000                         |
| 099h                   | OSCCON         | SPLLEN                        |                                                                                                           | IRCF            | <3:0>               |                | _                     | SCS       | <1:0>                 | 0011 1-00            | 0011 1-00                       |
| 09Ah                   | OSCSTAT        | T10SCR                        | PLLR                                                                                                      | OSTS            | HFIOFR              | HFIOFL         | MFIOFR                | LFIOFR    | HFIOFS                | -0p0 0p00            | dddd ddo-                       |
| 09Bh                   | ADRESL         | A/D Result                    | Register Low                                                                                              |                 |                     |                |                       |           |                       | xxxx xxxx            | uuuu uuuu                       |
| 09Ch                   | ADRESH         | A/D Result                    | Register High                                                                                             |                 |                     |                |                       |           |                       | xxxx xxxx            | uuuu uuuu                       |
| 09Dh                   | ADCON0         |                               |                                                                                                           |                 | CHS<4:0>            |                |                       | GO/DONE   | ADON                  | -000 0000            | -000 0000                       |
| 09Eh                   | ADCON1         | ADFM                          |                                                                                                           | ADCS<2:0>       |                     |                | ADNREF                | ADPREF1   | ADPREF0               | 0000 -000            | 0000 -000                       |
| 09Fh                   | _              | Unimpleme                     | nted                                                                                                      |                 |                     |                |                       |           |                       | _                    | _                               |

#### TABLE 3-12: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED)

Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved.

Shaded locations are unimplemented, read as '0'.

Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<14:8>, whose contents are transferred to the upper byte of the program counter.

2: These registers can be addressed from any bank.

3: These registers/bits are not implemented on PIC16(L)F1936 devices, read as '0'.

4: Unimplemented, read as '1'.

# 5.2.2 INTERNAL CLOCK SOURCES

The device may be configured to use the internal oscillator block as the system clock by performing one of the following actions:

- Program the FOSC<2:0> bits in Configuration Word 1 to select the INTOSC clock source, which will be used as the default system clock upon a device Reset.
- Write the SCS<1:0> bits in the OSCCON register to switch the system clock source to the internal oscillator during run-time. See **Section 5.3** "**Clock Switching**" for more information.

In **INTOSC** mode, OSC1/CLKIN is available for general purpose I/O. OSC2/CLKOUT is available for general purpose I/O or CLKOUT.

The function of the OSC2/CLKOUT pin is determined by the state of the  $\overline{\text{CLKOUTEN}}$  bit in Configuration Word 1.

The internal oscillator block has two independent oscillators and a dedicated Phase-Lock Loop, HFPLL that can produce one of three internal system clock sources.

- 1. The **HFINTOSC** (High-Frequency Internal Oscillator) is factory calibrated and operates at 16 MHz. The HFINTOSC source is generated from the 500 kHz MFINTOSC source and the dedicated Phase-Lock Loop, HFPLL. The frequency of the HFINTOSC can be user-adjusted via software using the OSCTUNE register (Register 5-3).
- The MFINTOSC (Medium-Frequency Internal Oscillator) is factory calibrated and operates at 500 kHz. The frequency of the MFINTOSC can be user-adjusted via software using the OSCTUNE register (Register 5-3).
- 3. The **LFINTOSC** (Low-Frequency Internal Oscillator) is uncalibrated and operates at 31 kHz.

# 5.2.2.1 HFINTOSC

The High-Frequency Internal Oscillator (HFINTOSC) is a factory calibrated 16 MHz internal clock source. The frequency of the HFINTOSC can be altered via software using the OSCTUNE register (Register 5-3).

The output of the HFINTOSC connects to a postscaler and multiplexer (see Figure 5-1). One of nine frequencies derived from the HFINTOSC can be selected via software using the IRCF<3:0> bits of the OSCCON register. See **Section 5.2.2.7** "Internal Oscillator Clock Switch Timing" for more information.

The HFINTOSC is enabled by:

- Configure the IRCF<3:0> bits of the OSCCON register for the desired HF frequency, and
- FOSC<2:0> = 100, or
- Set the System Clock Source (SCS) bits of the OSCCON register to '1x'.

The High-Frequency Internal Oscillator Ready bit (HFIOFR) of the OSCSTAT register indicates when the HFINTOSC is running and can be utilized.

The High-Frequency Internal Oscillator Status Locked bit (HFIOFL) of the OSCSTAT register indicates when the HFINTOSC is running within 2% of its final value.

The High-Frequency Internal Oscillator Status Stable bit (HFIOFS) of the OSCSTAT register indicates when the HFINTOSC is running within 0.5% of its final value.

# 5.2.2.2 MFINTOSC

The Medium-Frequency Internal Oscillator (MFINTOSC) is a factory calibrated 500 kHz internal clock source. The frequency of the MFINTOSC can be altered via software using the OSCTUNE register (Register 5-3).

The output of the MFINTOSC connects to a postscaler and multiplexer (see Figure 5-1). One of nine frequencies derived from the MFINTOSC can be selected via software using the IRCF<3:0> bits of the OSCCON register. See **Section 5.2.2.7** "Internal Oscillator Clock Switch Timing" for more information.

The MFINTOSC is enabled by:

- Configure the IRCF<3:0> bits of the OSCCON register for the desired HF frequency, and
- FOSC<2:0> = 100, or
- Set the System Clock Source (SCS) bits of the OSCCON register to '1x'

The Medium-Frequency Internal Oscillator Ready bit (MFIOFR) of the OSCSTAT register indicates when the MFINTOSC is running and can be utilized.

# **10.0 WATCHDOG TIMER**

The Watchdog Timer is a system timer that generates a Reset if the firmware does not issue a CLRWDT instruction within the time-out period. The Watchdog Timer is typically used to recover the system from unexpected events.

The WDT has the following features:

- · Independent clock source
- Multiple operating modes
  - WDT is always on
  - WDT is off when in Sleep
  - WDT is controlled by software
  - WDT is always off
- Configurable time-out period is from 1 ms to 256 seconds (typical)
- Multiple Reset conditions
- Operation during Sleep

#### FIGURE 10-1: WATCHDOG TIMER BLOCK DIAGRAM



#### EXAMPLE 11-3: FLASH PROGRAM MEMORY READ

```
* This code block will read 1 word of program
* memory at the memory address:
   PROG_ADDR_HI: PROG_ADDR_LO
   data will be returned in the variables;
*
   PROG_DATA_HI, PROG_DATA_LO
   MOVLW PROG_ADDR_LO ; Select Bank for EEPROM registers
MOVWF EEADRL ; Store LSB of address
MOVLW PROG_ADDR_HI ;
MOVWL EEADRH ;
             EECON1,CFGS ; Do not select Configuration Space
EECON1,EEPGD ; Select Program Memory
   BCF
            EECON1,CFGS
   BSF
              INTCON,GIE ; Disable interrupts
   BCF
   BSF
              EECON1,RD
                                 ; Initiate read
   NOP
                                  ; Executed (Figure 11-1)
   NOP
                                 ; Ignored (Figure 11-1)
   BSF
              INTCON, GIE
                                ; Restore interrupts
   MOVF
              EEDATL,W
                                ; Get LSB of word
   MOVWF
              PROG_DATA_LO  ; Store in user location
              EEDATH,W ; Get MSB of word
PROG_DATA_HI ; Store in user location
   MOVE
   MOVWF
```

| R/W-1/1                                 | R/W-1/1 | R/W-1/1           | R/W-1/1                                               | R/W-1/1                            | R/W-1/1 | R/W-1/1 | R/W-1/1 |  |  |
|-----------------------------------------|---------|-------------------|-------------------------------------------------------|------------------------------------|---------|---------|---------|--|--|
| ANSD7                                   | ANSD6   | ANSD5             | ANSD4                                                 | ANSD3                              | ANSD2   | ANSD1   | ANSD0   |  |  |
| bit 7                                   | •       |                   |                                                       |                                    |         |         | bit 0   |  |  |
|                                         |         |                   |                                                       |                                    |         |         |         |  |  |
| Legend:                                 |         |                   |                                                       |                                    |         |         |         |  |  |
| R = Readable                            | bit     | W = Writable      | bit                                                   | U = Unimplemented bit, read as '0' |         |         |         |  |  |
| u = Bit is unchanged x = Bit is unknown |         |                   | -n/n = Value at POR and BOR/Value at all other Resets |                                    |         |         |         |  |  |
| '1' = Bit is set                        |         | '0' = Bit is clea | ared                                                  |                                    |         |         |         |  |  |

# **REGISTER 12-17: ANSELD: PORTD ANALOG SELECT REGISTER**<sup>(2)</sup>

1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.

- 2: ANSELD register is not implemented on the PIC16(L)F1936. Read as '0'.
- 3: PORTD implemented on PIC16(L)F1934/7 devices only.

| TABLE 12-10: SUMMARY OF REGISTERS ASSOCIATED WITH PORTD <sup>(1</sup> |
|-----------------------------------------------------------------------|
|-----------------------------------------------------------------------|

| Name    | Bit 7    | Bit 6  | Bit 5  | Bit 4     | Bit 3                    | Bit 2             | Bit 1  | Bit 0  | Register on<br>Page |
|---------|----------|--------|--------|-----------|--------------------------|-------------------|--------|--------|---------------------|
| ANSELD  | ANSD7    | ANSD6  | ANSD5  | ANSD4     | ANSD3                    | ANSD2             | ANSD1  | ANSD0  | 146                 |
| CCPxCON | PxM<1:0> |        | DCxB   | DCxB<1:0> |                          | CCPxM<3:0>        |        |        |                     |
| CPSCON0 | CPSON    | _      | —      | —         | CPSRNG<1:0> CPSOUT T0XCS |                   |        | T0XCS  | 323                 |
| CPSCON1 | —        | _      | —      | —         | CPSCH<3:0>               |                   |        |        | 324                 |
| LATD    | LATD7    | LATD6  | LATD5  | LATD4     | LATD3                    | LATD2             | LATD1  | LATD0  | 145                 |
| LCDCON  | LCDEN    | SLPEN  | WERR   | —         | CS<                      | CS<1:0> LMUX<1:0> |        | 329    |                     |
| LCDSE2  | SE23     | SE22   | SE21   | SE20      | SE19                     | SE18              | SE17   | SE16   | 333                 |
| PORTD   | RD7      | RD6    | RD5    | RD4       | RD3                      | RD2               | RD1    | RD0    | 145                 |
| TRISD   | TRISD7   | TRISD6 | TRISD5 | TRISD4    | TRISD3                   | TRISD2            | TRISD1 | TRISD0 | 145                 |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTD.

Note 1: These registers are not implemented on the PIC16(L)F1936 devices, read as '0'.

bit 7-0 **ANSD<7:0>**: Analog Select between Analog or Digital Function on Pins RD<7:0>, respectively 0 = Digital I/O. Pin is assigned to port or digital special function.

**Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

# 12.6 PORTE Registers

PORTE is a 4-bit wide, bidirectional port. The corresponding data direction register is TRISE. Setting a TRISE bit (= 1) will make the corresponding PORTE pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISE bit (= 0) will make the corresponding PORTE pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). The exception is RE3, which is input only and its TRIS bit will always read as '1'. Example 12-1 shows how to initialize an I/O port.

Reading the PORTE register (Register 12-18) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATE). RE3 reads '0' when MCLRE = 1.

| Note: RE<2:0> and TRISE<2:0> pins a | are |
|-------------------------------------|-----|
| available on PIC16(L)F1934 a        | nd  |
| PIC16(L)F1937 only.                 |     |

#### 12.6.1 ANSELE REGISTER

The ANSELE register (Register 12-21) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELE bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELE bits has no effect on digital output functions. A pin with TRIS clear and ANSEL set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

The TRISE register (Register 12-19) controls the PORTE pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISE register are maintained set when using them as analog inputs. I/O pins configured as analog input always read '0'.

| Note: | The ANSELE bits default to the Analog        |
|-------|----------------------------------------------|
|       | mode after Reset. To use any pins as         |
|       | digital general purpose or peripheral        |
|       | inputs, the corresponding ANSEL bits         |
|       | must be initialized to '0' by user software. |

#### 12.6.2 PORTE FUNCTIONS AND OUTPUT PRIORITIES

Each PORTD pin is multiplexed with other functions. The pins, their combined functions and their output priorities are shown in Table 12-11.

When multiple outputs are enabled, the actual pin control goes to the peripheral with the highest priority.

Analog input and some digital input functions are not included in the list below. These input functions can remain active when the pin is configured as an output. Certain digital input functions override other port functions and are included in Table 12-11.

| Pin Name | Function Priority <sup>(1)</sup>     |
|----------|--------------------------------------|
| RE0      | SEG21 (LCD)<br>CCP3/P3A (CCP)<br>RE0 |
| RE1      | SEG22 (LCD)<br>P3B (CCP)<br>RE1      |
| RE2      | SEG23 (LCD)<br>CCP5 (CCP)<br>RE2     |

### TABLE 12-11: PORTE OUTPUT PRIORITY

Note 1: Priority listed from highest to lowest.

# 13.0 INTERRUPT-ON-CHANGE

The PORTB pins can be configured to operate as Interrupt-On-Change (IOC) pins. An interrupt can be generated by detecting a signal that has either a rising edge or a falling edge. Any individual PORT IOC pin, or combination of PORT IOC pins, can be configured to generate an interrupt. The interrupt-on-change module has the following features:

- Interrupt-on-Change enable (Master Switch)
- Individual pin configuration
- · Rising and falling edge detection
- Individual pin interrupt flags

Figure 13-1 is a block diagram of the IOC module.

# 13.1 Enabling the Module

To allow individual PORTB pins to generate an interrupt, the IOCIE bit of the INTCON register must be set. If the IOCIE bit is disabled, the edge detection on the pin will still occur, but an interrupt will not be generated.

### 13.2 Individual Pin Configuration

For each PORTB pin, a rising edge detector and a falling edge detector are present. To enable a pin to detect a rising edge, the associated IOCBPx bit of the IOCBP register is set. To enable a pin to detect a falling edge, the associated IOCBNx bit of the IOCBN register is set.

A pin can be configured to detect rising and falling edges simultaneously by setting both the IOCBPx bit and the IOCBNx bit of the IOCBP and IOCBN registers, respectively.

# 13.3 Interrupt Flags

The IOCBFx bits located in the IOCBF register are status flags that correspond to the interrupt-on-change pins of PORTB. If an expected edge is detected on an appropriately enabled pin, then the status flag for that pin will be set, and an interrupt will be generated if the IOCIE bit is set. The IOCIF bit of the INTCON register reflects the status of all IOCBFx bits.

# 13.4 Clearing Interrupt Flags

The individual status flags, (IOCBFx bits), can be cleared by resetting them to zero. If another edge is detected during this clearing operation, the associated status flag will be set at the end of the sequence, regardless of the value actually being written.

In order to ensure that no detected edge is lost while clearing flags, only AND operations masking out known changed bits should be performed. The following sequence is an example of what should be performed.

#### EXAMPLE 13-1:

```
MOVLW 0xff
XORWF IOCBF, W
ANDWF IOCBF, F
```

# 13.5 Operation in Sleep

The interrupt-on-change interrupt sequence will wake the device from Sleep mode, if the IOCIE bit is set.

If an edge is detected while in Sleep mode, the IOCBF register will be updated prior to the first instruction executed out of Sleep.

FIGURE 13-1: INTERRUPT-ON-CHANGE BLOCK DIAGRAM



### 23.3.6 PWM RESOLUTION

The resolution determines the number of available duty cycles for a given period. For example, a 10-bit resolution will result in 1024 discrete duty cycles, whereas an 8-bit resolution will result in 256 discrete duty cycles.

The maximum PWM resolution is 10 bits when PRx is 255. The resolution is a function of the PRx register value as shown by Equation 23-4.

#### EQUATION 23-4: PWM RESOLUTION

Resolution = 
$$\frac{\log[4(PRx+1)]}{\log(2)}$$
 bits

Note: If the pulse width value is greater than the period the assigned PWM pin(s) will remain unchanged.

| PWM Frequency             | 1.95 kHz | 7.81 kHz | 31.25 kHz | 125 kHz | 250 kHz | 333.3 kHz |
|---------------------------|----------|----------|-----------|---------|---------|-----------|
| Timer Prescale (1, 4, 16) | 16       | 4        | 1         | 1       | 1       | 1         |
| PRx Value                 | 0xFF     | 0xFF     | 0xFF      | 0x3F    | 0x1F    | 0x17      |
| Maximum Resolution (bits) | 10       | 10       | 10        | 8       | 7       | 6.6       |

#### TABLE 23-6: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 20 MHz)

| PWM Frequency             | 1.22 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz |
|---------------------------|----------|----------|-----------|-----------|-----------|-----------|
| Timer Prescale (1, 4, 16) | 16       | 4        | 1         | 1         | 1         | 1         |
| PRx Value                 | 0xFF     | 0xFF     | 0xFF      | 0x3F      | 0x1F      | 0x17      |
| Maximum Resolution (bits) | 10       | 10       | 10        | 8         | 7         | 6.6       |

#### TABLE 23-7: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 8 MHz)

| PWM Frequency             | 1.22 kHz | 4.90 kHz | 19.61 kHz | 76.92 kHz | 153.85 kHz | 200.0 kHz |
|---------------------------|----------|----------|-----------|-----------|------------|-----------|
| Timer Prescale (1, 4, 16) | 16       | 4        | 1         | 1         | 1          | 1         |
| PRx Value                 | 0x65     | 0x65     | 0x65      | 0x19      | 0x0C       | 0x09      |
| Maximum Resolution (bits) | 8        | 8        | 8         | 6         | 5          | 5         |





#### 24.2.1 SPI MODE REGISTERS

The MSSP module has five registers for SPI mode operation. These are:

- MSSP STATUS register (SSPSTAT)
- MSSP Control Register 1 (SSPCON1)
- MSSP Control Register 3 (SSPCON3)
- MSSP Data Buffer register (SSPBUF)
- MSSP Address register (SSPADD)
- MSSP Shift register (SSPSR) (Not directly accessible)

SSPCON1 and SSPSTAT are the control and STATUS registers in SPI mode operation. The SSPCON1 register is readable and writable. The lower 6 bits of the SSPSTAT are read-only. The upper two bits of the SSPSTAT are read/write.

In one SPI master mode, SSPADD can be loaded with a value used in the Baud Rate Generator. More information on the Baud Rate Generator is available in **Section 24.7 "Baud Rate Generator"**.

SSPSR is the shift register used for shifting data in and out. SSPBUF provides indirect access to the SSPSR register. SSPBUF is the buffer register to which data bytes are written, and from which data bytes are read.

In receive operations, SSPSR and SSPBUF together create a buffered receiver. When SSPSR receives a complete byte, it is transferred to SSPBUF and the SSPIF interrupt is set.

During transmission, the SSPBUF is not buffered. A write to SSPBUF will write to both SSPBUF and SSPSR.

# 24.6.7 I<sup>2</sup>C MASTER MODE RECEPTION

Master mode reception is enabled by programming the Receive Enable bit, RCEN bit of the SSPCON2 register.

| Note: | The MSSP module must be in an Idle      |
|-------|-----------------------------------------|
|       | state before the RCEN bit is set or the |
|       | RCEN bit will be disregarded.           |

The Baud Rate Generator begins counting and on each rollover, the state of the SCL pin changes (high-to-low/low-to-high) and data is shifted into the SSPSR. After the falling edge of the eighth clock, the receive enable flag is automatically cleared, the contents of the SSPSR are loaded into the SSPBUF, the BF flag bit is set, the SSPIF flag bit is set and the Baud Rate Generator is suspended from counting, holding SCL low. The MSSP is now in Idle state awaiting the next command. When the buffer is read by the CPU, the BF flag bit is automatically cleared. The user can then send an Acknowledge bit at the end of reception by setting the Acknowledge Sequence Enable, ACKEN bit of the SSPCON2 register.

#### 24.6.7.1 BF Status Flag

In receive operation, the BF bit is set when an address or data byte is loaded into SSPBUF from SSPSR. It is cleared when the SSPBUF register is read.

#### 24.6.7.2 SSPOV Status Flag

In receive operation, the SSPOV bit is set when 8 bits are received into the SSPSR and the BF flag bit is already set from a previous reception.

### 24.6.7.3 WCOL Status Flag

If the user writes the SSPBUF when a receive is already in progress (i.e., SSPSR is still shifting in a data byte), the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur).

#### 24.6.7.4 Typical Receive Sequence:

- 1. The user generates a Start condition by setting the SEN bit of the SSPCON2 register.
- 2. SSPIF is set by hardware on completion of the Start.
- 3. SSPIF is cleared by software.
- 4. User writes SSPBUF with the slave address to transmit and the R/W bit set.
- 5. Address is shifted out the SDA pin until all 8 bits are transmitted. Transmission begins as soon as SSPBUF is written to.
- The MSSP module shifts in the ACK bit from the slave device and writes its value into the ACKSTAT bit of the SSPCON2 register.
- 7. The MSSP module generates an interrupt at the end of the ninth clock cycle by setting the SSPIF bit.
- 8. User sets the RCEN bit of the SSPCON2 register and the Master clocks in a byte from the slave.
- 9. After the 8th falling edge of SCL, SSPIF and BF are set.
- 10. Master clears SSPIF and reads the received byte from SSPBUF, clears BF.
- 11. Master sets ACK value sent to slave in ACKDT bit of the SSPCON2 register and initiates the ACK by setting the ACKEN bit.
- 12. Masters ACK is clocked out to the Slave and SSPIF is set.
- 13. User clears SSPIF.
- 14. Steps 8-13 are repeated for each received byte from the slave.
- 15. Master sends a not ACK or Stop to end communication.



# 25.1 EUSART Asynchronous Mode

The EUSART transmits and receives data using the standard non-return-to-zero (NRZ) format. NRZ is implemented with two levels: a VOH mark state which represents a '1' data bit, and a VOL space state which represents a '0' data bit. NRZ refers to the fact that consecutively transmitted data bits of the same value stay at the output level of that bit without returning to a neutral level between each bit transmission. An NRZ transmission port idles in the mark state. Each character transmission consists of one Start bit followed by eight or nine data bits and is always terminated by one or more Stop bits. The Start bit is always a space and the Stop bits are always marks. The most common data format is 8 bits. Each transmitted bit persists for a period of 1/(Baud Rate). An on-chip dedicated 8-bit/16-bit Baud Rate Generator is used to derive standard baud rate frequencies from the system oscillator. See Table 25-5 for examples of baud rate configurations.

The EUSART transmits and receives the LSb first. The EUSART's transmitter and receiver are functionally independent, but share the same data format and baud rate. Parity is not supported by the hardware, but can be implemented in software and stored as the ninth data bit.

#### 25.1.1 EUSART ASYNCHRONOUS TRANSMITTER

The EUSART transmitter block diagram is shown in Figure 25-1. The heart of the transmitter is the serial Transmit Shift Register (TSR), which is not directly accessible by software. The TSR obtains its data from the transmit buffer, which is the TXREG register.

#### 25.1.1.1 Enabling the Transmitter

The EUSART transmitter is enabled for asynchronous operations by configuring the following three control bits:

- TXEN = 1
- SYNC = 0
- SPEN = 1

All other EUSART control bits are assumed to be in their default state.

Setting the TXEN bit of the TXSTA register enables the transmitter circuitry of the EUSART. Clearing the SYNC bit of the TXSTA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RCSTA register enables the EUSART and automatically configures the TX/CK I/O pin as an output. If the TX/CK pin is shared with an analog peripheral, the analog I/O function must be disabled by clearing the corresponding ANSEL bit.

**Note 1:** The TXIF Transmitter Interrupt flag is set when the TXEN enable bit is set.

#### 25.1.1.2 Transmitting Data

A transmission is initiated by writing a character to the TXREG register. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXREG is immediately transferred to the TSR register. If the TSR still contains all or part of a previous character, the new character data is held in the TXREG until the Stop bit of the previous character has been transmitted. The pending character in the TXREG is then transferred to the TSR in one TCY immediately following the Stop bit sequence commences immediately following the transfer of the data to the TSR from the TXREG.

#### 25.1.1.3 Transmit Data Polarity

The polarity of the transmit data can be controlled with the SCKP bit of the BAUDCON register. The default state of this bit is '0' which selects high true transmit ldle and data bits. Setting the SCKP bit to '1' will invert the transmit data resulting in low true ldle and data bits. The SCKP bit controls transmit data polarity in Asynchronous mode only. In Synchronous mode, the SCKP bit has a different function. See **Section 25.4.1.2 "Clock Polarity"**.

#### 25.1.1.4 Transmit Interrupt Flag

The TXIF interrupt flag bit of the PIR1 register is set whenever the EUSART transmitter is enabled and no character is being held for transmission in the TXREG. In other words, the TXIF bit is only clear when the TSR is busy with a character and a new character has been queued for transmission in the TXREG. The TXIF flag bit is not cleared immediately upon writing TXREG. TXIF becomes valid in the second instruction cycle following the write execution. Polling TXIF immediately following the TXREG write will return invalid results. The TXIF bit is read-only, it cannot be set or cleared by software.

The TXIF interrupt can be enabled by setting the TXIE interrupt enable bit of the PIE1 register. However, the TXIF flag bit will be set whenever the TXREG is empty, regardless of the state of TXIE enable bit.

To use interrupts when transmitting data, set the TXIE bit only when there is more data to send. Clear the TXIE interrupt enable bit upon writing the last character of the transmission to the TXREG.

# 25.2 Clock Accuracy with Asynchronous Operation

Г

The factory calibrates the internal oscillator block output (INTOSC). However, the INTOSC frequency may drift as VDD or temperature changes, and this directly affects the asynchronous baud rate. Two methods may be used to adjust the baud rate clock, but both require a reference clock source of some kind. The first (preferred) method uses the OSCTUNE register to adjust the INTOSC output. Adjusting the value in the OSCTUNE register allows for fine resolution changes to the system clock source. See **Section 5.2.2** "Internal Clock Sources" for more information.

The other method adjusts the value in the Baud Rate Generator. This can be done automatically with the Auto-Baud Detect feature (see **Section 25.3.1 "Auto-Baud Detect"**). There may not be fine enough resolution when adjusting the Baud Rate Generator to compensate for a gradual change in the peripheral clock frequency.

### REGISTER 25-1: TXSTA: TRANSMIT STATUS AND CONTROL REGISTER

| R/W-/0           | R/W-0/0                      | R/W-0/0                               | R/W-0/0          | R/W-0/0          | R/W-0/0             | R-1/1             | R/W-0/0 |
|------------------|------------------------------|---------------------------------------|------------------|------------------|---------------------|-------------------|---------|
| CSRC             | TX9                          | TXEN <sup>(1)</sup>                   | SYNC             | SENDB            | BRGH                | TRMT              | TX9D    |
| bit 7            |                              |                                       |                  |                  |                     |                   | bit 0   |
|                  |                              |                                       |                  |                  |                     |                   |         |
| Legend:          |                              |                                       |                  |                  |                     |                   |         |
| R = Readable     | e bit                        | W = Writable b                        | it               | U = Unimpleme    | ented bit, read as  | '0'               |         |
| u = Bit is uncl  | hanged                       | x = Bit is unkno                      | own              | -n/n = Value at  | POR and BOR/Va      | alue at all other | Resets  |
| '1' = Bit is set |                              | '0' = Bit is clear                    | red              |                  |                     |                   |         |
|                  |                              |                                       |                  |                  |                     |                   |         |
| bit 7            | CSRC: Clock S                | Source Select bit                     |                  |                  |                     |                   |         |
|                  | Asynchronous                 | <u>mode</u> :                         |                  |                  |                     |                   |         |
|                  | Don't care                   | aada                                  |                  |                  |                     |                   |         |
|                  | <u>Synchronous n</u>         | <u>noue</u> .<br>Joda (alaak gapa     | rated internally | from PPC)        |                     |                   |         |
|                  | 1 = Master m<br>0 = Slave mo | idde (clock gene<br>ide (clock from e | xternal source)  | IIOIII BRG)      |                     |                   |         |
| bit 6            | TX9: 9-bit Tran              | smit Enable bit                       | ,                |                  |                     |                   |         |
|                  | 1 = Selects 9                | -bit transmission                     |                  |                  |                     |                   |         |
|                  | 0 = Selects 8                | -bit transmission                     |                  |                  |                     |                   |         |
| bit 5            | TXEN: Transm                 | it Enable bit <sup>(1)</sup>          |                  |                  |                     |                   |         |
|                  | 1 = Transmit e               | enabled                               |                  |                  |                     |                   |         |
|                  | 0 = Transmit o               | disabled                              |                  |                  |                     |                   |         |
| bit 4            | SYNC: EUSAF                  | RT Mode Select b                      | pit              |                  |                     |                   |         |
|                  | 1 = Synchron                 | ous mode                              |                  |                  |                     |                   |         |
|                  | 0 = Asynchroi                | nous mode                             |                  |                  |                     |                   |         |
| bit 3            | SENDB: Send                  | Break Character                       | r bit            |                  |                     |                   |         |
|                  | Asynchronous                 | <u>mode</u> :                         |                  |                  |                     |                   |         |
|                  | $\perp$ = Send Syn           | C Break on next                       | transmission (c  | leared by hardwa | are upon completion | on)               |         |
|                  | Synchronous n                | node:                                 | lompieted        |                  |                     |                   |         |
|                  | Don't care                   | <u></u> ,                             |                  |                  |                     |                   |         |
| bit 2            | BRGH: High B                 | aud Rate Select                       | bit              |                  |                     |                   |         |
|                  | Asynchronous                 | mode:                                 |                  |                  |                     |                   |         |
|                  | 1 = High spee                | ed                                    |                  |                  |                     |                   |         |
|                  | 0 = Low spee                 | d                                     |                  |                  |                     |                   |         |
|                  | Synchronous n                | node:                                 |                  |                  |                     |                   |         |
|                  | Unused in this               | mode                                  |                  |                  |                     |                   |         |
| bit 1            | TRMT: Transm                 | it Shift Register                     | Status bit       |                  |                     |                   |         |
|                  | 1 = TSR emption = TSR full   | ty                                    |                  |                  |                     |                   |         |
| hit 0            |                              | t of Transmit Dat                     |                  |                  |                     |                   |         |
|                  | Can be addres                | s/data hit or a na                    | a<br>arity hit   |                  |                     |                   |         |
|                  |                              | ordered bit of a pe                   | inty Dit.        |                  |                     |                   |         |
| Note 1: S        | REN/CREN overrid             | les TXEN in Syn                       | c mode.          |                  |                     |                   |         |

### 25.4.1.5 Synchronous Master Reception

Data is received at the RX/DT pin. The RX/DT pin output driver is automatically disabled when the EUSART is configured for synchronous master receive operation.

In Synchronous mode, reception is enabled by setting either the Single Receive Enable bit (SREN of the RCSTA register) or the Continuous Receive Enable bit (CREN of the RCSTA register).

When SREN is set and CREN is clear, only as many clock cycles are generated as there are data bits in a single character. The SREN bit is automatically cleared at the completion of one character. When CREN is set, clocks are continuously generated until CREN is cleared. If CREN is cleared in the middle of a character the CK clock stops immediately and the partial character is discarded. If SREN and CREN are both set, then SREN is cleared at the completion of the first character and CREN takes precedence.

To initiate reception, set either SREN or CREN. Data is sampled at the RX/DT pin on the trailing edge of the TX/CK clock pin and is shifted into the Receive Shift Register (RSR). When a complete character is received into the RSR, the RCIF bit is set and the character is automatically transferred to the two character receive FIFO. The Least Significant eight bits of the top character in the receive FIFO are available in RCREG. The RCIF bit remains set as long as there are unread characters in the receive FIFO.

#### 25.4.1.6 Slave Clock

Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a slave receives the clock on the TX/CK line. The TX/CK pin output driver is automatically disabled when the device is configured for synchronous slave transmit or receive operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One data bit is transferred for each clock cycle. Only as many clock cycles should be received as there are data bits.

#### 25.4.1.7 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before RCREG is read to access the FIFO. When this happens the OERR bit of the RCSTA register is set. Previous data in the FIFO will not be overwritten. The two characters in the FIFO buffer can be read, however, no additional characters will be received until the error is cleared. The OERR bit can only be cleared by clearing the overrun condition. If the overrun error occurred when the SREN bit is set and CREN is clear then the error is cleared by reading RCREG. If the overrun occurred when the CREN bit is

set then the error condition is cleared by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART.

#### 25.4.1.8 Receiving 9-bit Characters

The EUSART supports 9-bit character reception. When the RX9 bit of the RCSTA register is set the EUSART will shift 9-bits into the RSR for each character received. The RX9D bit of the RCSTA register is the ninth, and Most Significant, data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the 8 Least Significant bits from the RCREG.

# 25.4.1.9 Synchronous Master Reception Set-up:

- 1. Initialize the SPBRGH, SPBRGL register pair for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate.
- 2. Clear the ANSEL bit for the RX pin (if applicable).
- 3. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 4. Ensure bits CREN and SREN are clear.
- 5. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 6. If 9-bit reception is desired, set bit RX9.
- 7. Start reception by setting the SREN bit or for continuous reception, set the CREN bit.
- 8. Interrupt flag bit RCIF will be set when reception of a character is complete. An interrupt will be generated if the enable bit RCIE was set.
- 9. Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
- 10. Read the 8-bit received data by reading the RCREG register.
- 11. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART.

| Name      | Bit 7         | Bit 6         | Bit 5         | Bit 4         | Bit 3         | Bit 2                    | Bit 1                   | Bit 0         | Register<br>on Page |
|-----------|---------------|---------------|---------------|---------------|---------------|--------------------------|-------------------------|---------------|---------------------|
| INTCON    | GIE           | PEIE          | TMR0IE        | INTE          | IOCIE         | TMR0IF                   | INTF IOCIF              |               | 98                  |
| LCDCON    | LCDEN         | SLPEN         | WERR          | _             | CS<           | <1:0>                    | LMUX                    | (<1:0>        | 329                 |
| LCDCST    | —             | —             | _             | _             | _             | l                        | _CDCST<2:0>             | >             | 332                 |
| LCDDATA0  | SEG7<br>COM0  | SEG6<br>COM0  | SEG5<br>COM0  | SEG4<br>COM0  | SEG3<br>COM0  | SEG2<br>COM0             | SEG1<br>COM0            | SEG0<br>COM0  | 333                 |
| LCDDATA1  | SEG15<br>COM0 | SEG14<br>COM0 | SEG13<br>COM0 | SEG12<br>COM0 | SEG11<br>COM0 | SEG10<br>COM0            | SEG9<br>COM0            | SEG8<br>COM0  | 333                 |
| LCDDATA2  | SEG23<br>COM0 | SEG22<br>COM0 | SEG21<br>COM0 | SEG20<br>COM0 | SEG19<br>COM0 | SEG18<br>COM0            | SEG17<br>COM0           | SEG16<br>COM0 | 333                 |
| LCDDATA3  | SEG7<br>COM1  | SEG6<br>COM1  | SEG5<br>COM1  | SEG4<br>COM1  | SEG3<br>COM1  | SEG2<br>COM1             | SEG1<br>COM1            | SEG0<br>COM1  | 333                 |
| LCDDATA4  | SEG15<br>COM1 | SEG14<br>COM1 | SEG13<br>COM1 | SEG12<br>COM1 | SEG11<br>COM1 | SEG10<br>COM1            | SEG9<br>COM1            | SEG8<br>COM1  | 333                 |
| LCDDATA5  | SEG23<br>COM1 | SEG22<br>COM1 | SEG21<br>COM1 | SEG20<br>COM1 | SEG19<br>COM1 | SEG18<br>COM1            | SEG17<br>COM1           | SEG16<br>COM1 | 333                 |
| LCDDATA6  | SEG7<br>COM2  | SEG6<br>COM2  | SEG5<br>COM2  | SEG4<br>COM2  | SEG3<br>COM2  | SEG2<br>COM2             | SEG1<br>COM2            | SEG0<br>COM2  | 333                 |
| LCDDATA7  | SEG15<br>COM2 | SEG14<br>COM2 | SEG13<br>COM2 | SEG12<br>COM2 | SEG11<br>COM2 | SEG10<br>COM2            | SEG9<br>COM2            | SEG8<br>COM2  | 333                 |
| LCDDATA8  | SEG23<br>COM2 | SEG22<br>COM2 | SEG21<br>COM2 | SEG20<br>COM2 | SEG19<br>COM2 | SEG18<br>COM2            | SEG17<br>COM2           | SEG16<br>COM2 | 333                 |
| LCDDATA9  | SEG7<br>COM3  | SEG6<br>COM3  | SEG5<br>COM3  | SEG4<br>COM3  | SEG3<br>COM3  | SEG2<br>COM3             | SEG1<br>COM3            | SEG0<br>COM3  | 333                 |
| LCDDATA10 | SEG15<br>COM3 | SEG14<br>COM3 | SEG13<br>COM3 | SEG12<br>COM3 | SEG11<br>COM3 | SEG10<br>COM3            | SEG10 SEG9<br>COM3 COM3 |               | 333                 |
| LCDDATA11 | SEG23<br>COM3 | SEG22<br>COM3 | SEG21<br>COM3 | SEG20<br>COM3 | SEG19<br>COM3 | SEG18 SEG17<br>COM3 COM3 |                         | SEG16<br>COM3 | 333                 |
| LCDPS     | WFT           | BIASMD        | LCDA          | WA            |               | LP<3:0>                  |                         |               | 330                 |
| LCDREF    | LCDIRE        | LCDIRS        | LCDIRI        | _             | VLCD3PE       | VLCD2PE                  | VLCD1PE                 | _             | 331                 |
| LCDRL     | LRLAF         | P<1:0>        | LRLB          | P<1:0>        | _             | LRLAT<2:0>               |                         |               | 340                 |
| LCDSE0    | SE<7:0>       |               |               |               |               | 333                      |                         |               |                     |
| LCDSE1    | SE<15:8>      |               |               |               |               |                          | 333                     |               |                     |
| LCDSE2    | SE<23:16>     |               |               |               | 333           |                          |                         |               |                     |
| PIE2      | OSFIE         | C2IE          | C1IE          | EEIE          | BCLIE         | LCDIE — CCP2IE           |                         | CCP2IE        | 100                 |
| PIR2      | OSFIF         | C2IF          | C1IF          | EEIF          | BCLIF         | LCDIF                    | —                       | CCP2IF        | 103                 |
| T1CON     | TMR1C         | S<1:0>        | T1CKP         | S<1:0>        | T1OSCEN       | N TISYNC — TMR10N        |                         |               | 203                 |

# TABLE 27-9: SUMMARY OF REGISTERS ASSOCIATED WITH LCD OPERATION

**Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by the LCD module.

| MOVIW            | Move INDFn to W<br>[ label ] MOVIW ++FSRn<br>[ label ] MOVIWFSRn<br>[ label ] MOVIW FSRn++<br>[ label ] MOVIW FSRn<br>[ label ] MOVIW k[FSRn]                                                                                                                                                                                                                                               |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          |                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Operands:        | n ∈ [0,1]<br>mm ∈ [00,01,10,11]<br>-32 ≤ k ≤ 31                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Operation:       | $\begin{split} &\text{INDFn} \rightarrow W \\ &\text{Effective address is determined by} \\ &\text{• FSR + 1 (preincrement)} \\ &\text{• FSR - 1 (predecrement)} \\ &\text{• FSR + k (relative offset)} \\ &\text{After the Move, the FSR value will be} \\ &\text{either:} \\ &\text{• FSR + 1 (all increments)} \\ &\text{• FSR - 1 (all decrements)} \\ &\text{• Unchanged} \end{split}$ |  |  |  |
| Status Affected: | Z                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |

| Mode          | Syntax | mm |
|---------------|--------|----|
| Preincrement  | ++FSRn | 00 |
| Predecrement  | FSRn   | 01 |
| Postincrement | FSRn++ | 10 |
| Postdecrement | FSRn   | 11 |

Description:

This instruction is used to move data between W and one of the indirect registers (INDFn). Before/after this move, the pointer (FSRn) is updated by pre/post incrementing/decrementing it.

Note: The INDFn registers are not physical registers. Any instruction that accesses an INDFn register actually accesses the register at the address specified by the FSRn.

FSRn is limited to the range 0000h -FFFFh. Incrementing/decrementing it beyond these bounds will cause it to wrap around.

#### MOVLB Move literal to BSR

| Syntax:          | [ <i>label</i> ] MOVLB k                                                |
|------------------|-------------------------------------------------------------------------|
| Operands:        | $0 \le k \le 15$                                                        |
| Operation:       | $k \rightarrow BSR$                                                     |
| Status Affected: | None                                                                    |
| Description:     | The five-bit literal 'k' is loaded into the Bank Select Register (BSR). |

| MOVLP            | Move literal to PCLATH                                                                        |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [ <i>label</i> ] MOVLP k                                                                      |  |  |  |
| Operands:        | $0 \le k \le 127$                                                                             |  |  |  |
| Operation:       | $k \rightarrow PCLATH$                                                                        |  |  |  |
| Status Affected: | None                                                                                          |  |  |  |
| Description:     | The seven-bit literal 'k' is loaded into the PCLATH register.                                 |  |  |  |
|                  |                                                                                               |  |  |  |
| MOVLW            | Move literal to W                                                                             |  |  |  |
| Syntax:          | [ <i>label</i> ] MOVLW k                                                                      |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                           |  |  |  |
| Operation:       | $k \rightarrow (W)$                                                                           |  |  |  |
| Status Affected: | None                                                                                          |  |  |  |
| Description:     | The eight-bit literal 'k' is loaded into W register. The "don't cares" will assemble as '0's. |  |  |  |
| Words:           | 1                                                                                             |  |  |  |
| Cycles:          | 1                                                                                             |  |  |  |
| Example:         | MOVLW 0x5A                                                                                    |  |  |  |

| After Inst | tructio | on |      |
|------------|---------|----|------|
|            | W       | =  | 0x5A |

| MOVWF            | Move W to f                                         |
|------------------|-----------------------------------------------------|
| Syntax:          | [ <i>label</i> ] MOVWF f                            |
| Operands:        | $0 \leq f \leq 127$                                 |
| Operation:       | $(W) \rightarrow (f)$                               |
| Status Affected: | None                                                |
| Description:     | Move data from W register to register 'f'.          |
| Words:           | 1                                                   |
| Cycles:          | 1                                                   |
| Example:         | MOVWF OPTION_REG                                    |
|                  | Before Instruction<br>OPTION_REG = 0xFF<br>W = 0x4F |
|                  | After Instruction<br>OPTION_REG = 0x4F<br>W = 0x4F  |





| TABLE 30-4: CL | KOUT AND | I/O TIMING | PARAMETERS |
|----------------|----------|------------|------------|
|----------------|----------|------------|------------|

| Standar<br>Operatir | r <b>d Operatin</b> g<br>ng Temperat | g Conditions (unless otherwise stated) ure $-40^{\circ}C \le TA \le +125^{\circ}C$ |               |      |      |       |                |
|---------------------|--------------------------------------|------------------------------------------------------------------------------------|---------------|------|------|-------|----------------|
| Param<br>No.        | Sym.                                 | Characteristic                                                                     | Min.          | Тур† | Max. | Units | Conditions     |
| OS11                | TosH2ckL                             | Fosc↑ to CLKOUT↓ <sup>(1)</sup>                                                    | —             |      | 70   | ns    | VDD = 3.3-5.0V |
| OS12                | TosH2ckH                             | Fosc↑ to CLKOUT↑ <sup>(1)</sup>                                                    | —             |      | 72   | ns    | VDD = 3.3-5.0V |
| OS13                | TckL2ioV                             | CLKOUT↓ to Port out valid <sup>(1)</sup>                                           | —             |      | 20   | ns    |                |
| OS14                | TioV2ckH                             | Port input valid before CLKOUT↑ <sup>(1)</sup>                                     | Tosc + 200 ns |      | —    | ns    |                |
| OS15                | TosH2ioV                             | Fosc↑ (Q1 cycle) to Port out valid                                                 | —             | 50   | 70*  | ns    | VDD = 3.3-5.0V |
| OS16                | TosH2iol                             | Fosc↑ (Q2 cycle) to Port input invalid (I/O in hold time)                          | 50            |      | —    | ns    | VDD = 3.3-5.0V |
| OS17                | TioV2osH                             | Port input valid to Fosc↑ (Q2 cycle)<br>(I/O in setup time)                        | 20            | _    | —    | ns    |                |
| OS18                | TioR                                 | Port output rise time                                                              | —             | 40   | 72   | ns    | VDD = 1.8V     |
|                     |                                      |                                                                                    | —             | 15   | 32   |       | VDD = 3.3-5.0V |
| OS19                | TioF                                 | Port output fall time                                                              | —             | 28   | 55   | ns    | VDD = 1.8V     |
|                     |                                      |                                                                                    | —             | 15   | 30   |       | VDD = 3.3-5.0V |
| OS20*               | Tinp                                 | INT pin input high or low time                                                     | 25            | _    | —    | ns    |                |
| OS21*               | Tioc                                 | Interrupt-on-change new input level time                                           | 25            | —    | —    | ns    |                |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated.

Note 1: Measurements are taken in RC mode where CLKOUT output is 4 x Tosc.





# 32.2 MPLAB C Compilers for Various Device Families

The MPLAB C Compiler code development systems are complete ANSI C compilers for Microchip's PIC18, PIC24 and PIC32 families of microcontrollers and the dsPIC30 and dsPIC33 families of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

# 32.3 HI-TECH C for Various Device Families

The HI-TECH C Compiler code development systems are complete ANSI C compilers for Microchip's PIC family of microcontrollers and the dsPIC family of digital signal controllers. These compilers provide powerful integration capabilities, omniscient code generation and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

The compilers include a macro assembler, linker, preprocessor, and one-step driver, and can run on multiple platforms.

# 32.4 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM Assembler features include:

- · Integration into MPLAB IDE projects
- User-defined macros to streamline assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

# 32.5 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

# 32.6 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC devices. MPLAB C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- Command line interface
- · Rich directive set
- Flexible macro language
- · MPLAB IDE compatibility