Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, LCD, POR, PWM, WDT | | Number of I/O | 25 | | Program Memory Size | 14KB (8K x 14) | | Program Memory Type | FLASH | | EEPROM Size | 256 x 8 | | RAM Size | 512 x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V | | Data Converters | A/D 11x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Through Hole | | Package / Case | 28-DIP (0.300", 7.62mm) | | Supplier Device Package | 28-SPDIP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1936-e-sp | #### **Table of Contents** | 1.0 | Device Overview | | |-------|---------------------------------------------------------------------------|-----| | 2.0 | Enhanced Mid-Range CPU | 23 | | 3.0 | Memory Organization | 25 | | 4.0 | Device Configuration | 61 | | 5.0 | Oscillator Module (With Fail-Safe Clock Monitor) | 67 | | 6.0 | Resets | 85 | | 7.0 | Interrupts | 93 | | 8.0 | Low Dropout (LDO) Voltage Regulator | 107 | | 9.0 | Power-Down Mode (Sleep) | 109 | | 10.0 | Watchdog Timer (WDT) | 111 | | | Data EEPROM and Flash Program Memory Control | | | 12.0 | I/O Ports | 129 | | 13.0 | Interrupt-On-Change | 151 | | | Fixed Voltage Reference | | | 15.0 | Analog-to-Digital Converter (ADC) Module | 157 | | | Temperature Indicator Module | | | | Digital-to-Analog Converter (DAC) Module | | | | Comparator Module | | | | SR Latch | | | 20.0 | Timer0 Module | 191 | | 21.0 | Timer1 Module with Gate Control | 197 | | 22.0 | Timer2/4/6 Modules | 207 | | 23.0 | Capture/Compare/PWM Modules (ECCP1, ECCP2, ECCP3, CCP4, CCP5) | 211 | | | Master Synchronous Serial Port (MSSP) Module | | | | Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) | | | 26.0 | Capacitive Sensing Module | 319 | | | Liquid Crystal Display (LCD) Driver Module | | | | In-Circuit Serial Programming™ (ICSP™) | | | | Instruction Set Summary | | | | Electrical Specifications | | | 31.0 | DC and AC Characteristics Graphs and Charts | 411 | | | Development Support | | | | Packaging Information | | | | endix A: Data Sheet Revision History | | | Appe | endix B: Migrating From Other PIC® Devices | 459 | | | X | | | The N | Microchip Web Site | 469 | | | omer Change Notification Service | | | | omer Support | | | | der Response | | | | uct Identification System | | TABLE 3-9: PIC16(L)F1936 MEMORY MAP, BANK 15 | | Bank 15 | | | | | | | |----------|---------------|----------------------|----------------------------|--|--|--|--| | Γ | 791h | LCDCON | | | | | | | | 792h | LCDPS | | | | | | | | 793h | LCDREF | | | | | | | l | 794h | LCDCST | | | | | | | l | 795h | LCDRL | | | | | | | | 796h | _ | | | | | | | | 797h | _ | | | | | | | | 798h | LCDSE0 | | | | | | | | 799h | LCDSE1 | | | | | | | l | 79Ah | _ | | | | | | | | 79Bh | _ | | | | | | | | 79Ch | _ | | | | | | | | 79Dh | _ | | | | | | | | 79Eh | _ | | | | | | | | 79Fh | _ | | | | | | | | 7A0h | LCDDATA0 | | | | | | | | 7A1h | LCDDATA1 | | | | | | | | 7A2h | | | | | | | | | 7A3h<br>7A4h | LCDDATA3<br>LCDDATA4 | | | | | | | F | 7A411<br>7A5h | LCDDATA4 | | | | | | | F | 7A311<br>7A6h | LCDDATA6 | | | | | | | | 7A7h | LCDDATA7 | | | | | | | | 7A8h | _ | | | | | | | | 7A9h | LCDDATA9 | | | | | | | <u> </u> | 7AAh | LCDDATA10 | | | | | | | <u> </u> | 7ABh | _ | | | | | | | | 7ACh | _ | | | | | | | - | 7ADh | _ | | | | | | | - | 7AEh | _ | | | | | | | <u> </u> | 7AFh | _ | | | | | | | | 7B0h | _ | | | | | | | | 7B1h | _ | | | | | | | | 7B2h | _ | | | | | | | | 7B3h | _ | | | | | | | | 7B4h | _ | | | | | | | | 7B5h | _ | | | | | | | - | 7B6h | _ | | | | | | | | 7B7h | _ | | | | | | | | 7B8h | | | | | | | | | | Unimplemented | | | | | | | | | Read as '0' | | | | | | | | | | | | | | | | | 7EFh | | | | | | | | Lege | | | ata memory locations, read | | | | | | | as | '0'. | | | | | | | | | | | | | | | TABLE 3-10: PIC16(L)F1934/7 MEMORY MAP, BANK 15 | MAI, DAINT 13 | | | | | | |---------------|------------------------|----------------------------|--|--|--| | | Bank 15 | | | | | | 791h | LCDCON | | | | | | 792h | LCDPS | | | | | | 793h | LCDREF | | | | | | 794h | LCDCST | | | | | | 795h | LCDRL | | | | | | 796h | _ | | | | | | 797h | _ | | | | | | 798h | LCDSE0 | | | | | | 799h | LCDSE1 | | | | | | 79Ah | LCDSE2 | | | | | | 79Bh | _ | | | | | | 79Ch | _ | | | | | | 79Dh | _ | | | | | | 79Eh | _ | | | | | | 79En | _ | | | | | | 7A0h | LCDDATA0 | | | | | | 7A1h | LCDDATA1 | | | | | | 7A2h | LCDDATA2 | | | | | | 7A3h | LCDDATA3 | | | | | | 7A4h<br>7A5h | LCDDATA4<br>LCDDATA5 | | | | | | 7A6h | LCDDATA6 | | | | | | 7A7h | LCDDATA7 | | | | | | 7A8h | LCDDATA8 | | | | | | 7A9h | LCDDATA9 | | | | | | 7AAh<br>7ABh | LCDDATA10<br>LCDDATA11 | | | | | | 7ACh | _ | | | | | | 7ADh | _ | | | | | | 7AEh | _ | | | | | | 7AFh | _ | | | | | | | _ | | | | | | 7B0h | _ | | | | | | 7B1h | _ | | | | | | 7B2h | _ | | | | | | 7B3h | _ | | | | | | 7B4h | _ | | | | | | 7B5h | _ | | | | | | 7B6h | _ | | | | | | 7B7h | _ | | | | | | 7B8h | | | | | | | | Unimplemented | | | | | | | Read as '0' | | | | | | | | | | | | | 7EFh | | | | | | | Legend: | = Unimplemented d | ata memory locations, read | | | | | | '0'. | , | | | | | | | | | | | | | | | | | | TABLE 3-12: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED) | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Value on all<br>other<br>Resets | |-------------------------------------|-------------|--------------|--------------------------------------------------------------------------------------------------------|-----------------|-----------------|---------------|----------|-------|-------|-------------------|---------------------------------| | Banks 1 | Banks 16-30 | | | | | | | | | | | | x00h/<br>x80h <sup>(2)</sup> | INDF0 | | Addressing this location uses contents of FSR0H/FSR0L to address data memory (not a physical register) | | | | | | | | xxxx xxxx | | x00h/<br>x81h <sup>(2)</sup> | INDF1 | | Addressing this location uses contents of FSR1H/FSR1L to address data memory not a physical register) | | | | | | | | xxxx xxxx | | x02h/<br>x82h <sup>(2)</sup> | PCL | Program Co | ounter (PC) Le | ast Significant | t Byte | | | | | 0000 0000 | 0000 0000 | | x03h/<br>x83h <sup>(2)</sup> | STATUS | _ | _ | _ | TO | PD | Z | DC | С | 1 1000 | q quuu | | x04h/<br>x84h <sup>(2)</sup> | FSR0L | Indirect Dat | Indirect Data Memory Address 0 Low Pointer | | | | | | | 0000 0000 | uuuu uuuu | | x05h/<br>x85h <sup>(2)</sup> | FSR0H | Indirect Dat | Indirect Data Memory Address 0 High Pointer | | | | | | | 0000 0000 | 0000 0000 | | x06h/<br>x86h <sup>(2)</sup> | FSR1L | Indirect Dat | Indirect Data Memory Address 1 Low Pointer | | | | | | | 0000 0000 | uuuu uuuu | | x07h/<br>x87h <sup>(2)</sup> | FSR1H | Indirect Dat | a Memory Ado | dress 1 High P | ointer | | | | | 0000 0000 | 0000 0000 | | x08h/<br>x88h <sup>(2)</sup> | BSR | _ | _ | _ | | Į. | 3SR<4:0> | | | 0 0000 | 0 0000 | | x09h/<br>x89h <sup>(2)</sup> | WREG | Working Re | gister | | | | | | | 0000 0000 | uuuu uuuu | | x0Ah/<br>x8Ah <sup>(1),(2)</sup> | PCLATH | _ | Write Buffer f | or the upper 7 | bits of the Pro | ogram Counter | - | | | -000 0000 | -000 0000 | | x0Bh/<br>x8Bh <sup>(2)</sup> | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 0000 0000 | 0000 0000 | | x0Ch/<br>x8Ch<br>—<br>x1Fh/<br>x9Fh | _ | Unimpleme | Unimplemented | | | | | | _ | _ | | **Legend:** x = unknown, u = unchanged, q = value depends on condition, -= unimplemented, read as '0', x = reserved. Shaded locations are unimplemented, read as '0'. Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<14:8>, whose contents are transferred to the upper byte of the program counter. - 2: These registers can be addressed from any bank. - 3: These registers/bits are not implemented on PIC16(L)F1936 devices, read as '0'. - 4: Unimplemented, read as '1'. #### 7.6.3 PIE2 REGISTER The PIE2 register contains the interrupt enable bits, as shown in Register 7-3. **Note:** Bit PEIE of the INTCON register must be set to enable any peripheral interrupt. #### REGISTER 7-3: PIE2: PERIPHERAL INTERRUPT ENABLE REGISTER 2 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | R/W-0/0 | |---------|---------|---------|---------|---------|---------|-----|---------| | OSFIE | C2IE | C1IE | EEIE | BCLIE | LCDIE | _ | CCP2IE | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | | | bit 7 | OSFIE: Oscillator Fail Interrupt Enable bit | |-------|--------------------------------------------------------------------------------------------------------------------------------| | | <ul><li>1 = Enables the Oscillator Fail interrupt</li><li>0 = Disables the Oscillator Fail interrupt</li></ul> | | bit 6 | C2IE: Comparator C2 Interrupt Enable bit | | | <ul><li>1 = Enables the Comparator C2 interrupt</li><li>0 = Disables the Comparator C2 interrupt</li></ul> | | bit 5 | C1IE: Comparator C1 Interrupt Enable bit | | | <ul><li>1 = Enables the Comparator C1 interrupt</li><li>0 = Disables the Comparator C1 interrupt</li></ul> | | bit 4 | <b>EEIE:</b> EEPROM Write Completion Interrupt Enable bit | | | <ul><li>1 = Enables the EEPROM Write Completion interrupt</li><li>0 = Disables the EEPROM Write Completion interrupt</li></ul> | | bit 3 | BCLIE: MSSP Bus Collision Interrupt Enable bit | | | <ul><li>1 = Enables the MSSP Bus Collision Interrupt</li><li>0 = Disables the MSSP Bus Collision Interrupt</li></ul> | | bit 2 | LCDIE: LCD Module Interrupt Enable bit | | | <ul><li>1 = Enables the LCD module interrupt</li><li>0 = Disables the LCD module interrupt</li></ul> | | bit 1 | Unimplemented: Read as '0' | | bit 0 | CCP2IE: CCP2 Interrupt Enable bit | | | <ul><li>1 = Enables the CCP2 interrupt</li><li>0 = Disables the CCP2 interrupt</li></ul> | #### REGISTER 18-2: CMxCON1: COMPARATOR CX CONTROL REGISTER 1 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | |---------|---------|------------|---------|-----|-----|------------|---------| | CxINTP | CxINTN | CxPCH<1:0> | | _ | _ | CxNCH<1:0> | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7 CXINTP: Comparator Interrupt on Positive Going Edge Enable bits 1 = The CxIF interrupt flag will be set upon a positive going edge of the CxOUT bit 0 = No interrupt flag will be set on a positive going edge of the CxOUT bit bit 6 CXINTN: Comparator Interrupt on Negative Going Edge Enable bits 1 = The CxIF interrupt flag will be set upon a negative going edge of the CxOUT bit 0 = No interrupt flag will be set on a negative going edge of the CxOUT bit bit 5-4 **CxPCH<1:0>:** Comparator Positive Input Channel Select bits 00 = CxVP connects to CxIN+ pin 01 = CxVP connects to DAC Voltage Reference 10 = CxVP connects to FVR Voltage Reference 11 = CxVP connects to Vss bit 3-2 **Unimplemented:** Read as '0' bit 1-0 CxNCH<1:0>: Comparator Negative Input Channel Select bits 00 = CxVN connects to C12IN0- pin 01 = CxVN connects to C12IN1- pin 10 = CxVN connects to C12IN2- pin 11 = CxVN connects to C12IN3- pin #### **REGISTER 18-3: CMOUT: COMPARATOR OUTPUT REGISTER** | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R-0/0 | R-0/0 | |-------------|-----|-----|-----|-----|-----|--------|--------| | _ | _ | - | | - | _ | MC2OUT | MC1OUT | | bit 7 bit 0 | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-2 **Unimplemented:** Read as '0' bit 1 MC2OUT: Mirror Copy of C2OUT bit bit 0 MC1OUT: Mirror Copy of C1OUT bit #### REGISTER 23-5: PWMxCON: ENHANCED PWM CONTROL REGISTER | R/W-0/0 |---------|---------|---------|---------|-----------|---------|---------|---------| | PxRSEN | | | | PxDC<6:0> | | | | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | | bit 7 PxRSEN: PWM Restart Enable bit 1 = Upon auto-shutdown, the CCPxASE bit clears automatically once the shutdown event goes away; the PWM restarts automatically 0 = Upon auto-shutdown, CCPxASE must be cleared in software to restart the PWM bit 6-0 PxDC<6:0>: PWM Delay Count bits PxDCx = Number of Fosc/4 (4 \* Tosc) cycles between the scheduled time when a PWM signal **should** transition active and the **actual** time it transitions active Note 1: Bit resets to '0' with Two-Speed Start-up and LP, XT or HS selected as the Oscillator mode or Fail-Safe mode is enabled. #### 24.5.3 SLAVE TRANSMISSION When the $R/\overline{W}$ bit of the incoming address byte is set and an address match occurs, the $R/\overline{W}$ bit of the SSPSTAT register is set. The received address is loaded into the SSPBUF register, and an $\overline{ACK}$ pulse is sent by the slave on the ninth bit. Following the ACK, slave hardware clears the CKP bit and the SCL pin is held low (see **Section 24.5.6** "Clock Stretching" for more detail). By stretching the clock, the master will be unable to assert another clock pulse until the slave is done preparing the transmit data. The transmit data must be loaded into the SSPBUF register which also loads the SSPSR register. Then the SCL pin should be released by setting the CKP bit of the SSPCON1 register. The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time. The $\overline{ACK}$ pulse from the master-receiver is latched on the rising edge of the ninth SCL input pulse. This $\overline{ACK}$ value is copied to the ACKSTAT bit of the SSPCON2 register. If ACKSTAT is set (not $\overline{ACK}$ ), then the data transfer is complete. In this case, when the not $\overline{ACK}$ is latched by the slave, the slave goes Idle and waits for another occurrence of the Start bit. If the SDA line was low ( $\overline{ACK}$ ), the next transmit data must be loaded into the SSPBUF register. Again, the SCL pin must be released by setting bit CKP. An MSSP interrupt is generated for each data transfer byte. The SSPIF bit must be cleared by software and the SSPSTAT register is used to determine the status of the byte. The SSPIF bit is set on the falling edge of the ninth clock pulse. #### 24.5.3.1 Slave Mode Bus Collision A slave receives a Read request and begins shifting data out on the SDA line. If a bus collision is detected and the SBCDE bit of the SSPCON3 register is set, the BCLIF bit of the PIR register is set. Once a bus collision is detected, the slave goes Idle and waits to be addressed again. User software can use the BCLIF bit to handle a slave bus collision. #### 24.5.3.2 7-bit Transmission A master device can transmit a read request to a slave, and then clock data out of the slave. The list below outlines what software for a slave will need to do to accomplish a standard transmission. Figure 24-17 can be used as a reference to this list. - Master sends a Start condition on SDA and SCI. - S bit of SSPSTAT is set; SSPIF is set if interrupt on Start detect is enabled. - Matching address with R/W bit set is received by the Slave setting SSPIF bit. - Slave hardware generates an ACK and sets SSPIF. - 5. SSPIF bit is cleared by user. - 6. Software reads the received address from SSPBUF, clearing BF. - R/W is set so CKP was automatically cleared after the ACK. - The slave software loads the transmit data into SSPBUF. - 9. CKP bit is set releasing SCL, allowing the master to clock the data out of the slave. - 10. SSPIF is set after the ACK response from the master is loaded into the ACKSTAT register. - 11. SSPIF bit is cleared. - 12. The slave software checks the ACKSTAT bit to see if the master wants to clock out more data. - **Note 1:** If the master $\overline{\mathsf{ACK}}$ s the clock will be stretched. - 2: ACKSTAT is the only bit updated on the rising edge of SCL (9th) rather than the falling. - 13. Steps 9-13 are repeated for each transmitted byte. - 14. If the master sends a not ACK; the clock is not held, but SSPIF is still set. - 15. The master sends a Restart condition or a Stop. - 16. The slave is no longer addressed. #### 24.5.6 CLOCK STRETCHING Clock stretching occurs when a device on the bus holds the SCL line low, effectively pausing communication. The slave may stretch the clock to allow more time to handle data or prepare a response for the master device. A master device is not concerned with stretching as anytime it is active on the bus and not transferring data it is stretching. Any stretching done by a slave is invisible to the master software and handled by the hardware that generates SCL. The CKP bit of the SSPCON1 register is used to control stretching in software. Any time the CKP bit is cleared, the module will wait for the SCL line to go low and then hold it. Setting CKP will release SCL and allow more communication. #### 24.5.6.1 Normal Clock Stretching Following an $\overline{ACK}$ if the R/W bit of SSPSTAT is set, a read request, the slave hardware will clear CKP. This allows the slave time to update SSPBUF with data to transfer to the master. If the SEN bit of SSPCON2 is set, the slave hardware will always stretch the clock after the $\overline{ACK}$ sequence. Once the slave is ready, CKP is set by software and communication resumes. - Note 1: The BF bit has no effect on whether the clock will be stretched or not. This is different than previous versions of the module that would not stretch the clock, clear CKP, if SSPBUF was read before the 9th falling edge of SCL. - 2: Previous versions of the module did not stretch the clock for a transmission if SSPBUF was loaded before the 9th falling edge of SCL. It is now always cleared for read requests. #### 24.5.6.2 10-bit Addressing Mode In 10-bit Addressing mode, when the UA bit is set, the clock is always stretched. This is the only time the SCL is stretched without CKP being cleared. SCL is released immediately after a write to SSPADD. **Note:** Previous versions of the module did not stretch the clock if the second address byte did not match. #### 24.5.6.3 Byte NACKing When the AHEN bit of SSPCON3 is set; CKP is cleared by hardware after the 8th falling edge of SCL for a received matching address byte. When the DHEN bit of SSPCON3 is set; CKP is cleared after the 8th falling edge of SCL for received data. Stretching after the 8th falling edge of SCL allows the slave to look at the received address or data and decide if it wants to ACK the received data. ### 24.5.7 CLOCK SYNCHRONIZATION AND THE CKP BIT Any time the CKP bit is cleared, the module will wait for the SCL line to go low and then hold it. However, clearing the CKP bit will not assert the SCL output low until the SCL output is already sampled low. Therefore, the CKP bit will not assert the SCL line until an external I<sup>2</sup>C master device has already asserted the SCL line. The SCL output will remain low until the CKP bit is set and all other devices on the I<sup>2</sup>C bus have released SCL. This ensures that a write to the CKP bit will not violate the minimum high time requirement for SCL (see Figure 24-22). #### REGISTER 25-3: BAUDCON: BAUD RATE CONTROL REGISTER | R-0/0 | R-1/1 | U-0 | R/W-0/0 | R/W-0/0 | U-0 | R/W-0/0 | R/W-0/0 | |-------------|-------|-----|---------|---------|-----|---------|---------| | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | | bit 7 bit 0 | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7 ABDOVF: Auto-Baud Detect Overflow bit Asynchronous mode: 1 = Auto-baud timer overflowed0 = Auto-baud timer did not overflow Synchronous mode: Don't care bit 6 RCIDL: Receive Idle Flag bit <u>Asynchronous mode</u>: 1 = Receiver is Idle 0 = Start bit has been received and the receiver is receiving Synchronous mode: Don't care bit 5 **Unimplemented:** Read as '0' bit 4 SCKP: Synchronous Clock Polarity Select bit Asynchronous mode: 1 = Transmit inverted data to the TX/CK pin 0 = Transmit non-inverted data to the TX/CK pin Synchronous mode: 1 = Data is clocked on rising edge of the clock0 = Data is clocked on falling edge of the clock bit 3 BRG16: 16-bit Baud Rate Generator bit 1 = 16-bit Baud Rate Generator is used0 = 8-bit Baud Rate Generator is used bit 2 **Unimplemented:** Read as '0' bit 1 **WUE:** Wake-up Enable bit Asynchronous mode: 1 = Receiver is waiting for a falling edge. No character will be received, byte RCIF will be set. WUE will automatically clear after RCIF is set. 0 = Receiver is operating normally Synchronous mode: Don't care bit 0 ABDEN: Auto-Baud Detect Enable bit Asynchronous mode: 1 = Auto-Baud Detect mode is enabled (clears when auto-baud is complete) 0 = Auto-Baud Detect mode is disabled Synchronous mode: Don't care #### REGISTER 26-2: CPSCON1: CAPACITIVE SENSING CONTROL REGISTER 1 | U-0 | U-0 | U-0 | U-0 | R/W-0/0 <sup>(1)</sup> | R/W-0/0 | R/W-0/0 | R/W-0/0 | |-------|-----|-----|-----|------------------------|---------|---------|---------| | _ | _ | _ | _ | | CPSCI | H<3:0> | | | bit 7 | | | | | | | bit 0 | Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'u = Bit is unchangedx = Bit is unknown-n/n = Value at POR and BOR/Value at all other Resets'1' = Bit is set'0' = Bit is cleared bit 7-4 **Unimplemented:** Read as '0' bit 3-0 CPSCH<3:0>: Capacitive Sensing Channel Select bits If CPSON = 0: These bits are ignored. No channel is selected. If CPSON = 1: 0000 = channel 0, (CPS0) 0001 = channel 1, (CPS1) 0010 = channel 2, (CPS2) 0011 = channel 3, (CPS3) 0100 = channel 4, (CPS4) 0101 = channel 5, (CPS5) 0110 = channel 6, (CPS6) 0111 = channel 7, (CPS7) 1000 = channel 8, (CPS8<sup>(1)</sup>) 1000 = channel 8, (CPS8<sup>(1)</sup>) 1001 = channel 9, (CPS9<sup>(1)</sup>) 1010 = channel 10, (CPS10<sup>(1)</sup>) 1011 = channel 11, (CPS11<sup>(1)</sup>) 1100 = channel 12, (CPS12<sup>(1)</sup>) 1101 = channel 13, (CPS13<sup>(1)</sup>) 1110 = channel 13, (CPS13<sup>(1)</sup>) 1110 = channel 14, (CPS14<sup>(1)</sup>) 1111 = channel 15, (CPS15<sup>(1)</sup>) Note 1: These channels are not implemented on the PIC16(L)F1936. 2: This bit is not implemented on PIC16(L)F1936, read as '0' #### 27.12 Configuring the LCD Module The following is the sequence of steps to configure the LCD module. - 1. Select the frame clock prescale using bits LP<3:0> of the LCDPS register. - Configure the appropriate pins to function as segment drivers using the LCDSEn registers. - 3. Configure the LCD module for the following using the LCDCON register: - Multiplex and Bias mode, bits LMUX<1:0> - Timing source, bits CS<1:0> - Sleep mode, bit SLPEN - 4. Write initial values to pixel data registers, LCDDATA0 through LCDDATA11. - Clear LCD Interrupt Flag, LCDIF bit of the PIR2 register and if desired, enable the interrupt by setting bit LCDIE of the PIE2 register. - Configure bias voltages by setting the LCDRL, LCDREF and the associated ANSELx registers as needed. - 7. Enable the LCD module by setting bit LCDEN of the LCDCON register. #### 27.13 Disabling the LCD Module To disable the LCD module, write all '0's to the LCDCON register. #### 27.14 LCD Current Consumption When using the LCD module the current consumption consists of the following three factors: - Oscillator Selection - · LCD Bias Source - · Capacitance of the LCD segments The current consumption of just the LCD module can be considered negligible compared to these other factors. #### 27.14.1 OSCILLATOR SELECTION The current consumed by the clock source selected must be considered when using the LCD module. See the applicable Electrical Specifications Chapter for oscillator current consumption information. #### 27.14.2 LCD BIAS SOURCE The LCD bias source, internal or external, can contribute significantly to the current consumption. Use the highest possible resistor values while maintaining contrast to minimize current. ### 27.14.3 CAPACITANCE OF THE LCD SEGMENTS The LCD segments which can be modeled as capacitors which must be both charged and discharged every frame. The size of the LCD segment and its technology determines the segment's capacitance. ## 28.0 IN-CIRCUIT SERIAL PROGRAMMING™ (ICSP™) ICSP<sup>TM</sup> programming allows customers to manufacture circuit boards with unprogrammed devices. Programming can be done after the assembly process allowing the device to be programmed with the most recent firmware or a custom firmware. Five pins are needed for ICSP<sup>TM</sup> programming: - ICSPCLK - ICSPDAT - MCLR/VPP - VDD - Vss In Program/Verify mode the Program Memory, User IDs and the Configuration Words are programmed through serial communications. The ICSPDAT pin is a bidirectional I/O used for transferring the serial data and the ICSPCLK pin is the clock input. For more information on ICSP™ refer to the "PIC16193X/PIC16LF193X Memory Programming Specification" (DS41360). ### 28.1 High-Voltage Programming Entry Mode The device is placed into High-Voltage Programming Entry mode by holding the ICSPCLK and ICSPDAT pins low then raising the voltage on MCLR/VPP to VIHH. Some programmers produce VPP greater than VIHH (9.0V), an external circuit is required to limit the VPP voltage. See Figure 28-1 for example circuit. FIGURE 28-1: VPP LIMITER EXAMPLE CIRCUIT **Note:** The MPLAB<sup>®</sup> ICD 2 produces a VPP voltage greater than the maximum VPP specification of the PIC16(L)F1934/6/7. | MOVIW | Move INDFn to W | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] MOVIW ++FSRn<br>[ label ] MOVIWFSRn<br>[ label ] MOVIW FSRn++<br>[ label ] MOVIW FSRn<br>[ label ] MOVIW k[FSRn] | | Operands: | $\begin{split} &n \in [0,1] \\ &mm \in [00,01,10,11] \\ &-32 \le k \le 31 \end{split}$ | | Operation: | INDFn → W Effective address is determined by • FSR + 1 (preincrement) • FSR - 1 (predecrement) • FSR + k (relative offset) After the Move, the FSR value will be either: • FSR + 1 (all increments) • FSR - 1 (all decrements) • Unchanged | | Status Affected: | Z | | Mode | Syntax | mm | |---------------|--------|----| | Preincrement | ++FSRn | 00 | | Predecrement | FSRn | 01 | | Postincrement | FSRn++ | 10 | | Postdecrement | FSRn | 11 | Description: This instruction is used to move data between W and one of the indirect registers (INDFn). Before/after this move, the pointer (FSRn) is updated by pre/post incrementing/decrementing it. Note: The INDFn registers are not physical registers. Any instruction that accesses an INDFn register actually accesses the register at the address specified by the FSRn. FSRn is limited to the range 0000h - FFFFh. Incrementing/decrementing it beyond these bounds will cause it to wrap around. #### MOVLB Move literal to BSR Syntax: [ label ] MOVLB k $\begin{tabular}{lll} Operands: & 0 \le k \le 15 \\ Operation: & k \to BSR \\ Status \ Affected: & None \\ \end{tabular}$ Description: The five-bit literal 'k' is loaded into the Bank Select Register (BSR). Syntax: [label] MOVLP k Operands: $0 \le k \le 127$ Operation: $k \to PCLATH$ Status Affected: None Description: The seven-bit literal 'k' is loaded into the PCLATH register. [label] MOVLW k #### MOVLW Move literal to W Operands: $0 \le k \le 255$ Operation: $k \to (W)$ Status Affected: None Description: The eight-bit literal 'k' is loaded into W register. The "don't cares" will assem- ble as '0's. Words: 1 Cycles: 1 Syntax: Example: MOVLW 0x5A After Instruction W = 0x5A #### MOVWF Move W to f Syntax: [ label ] MOVWF $\label{eq:continuous} \begin{array}{ll} \text{Operands:} & 0 \leq \text{f} \leq 127 \\ \text{Operation:} & (\text{W}) \rightarrow (\text{f}) \\ \text{Status Affected:} & \text{None} \end{array}$ Description: Move data from W register to register Ϋ́. Words: 1 Cycles: 1 Example: MOVWF OPTION\_REG Before Instruction OPTION\_REG = 0xFF W = 0x4F After Instruction OPTION\_REG = 0x4F W = 0x4F **FIGURE 30-1:** PIC16F1934/36/37 VOLTAGE FREQUENCY GRAPH, -40°C ≤TA ≤+125°C 5.5 Voo (V) 2.5 1.8 0 4 10 16 32 Frequency (MHz) Note 1: The shaded region indicates the permissible combinations of voltage and frequency. PIC16LF1934/36/37 VOLTAGE FREQUENCY GRAPH, -40°C ≤TA ≤+125°C 2: Refer to Table 30-1 for each Oscillator mode's supported frequencies. **FIGURE 30-2:** #### 30.4 DC Characteristics: PIC16(L)F1934/6/7-I/E (Continued) | DC CHARACTERISTICS | | Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C $\leq$ Ta $\leq$ +85°C for industrial -40°C $\leq$ Ta $\leq$ +125°C for extended | | | | | | |--------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|------------| | Param<br>No. | Sym. | Characteristic | Min. | Тур† | Max. | Units | Conditions | | | | VCAP Capacitor Charging | | | | | | | D102 | | Charging current | _ | 200 | _ | μΑ | | | D102A | | Source/sink capability when charging complete | _ | 0.0 | _ | mA | | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended to use an external clock in RC mode. - 2: Negative current is defined as current sourced by the pin. - 3: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 4: Including OSC2 in CLKOUT mode. FIGURE 31-29: PIC16LF1937 EXTRC MODE, Fosc = 4 MHz FIGURE 31-30: PIC16LF1937 XT OSCILLATOR, Fosc = 1 MHz FIGURE 31-31: PIC16F1937 XT OSCILLATOR, Fosc = 1 MHz #### 32.7 MPLAB SIM Software Simulator The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC® DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers. The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool. #### 32.8 MPLAB REAL ICE In-Circuit Emulator System MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs PIC<sup>®</sup> Flash MCUs and dsPIC<sup>®</sup> Flash DSCs with the easy-to-use, powerful graphical user interface of the MPLAB Integrated Development Environment (IDE), included with each kit. The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with incircuit debugger systems (RJ11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5). The emulator is field upgradable through future firmware downloads in MPLAB IDE. In upcoming releases of MPLAB IDE, new devices will be supported, and new features will be added. MPLAB REAL ICE offers significant advantages over competitive emulators including low-cost, full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables. ## 32.9 MPLAB ICD 3 In-Circuit Debugger System MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost effective high-speed hardware debugger/programmer for Microchip Flash Digital Signal Controller (DSC) and microcontroller (MCU) devices. It debugs and programs PIC<sup>®</sup> Flash microcontrollers and dsPIC<sup>®</sup> DSCs with the powerful, yet easy-to-use graphical user interface of MPLAB Integrated Development Environment (IDE). The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers. # 32.10 PICkit 3 In-Circuit Debugger/ Programmer and PICkit 3 Debug Express The MPLAB PICkit 3 allows debugging and programming of PIC<sup>®</sup> and dsPIC<sup>®</sup> Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB Integrated Development Environment (IDE). The MPLAB PICkit 3 is connected to the design engineer's PC using a full speed USB interface and can be connected to the target via an Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the reset line to implement in-circuit debugging and In-Circuit Serial Programming ™. The PICkit 3 Debug Express include the PICkit 3, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software. | PWM Setup | 219 | Industrial and Extended (PIC16F/LF1934/36/37) | 384 | |-------------------------------------------------|---------|-------------------------------------------------|-----| | CCP1CON Register | 44, 45 | Development Support | 441 | | CCPR1H Register | 44, 45 | Device Configuration | 6′ | | CCPR1L Register | | Code Protection | | | CCPTMRS0 Register | | Configuration Word | | | CCPTMRS1 Register | | User ID | | | CCPxAS Register | | Device Overview19 | | | CCPxCON (ECCPx) Register | | Digital-to-Analog Converter (DAC) | | | Clock Accuracy with Asynchronous Operation | | Associated Registers | | | Clock Sources | | Effects of a Reset | | | External Modes | 71 | Specifications | | | EC | | Specifications | 400 | | | | E | | | HS | | ECCD/CCD, Soo Enhanced Conture/Compare/DW/M | | | LP | | ECCP/CCP. See Enhanced Capture/Compare/PWM | 447 | | OST | | EEADR Registers | | | RC | | EEADRH Registers | | | XT | | EEADRL Register | | | Internal Modes | | EEADRL Registers | | | HFINTOSC | | EECON1 Register11 | | | Internal Oscillator Clock Switch Timing | | EECON2 Register117 | | | LFINTOSC | 75 | EEDATH Register | | | MFINTOSC | 74 | EEDATL Register | 128 | | Clock Switching | 78 | EEPROM Data Memory | | | CMOUT Register | 186 | Avoiding Spurious Write | | | CMxCON0 Register | 185 | Write Verify | 127 | | CMxCON1 Register | 186 | Effects of Reset | | | Code Examples | | PWM mode | 221 | | A/D Conversion | 164 | Electrical Specifications (PIC16F/LF1934/36/37) | 381 | | Changing Between Capture Prescalers | 214 | Enhanced Capture/Compare/PWM (ECCP) | | | Initializing PORTA | | Enhanced PWM Mode | 222 | | Initializing PORTE | | Auto-Restart | 231 | | Write Verify | | Auto-shutdown | | | Writing to Flash Program Memory | | Direction Change in Full-Bridge Output Mode | | | Comparator | | Full-Bridge Application | | | Associated Registers | 187 188 | Full-Bridge Mode | | | Operation | | Half-Bridge Application | | | Comparator Module | | Half-Bridge Application Examples | | | Cx Output State Versus Input Conditions | | Half-Bridge Mode | | | Comparator Specifications | | Output Relationships (Active-High and | | | Comparators | | Active-Low) | 223 | | C2OUT as T1 Gate | 100 | Output Relationships Diagram | | | Compare Module. See Enhanced Capture/Compar | | Programmable Dead Band Delay | | | PWM (ECCP) | C/ | Shoot-through Current | | | CONFIG1 Register | 62 | Start-up Considerations | | | | | Specifications | | | CONFIG2 Register | | Enhanced Mid-range CPU | | | Core Registers | | Enhanced Universal Synchronous Asynchronous | 20 | | CPSCON0 Register | | · · · · · · · · · · · · · · · · · · · | 202 | | CPSCON1 Register | | Receiver Transmitter (EUSART) | | | Customer Change Notification Service | | Errata | | | Customer Notification Service | | EUSART | 293 | | Customer Support | 471 | Associated Registers | 000 | | D | | Baud Rate Generator | | | | | Asynchronous Mode | | | DACCON0 (Digital-to-Analog Converter Control 0) | 470 | 12-bit Break Transmit and Receive | 313 | | Register | 178 | Associated Registers | 004 | | DACCON1 (Digital-to-Analog Converter Control 1) | 470 | Receive | | | Register | | Transmit | | | Memory | | Auto-Wake-up on Break | | | Associated Registers | | Baud Rate Generator (BRG) | | | Code Protection | | Clock Accuracy | | | Reading | | Receiver | | | Writing | | Setting up 9-bit Mode with Address Detect | | | Data Memory | | Transmitter | 295 | | DC and AC Characteristics | 413 | Baud Rate Generator (BRG) | | | DC Characteristics | | Auto Baud Rate Detect | | | Extended and Industrial (PIC16F/LF1934/36/3 | 37) 391 | Baud Rate Error, Calculating | 305 | | WDTCON (Watchdog Timer Control) | 115 | TMR1L Register | . 197 | |----------------------------------------------|---------|----------------------------------------------------------|-------| | WPUB (Weak Pull-up PORTB) | | Timer2 | | | RESET | 377 | Associated registers | . 212 | | Reset | 87 | Timer2/4/6 | | | Reset Instruction | 90 | Associated registers | . 212 | | Resets | 87 | Timers | | | Associated Registers | 94 | Timer1 | | | Revision History | 461 | T1CON | . 20 | | · | | T1GCON | | | S | | Timer2/4/6 | | | Shoot-through Current | 232 | TXCON | 21 | | Software Simulator (MPLAB SIM) | | Timing Diagrams | | | SPBRG Register | | A/D Conversion | 404 | | SPBRGH | , | A/D Conversion (Sleep Mode) | | | SPBRGL | | Acknowledge Sequence | | | Special Event Trigger | | Asynchronous Reception | | | Special Function Registers (SFRs) | | Asynchronous Transmission | | | SPI Mode (MSSP) | | Asynchronous Transmission (Back to Back) | | | Associated Registers | 251 | Auto Wake-up Bit (WUE) During Normal Operation | | | SPI Clock | | Auto Wake-up Bit (WUE) During Sleep | | | SR Latch | | Automatic Baud Rate Calibration | | | Associated registers w/ SR Latch | | Baud Rate Generator with Clock Arbitration | | | SRCON0 Register | | | . 21 | | S . | | BRG Reset Due to SDA Arbitration During Start | 000 | | SRCON1 Register | | Condition | | | SSPADD Register | | Brown-out Reset (BOR) | | | SSPBUF Register | | Brown-out Reset Situations | 89 | | SSPCON Register | | Bus Collision During a Repeated Start Condition | | | SSPCON1 Register | | (Case 1) | . 284 | | SSPCON2 Register | | Bus Collision During a Repeated Start Condition | | | SSPCON3 Register | | (Case 2) | | | SSPMSK Register | | Bus Collision During a Start Condition (SCL = 0) | | | SSPOV | | Bus Collision During a Stop Condition (Case 1) | | | SSPOV Status Flag | | Bus Collision During a Stop Condition (Case 2) | | | SSPSTAT Register | · | Bus Collision During Start Condition (SDA only) | . 282 | | R/W Bit | 257 | Bus Collision for Transmit and Acknowledge | . 28′ | | Stack | 54 | CLKOUT and I/O | . 398 | | Accessing | 54 | Clock Synchronization | . 270 | | Reset | 56 | Clock Timing | . 396 | | Stack Overflow/Underflow | 90 | Comparator Output | . 179 | | STATUS Register | 29 | Enhanced Capture/Compare/PWM (ECCP) | . 402 | | SUBWFB | 379 | Fail-Safe Clock Monitor (FSCM) | | | <b>-</b> | | First Start Bit Timing | | | Т | | Full-Bridge PWM Output | | | T1CON Register | 39, 205 | Half-Bridge PWM Output225 | | | T1GCON Register | 206 | I <sup>2</sup> C Bus Data | | | T2CON Register | 39, 47 | I <sup>2</sup> C Bus Start/Stop Bits | | | Temperature Indicator Module | 173 | I <sup>2</sup> C Master Mode (7-Bit Reception) | | | Thermal Considerations (PIC16F/LF1934/36/37) | 394 | I <sup>2</sup> C Stop Condition Receive or Transmit Mode | | | Timer0 | | INT Pin Interrupt | | | Associated Registers | 195 | Internal Oscillator Switch Timing | | | Operation | | LCD Interrupt Timing in Quarter-Duty Cycle Drive | | | Specifications | | LCD Sleep Entry/Exit when SLPEN = 1 or CS = 00 | | | Timer1 | | PWM Auto-shutdown | | | Associated registers | | Firmware Restart | | | Asynchronous Counter Mode | | | | | Reading and Writing | | PWM Direction Change | | | Clock Source Selection | | PWM Direction Change at Near 100% Duty Cycle | | | Interrupt | | PWM Output (Active-High) | | | • | | PWM Output (Active-Low) | | | Operation | | Repeat Start Condition | | | Operation During Sleep | | Reset Start-up Sequence | | | Oscillator | | Reset, WDT, OST and Power-up Timer | | | Prescaler | | Send Break Character Sequence | | | Specifications | 402 | SPI Master Mode (CKE = 1, SMP = 1) | | | Timer1 Gate | | SPI Mode (Master Mode) | | | Selecting Source | | SPI Slave Mode (CKE = 0) | | | TMR1H Register | 197 | | |