Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, LCD, POR, PWM, WDT | | Number of I/O | 25 | | Program Memory Size | 14KB (8K x 14) | | Program Memory Type | FLASH | | EEPROM Size | 256 x 8 | | RAM Size | 512 x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V | | Data Converters | A/D 11x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-UFQFN Exposed Pad | | Supplier Device Package | 28-UQFN (4x4) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1936-i-mv | TABLE 3-9: PIC16(L)F1936 MEMORY MAP, BANK 15 | | | Bank 15 | | |----------|---------------|----------------------|----------------------------| | Γ | 791h | LCDCON | | | | 792h | LCDPS | | | | 793h | LCDREF | | | l | 794h | LCDCST | | | l | 795h | LCDRL | | | | 796h | _ | | | | 797h | _ | | | | 798h | LCDSE0 | | | | 799h | LCDSE1 | | | l | 79Ah | _ | | | | 79Bh | _ | | | | 79Ch | _ | | | | 79Dh | _ | | | | 79Eh | _ | | | | 79Fh | _ | | | | 7A0h | LCDDATA0 | | | | 7A1h | LCDDATA1 | | | | 7A2h | | | | | 7A3h<br>7A4h | LCDDATA3<br>LCDDATA4 | | | F | 7A411<br>7A5h | LCDDATA4 | | | F | 7A311<br>7A6h | LCDDATA6 | | | | 7A7h | LCDDATA7 | | | | 7A8h | _ | | | | 7A9h | LCDDATA9 | | | <u> </u> | 7AAh | LCDDATA10 | | | <u> </u> | 7ABh | _ | | | | 7ACh | _ | | | - | 7ADh | _ | | | - | 7AEh | _ | | | <u> </u> | 7AFh | _ | | | | 7B0h | _ | | | | 7B1h | _ | | | | 7B2h | _ | | | | 7B3h | _ | | | | 7B4h | _ | | | | 7B5h | _ | | | - | 7B6h | _ | | | | 7B7h | _ | | | | 7B8h | | | | | | Unimplemented | | | | | Read as '0' | | | | | | | | | 7EFh | | | | Lege | | | ata memory locations, read | | | as | '0'. | | | | | | | TABLE 3-10: PIC16(L)F1934/7 MEMORY MAP, BANK 15 | MAI , BANK 13 | | | | | | | | | |---------------|------------------------|----------------------------|--|--|--|--|--|--| | | Bank 15 | | | | | | | | | 791h | LCDCON | | | | | | | | | 792h | LCDPS | | | | | | | | | 793h | LCDREF | | | | | | | | | 794h | LCDCST | | | | | | | | | 795h | LCDRL | | | | | | | | | 796h | _ | | | | | | | | | 797h | _ | | | | | | | | | 798h | LCDSE0 | | | | | | | | | 799h | LCDSE1 | | | | | | | | | 79Ah | LCDSE2 | | | | | | | | | 79Bh | _ | | | | | | | | | 79Ch | _ | | | | | | | | | 79Dh | _ | | | | | | | | | 79Eh | _ | | | | | | | | | 79En | _ | | | | | | | | | 7A0h | LCDDATA0 | | | | | | | | | 7A1h | LCDDATA1 | | | | | | | | | 7A2h | LCDDATA2 | | | | | | | | | 7A3h | LCDDATA3 | | | | | | | | | 7A4h<br>7A5h | LCDDATA4<br>LCDDATA5 | | | | | | | | | 7A6h | LCDDATA6 | | | | | | | | | 7A7h | LCDDATA7 | | | | | | | | | 7A8h | LCDDATA8 | | | | | | | | | 7A9h | LCDDATA9 | | | | | | | | | 7AAh<br>7ABh | LCDDATA10<br>LCDDATA11 | | | | | | | | | 7ACh | _ | | | | | | | | | 7ADh | _ | | | | | | | | | 7AEh | _ | | | | | | | | | 7AFh | _ | | | | | | | | | | _ | | | | | | | | | 7B0h | _ | | | | | | | | | 7B1h | _ | | | | | | | | | 7B2h | _ | | | | | | | | | 7B3h | _ | | | | | | | | | 7B4h | _ | | | | | | | | | 7B5h | _ | | | | | | | | | 7B6h | _ | | | | | | | | | 7B7h | _ | | | | | | | | | 7B8h | | | | | | | | | | | Unimplemented | | | | | | | | | | Read as '0' | | | | | | | | | | | | | | | | | | | 7EFh | | | | | | | | | | Legend: | = Unimplemented d | ata memory locations, read | | | | | | | | | '0'. | , | | | | | | | | | | | | | | | | | | | | | | | | | | | TABLE 3-12: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED) | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on all<br>other<br>Resets | |------------------------|----------------|-------------------------|---------------------------------------------|----------------|-----------------|----------------|-----------------------|-----------|-----------|----------------------|---------------------------------| | Bank 1 | | | | | | | | | | | | | 080h <sup>(2)</sup> | INDF0 | Addressing (not a physi | | ses contents o | of FSR0H/FSF | ROL to address | data memor | / | | xxxx xxxx | xxxx xxxx | | 081h <sup>(2)</sup> | INDF1 | Addressing (not a physi | | ses contents o | of FSR1H/FSF | R1L to address | data memor | / | | xxxx xxxx | xxxx xxxx | | 082h <sup>(2)</sup> | PCL | Program Co | Program Counter (PC) Least Significant Byte | | | | | | | | 0000 0000 | | 083h <sup>(2)</sup> | STATUS | _ | _ | _ | TO | PD | Z | DC | С | 1 1000 | q quuu | | 084h <sup>(2)</sup> | FSR0L | Indirect Data | a Memory Ado | dress 0 Low Po | ointer | | | | | 0000 0000 | uuuu uuuu | | 085h <sup>(2)</sup> | FSR0H | Indirect Data | a Memory Ado | lress 0 High P | ointer | | | | | 0000 0000 | 0000 0000 | | 086h <sup>(2)</sup> | FSR1L | Indirect Data | a Memory Ado | lress 1 Low Po | ointer | | | | | 0000 0000 | uuuu uuuu | | 087h <sup>(2)</sup> | FSR1H | Indirect Data | a Memory Ado | lress 1 High P | ointer | | | | | 0000 0000 | 0000 0000 | | 088h <sup>(2)</sup> | BSR | _ | _ | _ | | | BSR<4:0> | | | 0 0000 | 0 0000 | | 089h <sup>(2)</sup> | WREG | Working Re | gister | • | • | | | | | 0000 0000 | uuuu uuuu | | 08Ah <sup>(1, 2)</sup> | PCLATH | _ | Write Buffer f | or the upper 7 | bits of the Pro | ogram Counte | r | | | -000 0000 | -000 0000 | | 08Bh <sup>(2)</sup> | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 0000 0000 | 0000 0000 | | 08Ch | TRISA | PORTA Dat | a Direction Re | gister | | • | • | | | 1111 1111 | 1111 1111 | | 08Dh | TRISB | PORTB Dat | a Direction Re | gister | | | | | | 1111 1111 | 1111 1111 | | 08Eh | TRISC | PORTC Dat | a Direction Re | egister | | | | | | 1111 1111 | 1111 1111 | | 08Fh <sup>(3)</sup> | TRISD | PORTD Dat | a Direction Re | egister | | | | | | 1111 1111 | 1111 1111 | | 090h | TRISE | _ | _ | _ | _ | _(4) | TRISE2 <sup>(3)</sup> | TRISE1(3) | TRISE0(3) | 1111 | 1111 | | 091h | PIE1 | TMR1GIE | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 092h | PIE2 | OSFIE | C2IE | C1IE | EEIE | BCLIE | LCDIE | _ | CCP2IE | 0000 00-0 | 0000 00-0 | | 093h | PIE3 | _ | CCP5IE | CCP4IE | CCP3IE | TMR6IE | _ | TMR4IE | _ | -000 0-0- | -000 0-0- | | 094h | _ | Unimpleme | nted | | | • | 1 | | 1 | _ | _ | | 095h | OPTION_R<br>EG | WPUEN | INTEDG | TMROCS | TMROSE | PSA | | PS<2:0> | | 1111 1111 | 1111 1111 | | 096h | PCON | STKOVF | STKUNF | _ | _ | RMCLR | RI | POR | BOR | 00 11qq | qq qquu | | 097h | WDTCON | _ | _ | | V | VDTPS<4:0> | • | | SWDTEN | 01 0110 | 01 0110 | | 098h | OSCTUNE | _ | _ | | | TUN<5 | :0> | | | 00 0000 | 00 0000 | | 099h | OSCCON | SPLLEN | | IRCF | <3:0> | | _ | SCS | <1:0> | 0011 1-00 | 0011 1-00 | | 09Ah | OSCSTAT | T10SCR | PLLR | OSTS | HFIOFR | HFIOFL | MFIOFR | LFIOFR | HFIOFS | -0p0 0p00 | qqqq qq0- | | 09Bh | ADRESL | A/D Result I | Register Low | L | L | 1 | | | | xxxx xxxx | uuuu uuuu | | 09Ch | ADRESH | | Register High | | | | | | | xxxx xxxx | uuuu uuuu | | 09Dh | ADCON0 | _ | | | CHS<4:0> | | | GO/DONE | ADON | -000 0000 | -000 0000 | | 09Eh | ADCON1 | ADFM | | ADCS<2:0> | | _ | ADNREF | ADPREF1 | ADPREF0 | 0000 -000 | 0000 -000 | | 09Fh | _ | Unimpleme | nted | | | 1 | | 1 | | _ | _ | Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations are unimplemented, read as '0'. Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<14:8>, whose contents are transferred to the upper byte of the program counter. - 2: These registers can be addressed from any bank. - 3: These registers/bits are not implemented on PIC16(L)F1936 devices, read as '0'. - 4: Unimplemented, read as '1'. TABLE 6-5: SUMMARY OF REGISTERS ASSOCIATED WITH RESETS | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |--------|--------|--------|------------|-------|-------|-------|-------|--------|------------------| | BORCON | SBOREN | _ | | _ | _ | _ | _ | BORRDY | 87 | | PCON | STKOVF | STKUNF | _ | _ | RMCLR | RI | POR | BOR | 91 | | STATUS | 1 | 1 | 1 | TO | PD | Z | DC | С | 29 | | WDTCON | _ | _ | WDTPS<4:0> | | | | | SWDTEN | 113 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by Resets. Note 1: Other (non Power-up) Resets include MCLR Reset and Watchdog Timer Reset during normal operation. FIGURE 7-3: INT PIN INTERRUPT TIMING - Note 1: INTF flag is sampled here (every Q1). - 2: Asynchronous interrupt latency = 3-5 TcY. Synchronous latency = 3-4 TcY, where TcY = instruction cycle time. Latency is the same whether Inst (PC) is a single cycle or a 2-cycle instruction. - 3: CLKOUT not available in all Oscillator modes. - 4: For minimum width of INT pulse, refer to AC specifications in the applicable Electrical Specifications Chapter. - 5: INTF is enabled to be set any time during the Q4-Q1 cycles. #### REGISTER 11-1: EEDATL: EEPROM DATA LOW BYTE REGISTER | R/W-x/u |------------|---------|---------|---------|---------|---------|---------|---------| | EEDAT<7:0> | | | | | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-0 **EEDAT<7:0>**: Read/write value for EEPROM data byte or Least Significant bits of program memory #### REGISTER 11-2: EEDATH: EEPROM DATA HIGH BYTE REGISTER | U-0 | U-0 | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | |-------|-----|---------|---------|---------|---------|---------|---------| | _ | _ | | | EEDA | T<13:8> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-6 **Unimplemented:** Read as '0' bit 5-0 **EEDAT<13:8>**: Read/write value for Most Significant bits of program memory #### REGISTER 11-3: EEADRL: EEPROM ADDRESS LOW BYTE REGISTER | R/W-0/0 |------------|---------|---------|---------|---------|---------|---------|---------| | EEADR<7:0> | | | | | | | | | bit 7 | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-0 **EEADR<7:0>**: Specifies the Least Significant bits for program memory address or EEPROM address #### REGISTER 11-4: EEADRH: EEPROM ADDRESS HIGH BYTE REGISTER | U-1 | R/W-0/0 |-------|---------|---------|---------|-------------|---------|---------|---------| | _ | | | | EEADR<14:8> | > | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7 **Unimplemented:** Read as '1' bit 6-0 **EEADR<14:8>**: Specifies the Most Significant bits for program memory address or EEPROM address #### REGISTER 12-9: ANSELB: PORTB ANALOG SELECT REGISTER | U-0 | U-0 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | |-------|-----|---------|---------|---------|---------|---------|---------| | _ | _ | ANSB5 | ANSB4 | ANSB3 | ANSB2 | ANSB1 | ANSB0 | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | | bit 7-6 **Unimplemented:** Read as '0' bit 5-0 ANSB<5:0>: Analog Select between Analog or Digital Function on Pins RB<5:0>, respectively 0 = Digital I/O. Pin is assigned to port or digital special function. 1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled. **Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin. #### REGISTER 12-10: WPUB: WEAK PULL-UP PORTB REGISTER | R/W-1/1 |---------|---------|---------|---------|---------|---------|---------|---------| | WPUB7 | WPUB6 | WPUB5 | WPUB4 | WPUB3 | WPUB2 | WPUB1 | WPUB0 | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | | bit 7-0 WPUB<7:0>: Weak Pull-up Register bits 1 = Pull-up enabled0 = Pull-up disabled **Note 1:** Global WPUEN bit of the OPTION\_REG register must be cleared for individual pull-ups to be enabled. 2: The weak pull-up device is automatically disabled if the pin is in configured as an output. **NOTES:** #### REGISTER 18-1: CMxCON0: COMPARATOR X CONTROL REGISTER 0 | R/W-0/0 | R-0/0 | R/W-0/0 | R/W-0/0 | U-0 | R/W-1/1 | R/W-0/0 | R/W-0/0 | |---------|-------|---------|---------|-----|---------|---------|---------| | CxON | CxOUT | CxOE | CxPOL | _ | CxSP | CxHYS | CxSYNC | | bit 7 | | | | | | | bit 0 | Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'u = Bit is unchangedx = Bit is unknown-n/n = Value at POR and BOR/Value at all other Resets'1' = Bit is set'0' = Bit is cleared bit 7 **CxON:** Comparator Enable bit 1 = Comparator is enabled and consumes no active power 0 = Comparator is disabled bit 6 **CxOUT:** Comparator Output bit If CxPOL = 1 (inverted polarity): 1 = CxVP < CxVN 0 = CxVP > CxVN If CxPOL = 0 (non-inverted polarity): 1 = CxVP > CxVN 0 = CxVP < CxVN bit 5 **CxOE:** Comparator Output Enable bit 1 = CxOUT is present on the CxOUT pin. Requires that the associated TRIS bit be cleared to actually drive the pin. Not affected by CxON. 0 = CxOUT is internal only 1 = Comparator output is inverted0 = Comparator output is not inverted bit 3 Unimplemented: Read as '0' bit 2 CxSP: Comparator Speed/Power Select bit 1 = Comparator operates in normal power, higher speed mode 0 = Comparator operates in low-power, low-speed mode bit 1 CxHYS: Comparator Hysteresis Enable bit 1 = Comparator hysteresis enabled0 = Comparator hysteresis disabled bit 0 **CxSYNC:** Comparator Output Synchronous Mode bit 1 = Comparator output to Timer1 and I/O pin is synchronous to changes on Timer1 clock source. Output updated on the falling edge of Timer1 clock source. 0 = Comparator output to Timer1 and I/O pin is asynchronous. #### REGISTER 18-2: CMxCON1: COMPARATOR CX CONTROL REGISTER 1 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | |---------|---------|------------|---------|-----|-----|------------|---------| | CxINTP | CxINTN | CxPCH<1:0> | | _ | _ | CxNCH<1:0> | | | bit 7 | | | | • | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7 CXINTP: Comparator Interrupt on Positive Going Edge Enable bits 1 = The CxIF interrupt flag will be set upon a positive going edge of the CxOUT bit 0 = No interrupt flag will be set on a positive going edge of the CxOUT bit bit 6 CXINTN: Comparator Interrupt on Negative Going Edge Enable bits 1 = The CxIF interrupt flag will be set upon a negative going edge of the CxOUT bit 0 = No interrupt flag will be set on a negative going edge of the CxOUT bit bit 5-4 **CxPCH<1:0>:** Comparator Positive Input Channel Select bits 00 = CxVP connects to CxIN+ pin 01 = CxVP connects to DAC Voltage Reference 10 = CxVP connects to FVR Voltage Reference 11 = CxVP connects to Vss bit 3-2 **Unimplemented:** Read as '0' bit 1-0 CxNCH<1:0>: Comparator Negative Input Channel Select bits 00 = CxVN connects to C12IN0- pin 01 = CxVN connects to C12IN1- pin 10 = CxVN connects to C12IN2- pin 11 = CxVN connects to C12IN3- pin #### **REGISTER 18-3: CMOUT: COMPARATOR OUTPUT REGISTER** | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R-0/0 | R-0/0 | |----------|-----|-----|-----|-----|-----|--------|--------| | _ | _ | _ | _ | | _ | MC2OUT | MC1OUT | | bit 7 bi | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-2 **Unimplemented:** Read as '0' bit 1 MC2OUT: Mirror Copy of C2OUT bit bit 0 MC1OUT: Mirror Copy of C1OUT bit #### 23.4 PWM (Enhanced Mode) The enhanced PWM function described in this section is available for CCP modules ECCP1, ECCP2 and ECCP3, with any differences between modules noted. The enhanced PWM mode generates a Pulse-Width Modulation (PWM) signal on up to four different output pins with up to 10 bits of resolution. The period, duty cycle, and resolution are controlled by the following registers: - PRx registers - · TxCON registers - · CCPRxL registers - CCPxCON registers The ECCP modules have the following additional PWM registers which control Auto-shutdown, Auto-restart, Dead-band Delay and PWM Steering modes: - · CCPxAS registers - · PSTRxCON registers - · PWMxCON registers The enhanced PWM module can generate the following five PWM Output modes: - · Single PWM - · Half-Bridge PWM - · Full-Bridge PWM, Forward Mode - · Full-Bridge PWM, Reverse Mode - · Single PWM with PWM Steering Mode To select an Enhanced PWM Output mode, the PxM bits of the CCPxCON register must be configured appropriately. The PWM outputs are multiplexed with I/O pins and are designated PxA, PxB, PxC and PxD. The polarity of the PWM pins is configurable and is selected by setting the CCPxM bits in the CCPxCON register appropriately. Figure 23-5 shows an example of a simplified block diagram of the Enhanced PWM module. Table 23-9 shows the pin assignments for various Enhanced PWM modes. - **Note 1:** The corresponding TRIS bit must be cleared to enable the PWM output on the CCPx pin. - **2:** Clearing the CCPxCON register will relinquish control of the CCPx pin. - **3:** Any pin not used in the enhanced PWM mode is available for alternate pin functions, if applicable. - **4:** To prevent the generation of an incomplete waveform when the PWM is first enabled, the ECCP module waits until the start of a new PWM period before generating a PWM signal. #### FIGURE 23-5: EXAMPLE SIMPLIFIED BLOCK DIAGRAM OF THE ENHANCED PWM MODE Note 1: The 8-bit timer TMRx register is concatenated with the 2-bit internal Q clock, or 2 bits of the prescaler to create the 10-bit time base. #### 24.2.6 SPI OPERATION IN SLEEP MODE In SPI Master mode, module clocks may be operating at a different speed than when in Full Power mode; in the case of the Sleep mode, all clocks are halted. Special care must be taken by the user when the MSSP clock is much faster than the system clock. In Slave mode, when MSSP interrupts are enabled, after the master completes sending data, an MSSP interrupt will wake the controller from Sleep. If an exit from Sleep mode is not desired, MSSP interrupts should be disabled. In SPI Master mode, when the Sleep mode is selected, all module clocks are halted and the transmission/reception will remain in that state until the device wakes. After the device returns to Run mode, the module will resume transmitting and receiving data. In SPI Slave mode, the SPI Transmit/Receive Shift register operates asynchronously to the device. This allows the device to be placed in Sleep mode and data to be shifted into the SPI Transmit/Receive Shift register. When all 8 bits have been received, the MSSP interrupt flag bit will be set and if enabled, will wake the device. TABLE 24-1: SUMMARY OF REGISTERS ASSOCIATED WITH SPI OPERATION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |---------|-------------|-----------------|-----------------|---------------|---------|----------|--------|---------|------------------| | ANSELA | _ | _ | ANSA5 | ANSA4 | ANSA3 | ANSA2 | ANSA1 | ANSA0 | 134 | | APFCON | _ | CCP3SEL | T1GSEL | P2BSEL | SRNQSEL | C2OUTSEL | SSSEL | CCP2SEL | 131 | | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 98 | | PIE1 | TMR1GIE | ADIE | RCIE | TXIE | SSP1IE | CCP1IE | TMR2IE | TMR1IE | 99 | | PIR1 | TMR1GIF | ADIF | RCIF | TXIF | SSP1IF | CCP1IF | TMR2IF | TMR1IF | 102 | | SSPBUF | Synchronous | s Serial Port F | Receive Buffe | r/Transmit Re | egister | | | | 243* | | SSPCON1 | WCOL | SSPOV | SSPEN | CKP | | SSPM< | <3:0> | | 287 | | SSPCON3 | ACKTIM | PCIE | SCIE | BOEN | SDAHT | SBCDE | AHEN | DHEN | 289 | | SSPSTAT | SMP | CKE | D/ <del>A</del> | Р | S | R/W | UA | BF | 286 | | TRISA | TRISA7 | TRISA6 | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 133 | | TRISC | TRISC7 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISB2 | TRISC1 | TRISC0 | 142 | Legend: — = Unimplemented location, read as '0'. Shaded cells are not used by the MSSP in SPI mode. <sup>\*</sup> Page provides register information. #### 30.6 Thermal Considerations Standard Operating Conditions (unless otherwise stated) Operating temperature $-40\,^{\circ}\text{C} \le \text{TA} \le +125\,^{\circ}\text{C}$ | Operatin | Operating temperature -40 C ≤ IA ≤ +125 C | | | | | | | | |--------------|-------------------------------------------|----------------------------------------|------|--------------------------|----------------------------------------------------------|--|--|--| | Param<br>No. | Sym. | Characteristic | Тур. | Units | Conditions | | | | | TH01 | θЈА | Thermal Resistance Junction to Ambient | 60 | °C/W | 28-pin SPDIP package | | | | | | | | 80 | °C/W | 28-pin SOIC package | | | | | | | | 90 | °C/W | 28-pin SSOP package | | | | | | | | 27.5 | °C/W | 28-pin UQFN 4x4mm package | | | | | | | 27.5 | °C/W | 28-pin QFN 6x6mm package | | | | | | | | 47.2 | °C/W | 40-pin PDIP package | | | | | | | | | 46 | °C/W | 44-pin TQFP package | | | | | | | | 24.4 | °C/W | 44-pin QFN 8x8mm package | | | | | TH02 | TH02 θJC | Thermal Resistance Junction to Case | 31.4 | °C/W | 28-pin SPDIP package | | | | | | | 24 | °C/W | 28-pin SOIC package | | | | | | | | | 24 | °C/W | 28-pin SSOP package | | | | | | | | 24 | °C/W | 28-pin UQFN 4x4mm package | | | | | | | | 24 | °C/W | 28-pin QFN 6x6mm package | | | | | | | 24.7 | °C/W | 40-pin PDIP package | | | | | | | | | 14.5 | °C/W | 44-pin TQFP package | | | | | | | | 20 | °C/W | 44-pin QFN 8x8mm package | | | | | TH03 | ТЈМАХ | Maximum Junction Temperature | 150 | °C | | | | | | TH04 | PD | Power Dissipation | _ | W | PD = PINTERNAL + PI/O | | | | | TH05 | PINTERNAL | Internal Power Dissipation | _ | W | PINTERNAL = IDD x VDD <sup>(1)</sup> | | | | | TH06 | Pı/o | I/O Power Dissipation | _ | W | $PI/O = \Sigma (IOL * VOL) + \Sigma (IOH * (VDD - VOH))$ | | | | | TH07 | PDER | Derated Power | _ | W | PDER = PDMAX (TJ - TA)/θJA <sup>(2)</sup> | | | | Note 1: IDD is current to run the chip alone without driving any load on the output pins. 2: TA = Ambient Temperature **3:** T<sub>J</sub> = Junction Temperature TABLE 30-5: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER AND BROWN-OUT RESET PARAMETERS Standard Operating Conditions (unless otherwise stated) Operating Temperature -40°C ≤ TA ≤ +125°C **Param** Sym. Characteristic Min. Typ† Max. Units Conditions No. 30 **TMCL** MCLR Pulse Width (low) 2 μS 31 **TWDTLP** Low-Power Watchdog Timer 10 16 27 ms VDD = 3.3V-5VTime-out Period 1:16 Prescaler used Oscillator Start-up Timer Period(1), (2) 32 1024 **Tost** Tosc (Note 3) 33\* Power-up Timer Period, $\overline{PWRTE} = 0$ **T**PWRT 40 65 140 ms 34\* Tıoz I/O high-impedance from MCLR Low 2.0 us or Watchdog Timer Reset 35 Brown-out Reset Voltage **V**BOR 2.38 2.5 2.73 BORV=2.5V 1.80 BORV=1.9V 1.9 2.11 36\* Brown-out Reset Hysteresis 0 25 -40°C to +85°C **VHYST** 60 mV 37\* **TBORDC** Brown-out Reset DC Response 1 3 35 VDD ≤ VBOR μS Time - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: Instruction cycle period (TcY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to the OSC1 pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices. - 2: By design. - 3: Period of the slower clock. - **4:** To ensure these voltage tolerances, VDD and Vss must be capacitively decoupled as close to the device as possible. 0.1 µF and 0.01 µF values in parallel are recommended. FIGURE 30-10: TIMERO AND TIMER1 EXTERNAL CLOCK TIMINGS # 32.11 PICkit 2 Development Programmer/Debugger and PICkit 2 Debug Express The PICkit™ 2 Development Programmer/Debugger is a low-cost development tool with an easy to use interface for programming and debugging Microchip's Flash families of microcontrollers. The full featured Windows® programming interface supports baseline (PIC10F, PIC12F5xx, PIC16F5xx), midrange (PIC12F6xx, PIC16F), PIC18F, PIC24, dsPIC30, dsPIC33, and PIC32 families of 8-bit, 16-bit, and 32-bit microcontrollers, and many Microchip Serial EEPROM products. With Microchip's powerful MPLAB Integrated Development Environment (IDE) the PICkit™ 2 enables in-circuit debugging on most PIC® microcontrollers. In-Circuit-Debugging runs, halts and single steps the program while the PIC microcontroller is embedded in the application. When halted at a breakpoint, the file registers can be examined and modified. The PICkit 2 Debug Express include the PICkit 2, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software. #### 32.12 MPLAB PM3 Device Programmer The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an MMC card for file storage and data applications. # 32.13 Demonstration/Development Boards, Evaluation Kits, and Starter Kits A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification. The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory. The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications. In addition to the PICDEM<sup>TM</sup> and dsPICDEM<sup>TM</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, Keeloq® security ICs, CAN, IrDA®, PowerSmart battery management, Seevaluation system, Sigma-Delta ADC, flow rate sensing, plus many more. Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board. Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits. #### 33.2 Package Details The following sections give the technical details of the packages. #### 28-Lead Skinny Plastic Dual In-Line (SP) - 300 mil Body [SPDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | INCHES | | |----------------------------|----------|----------|--------|-------| | Dimensio | n Limits | MIN | NOM | MAX | | Number of Pins | N | | 28 | | | Pitch | е | .100 BSC | | | | Top to Seating Plane | Α | _ | _ | .200 | | Molded Package Thickness | A2 | .120 | .135 | .150 | | Base to Seating Plane | A1 | .015 | _ | _ | | Shoulder to Shoulder Width | Е | .290 | .310 | .335 | | Molded Package Width | E1 | .240 | .285 | .295 | | Overall Length | D | 1.345 | 1.365 | 1.400 | | Tip to Seating Plane | L | .110 | .130 | .150 | | Lead Thickness | С | .008 | .010 | .015 | | Upper Lead Width | b1 | .040 | .050 | .070 | | Lower Lead Width | b | .014 | .018 | .022 | | Overall Row Spacing § | eB | _ | _ | .430 | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-070B #### 44-Lead Plastic Quad Flat, No Lead Package (ML) – 8x8 mm Body [QFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | | MILLIM | ETERS | | |----------------------------|----|------------|-------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | E | E 0.65 BSC | | | | Optional Center Pad Width | W2 | | | 6.80 | | Optional Center Pad Length | T2 | | | 6.80 | | Contact Pad Spacing | C1 | | 8.00 | | | Contact Pad Spacing | C2 | | 8.00 | | | Contact Pad Width (X44) | X1 | | | 0.35 | | Contact Pad Length (X44) | Y1 | | | 0.80 | | Distance Between Pads | G | 0.25 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2103A #### **INDEX** | A | | Digital-to-Analog Converter (DAC) | | |------------------------------------------------|-------|-----------------------------------------------|-------| | A/D | | EUSART Receive | | | Specifications | 403 | EUSART Transmit | . 293 | | Absolute Maximum Ratings (PIC16F/LF1934/36/37) | | External RC Mode | 73 | | AC Characteristics | , | Fail-Safe Clock Monitor (FSCM) | | | Industrial and Extended | 396 | Generic I/O Port | | | Load Conditions | | Interrupt Logic | | | ACKSTAT | | LCD Bias Voltage Generation | | | ACKSTAT Status Flag | | LCD Clock Generation | | | ADC | | On-Chip Reset Circuit | | | Acquisition Requirements | 169 | PIC16F193X/LF193X 1 | , | | Associated registers | | PWM (Enhanced) | | | Block Diagram | | Resonator Operation | | | Calculating Acquisition Time | 169 | Timer0 | | | Channel Selection | 160 | Timer1 | | | Configuration | 160 | Timer1 Gate | | | Configuring Interrupt | 164 | Timer2/4/6 | | | Conversion Clock | 160 | Voltage Reference | | | Conversion Procedure | 164 | Voltage Reference Output Buffer Example | | | Internal Sampling Switch (Rss) Impedance | 169 | BORCON RegisterBRA | | | Interrupts | 162 | | | | Operation | 163 | Break Character (12-bit) Transmit and Receive | | | Operation During Sleep | 163 | Brown-out Reset (BOR)<br>Specifications | | | Port Configuration | | Timing and Characteristics | | | Reference Voltage (VREF) | | Tilling and Characteristics | . 400 | | Source Impedance | | C | | | Special Event Trigger | | C Compilers | | | Starting an A/D Conversion | | MPLAB C18 | 442 | | ADCON0 Register | • | CALL | | | ADCON1 Register | • | CALLW | | | ADDFSR | | Capacitive Sensing | | | ADDWFC | | Associated registers w/ Capacitive Sensing | | | ADRESH Register | | Specifications | | | ADRESH Register (ADFM = 0) | | Capture Module. See Enhanced Capture/Compare/ | | | ADRESH Register (ADFM = 1) | | PWM(ECCP) | | | ADRESL Register (ADFM = 0) | | Capture/Compare/PWM | . 213 | | ADRESL Register (ADFM = 1) | | Capture/Compare/PWM (CCP) | | | Alternate Pin Function | 132 | Associated Registers w/ Capture | . 215 | | Analog-to-Digital Converter. See ADC | 400 | Associated Registers w/ Compare | | | ANSELA Register | | Associated Registers w/ PWM 221 | , 235 | | ANSELB Register | | Capture Mode | 214 | | ANSELE Register | | CCPx Pin Configuration | 214 | | • | | Compare Mode | | | APFCON Register | 133 | CCPx Pin Configuration | . 216 | | Assembler MPASM Assembler | 442 | Software Interrupt Mode214 | , 216 | | WIF ASIVI ASSEMBLE | 442 | Special Event Trigger | . 216 | | В | | Timer1 Mode Resource214 | , 216 | | BAUDCON Register | 304 | Prescaler | . 214 | | BF | | PWM Mode | | | BF Status Flag | | Duty Cycle | | | Block Diagram | 0, 0 | Effects of Reset | 221 | | Capacitive Sensing | 321 | Example PWM Frequencies and | | | Block Diagrams | | Resolutions, 20 MHZ | . 220 | | (CCP) Capture Mode Operation | 214 | Example PWM Frequencies and | | | ADC | | Resolutions, 32 MHZ | . 220 | | ADC Transfer Function | | Example PWM Frequencies and | | | Analog Input Model | | Resolutions, 8 MHz | | | CCP PWM | | Operation in Sleep Mode | | | Clock Source | | Resolution | | | Comparator | | System Clock Frequency Changes | | | Compare | | PWM Operation | | | Crystal Operation | | PWM Overview | | | - / | , . • | PWM Period | 219 | #### Worldwide Sales and Service #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 **Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 **China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 **China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500 **China - Hangzhou** Tel: 86-571-2819-3180 Fax: 86-571-2819-3189 China - Hong Kong SAR Tel: 852-2401-1200 Fax: 852-2401-3431 **China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 **China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 **China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 **China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 **China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760 **China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 **China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 **China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130 **China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 **Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122 **Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302 **Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 **Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068 **Philippines - Manila** Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 **Taiwan - Hsin Chu** Tel: 886-3-6578-300 Fax: 886-3-6578-370 **Taiwan - Kaohsiung** Tel: 886-7-213-7830 Fax: 886-7-330-9305 **Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102 **Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 **Germany - Munich** Tel: 49-89-627-144-0 Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 **Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 UK - Wokingham Tel: 44-118-921-5869 Fax: 44-118-921-5820 05/02/11