

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, LCD, POR, PWM, WDT                                  |
| Number of I/O              | 25                                                                          |
| Program Memory Size        | 14KB (8K x 14)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 256 x 8                                                                     |
| RAM Size                   | 512 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 11x10b                                                                  |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-VQFN Exposed Pad                                                         |
| Supplier Device Package    | 28-QFN (6x6)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1936t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Peripheral Features (Continued):**

- Master Synchronous Serial Port (MSSP) with SPI and I<sup>2</sup>C<sup>™</sup> with:
  - 7-bit address masking
  - SMBus/PMBus<sup>™</sup> compatibility
  - Auto-wake-up on start
- Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART)
  - RS-232, RS-485 and LIN compatible
  - Auto-Baud Detect
- SR Latch (555 Timer):
  - Multiple Set/Reset input options
  - Emulates 555 Timer applications
- 2 Comparators:
  - Rail-to-rail inputs/outputs
  - Power mode control
  - Software enable hysteresis
- Voltage Reference module:
  - Fixed Voltage Reference (FVR) with 1.024V, 2.048V and 4.096V output levels
  - 5-bit rail-to-rail resistive DAC with positive and negative reference selection

### PIC16(L)F193X Family Types

| Device                    | Program Memory<br>Flash (words) | Data EEPROM<br>(bytes) | SRAM (bytes) | s,0/I | 10-bit A/D<br>(ch) | CapSense<br>(ch) | Comparators | Timers<br>8/16-bit | EUSART | I²C™/SPI | ECCP | ССР | ГСD                  |
|---------------------------|---------------------------------|------------------------|--------------|-------|--------------------|------------------|-------------|--------------------|--------|----------|------|-----|----------------------|
| PIC16F1934<br>PIC16LF1934 | 4096                            | 256                    | 256          | 36    | 14                 | 16               | 2           | 4/1                | Yes    | Yes      | 3    | 2   | 24/4                 |
| PIC16F1936<br>PIC16LF1936 | 8192                            | 256                    | 512          | 25    | 11                 | 8                | 2           | 4/1                | Yes    | Yes      | 3    | 2   | 16 <sup>(1)</sup> /4 |
| PIC16F1937<br>PIC16LF1937 | 8192                            | 256                    | 512          | 36    | 14                 | 16               | 2           | 4/1                | Yes    | Yes      | 3    | 2   | 24/4                 |

Note 1: COM3 and SEG15 share the same physical pin on PIC16(L)F1936, therefore, SEG15 is not available when using 1/4 multiplex displays.

#### **TABLE 1-2:** PIC16(L)F1934/6/7 PINOUT DESCRIPTION (CONTINUED)

| Name                                  | Function | Input<br>Type    | Output<br>Type | Description                          |
|---------------------------------------|----------|------------------|----------------|--------------------------------------|
| RC4/SDI/SDA/T1G <sup>(1)</sup> /SEG11 | RC4      | ST               | CMOS           | General purpose I/O.                 |
|                                       | SDI      | ST               |                | SPI data input.                      |
|                                       | SDA      | l <sup>2</sup> C | OD             | I <sup>2</sup> C™ data input/output. |
|                                       | T1G      | ST               |                | Timer1 Gate input.                   |
|                                       | SEG11    | _                | AN             | LCD Analog output.                   |
| RC5/SDO/SEG10                         | RC5      | ST               | CMOS           | General purpose I/O.                 |
|                                       | SDO      | _                | CMOS           | SPI data output.                     |
|                                       | SEG10    | _                | AN             | LCD Analog output.                   |
| RC6/TX/CK/CCP3/P3A/SEG9               | RC6      | ST               | CMOS           | General purpose I/O.                 |
|                                       | TX       | _                | CMOS           | USART asynchronous transmit.         |
|                                       | СК       | ST               | CMOS           | USART synchronous clock.             |
|                                       | CCP3     | ST               | CMOS           | Capture/Compare/PWM3.                |
|                                       | P3A      | _                | CMOS           | PWM output.                          |
|                                       | SEG9     | _                | AN             | LCD Analog output.                   |
| RC7/RX/DT/P3B/SEG8                    | RC7      | ST               | CMOS           | General purpose I/O.                 |
|                                       | RX       | ST               | —              | USART asynchronous input.            |
|                                       | DT       | ST               | CMOS           | USART synchronous data.              |
|                                       | P3B      | _                | CMOS           | PWM output.                          |
|                                       | SEG8     | _                | AN             | LCD Analog output.                   |
| RD0 <sup>(4)</sup> /CPS8/COM3         | RD0      | ST               | CMOS           | General purpose I/O.                 |
|                                       | CPS8     | AN               | _              | Capacitive sensing input 8.          |
|                                       | COM3     | _                | AN             | LCD analog output.                   |
| RD1 <sup>(4)</sup> /CPS9/CCP4         | RD1      | ST               | CMOS           | General purpose I/O.                 |
|                                       | CPS9     | AN               | _              | Capacitive sensing input 9.          |
|                                       | CCP4     | ST               | CMOS           | Capture/Compare/PWM4.                |
| RD2 <sup>(4)</sup> /CPS10/P2B         | RD2      | ST               | CMOS           | General purpose I/O.                 |
|                                       | CPS10    | AN               |                | Capacitive sensing input 10.         |
|                                       | P2B      | _                | CMOS           | PWM output.                          |
| RD3 <sup>(4)</sup> /CPS11/P2C/SEG16   | RD3      | ST               | CMOS           | General purpose I/O.                 |
|                                       | CPS11    | AN               |                | Capacitive sensing input 11.         |
|                                       | P2C      | _                | CMOS           | PWM output.                          |
|                                       | SEG16    | _                | AN             | LCD analog output.                   |
| RD4 <sup>(4)</sup> /CPS12/P2D/SEG17   | RD4      | ST               | CMOS           | General purpose I/O.                 |
|                                       | CPS12    | AN               | _              | Capacitive sensing input 12.         |
|                                       | P2D      | _                | CMOS           | PWM output.                          |
|                                       | SEG17    | —                | AN             | LCD analog output.                   |
| RD5 <sup>(4)</sup> /CPS13/P1B/SEG18   | RD5      | ST               | CMOS           | General purpose I/O.                 |
|                                       | CPS13    | AN               | _              | Capacitive sensing input 13.         |
|                                       | P1D      | _                | CMOS           | PWM output.                          |
|                                       | SEG18    | _                | AN             | LCD analog output.                   |

Legend: AN = Analog input or output CMOS = CMOS compatible input or output TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels  $I^2C^{TM}$  = Schmitt Trigger input with  $I^2C$ 

HV = High Voltage

OD = Open Drain

XTAL = Crystal



Note 1: Pin function is selectable via the APFCON register.

- 2: PIC16F1934/6/7 devices only.
- 3: PIC16(L)F1936 devices only.
- 4: PORTD is available on PIC16(L)F1934/7 devices only.
- 5: RE<2:0> are available on PIC16(L)F1934/7 devices only.



#### 3.5.2 LINEAR DATA MEMORY

The linear data memory is the region from FSR address 0x2000 to FSR address 0x29AF. This region is a virtual region that points back to the 80-byte blocks of GPR memory in all the banks.

Unimplemented memory reads as 0x00. Use of the linear data memory region allows buffers to be larger than 80 bytes because incrementing the FSR beyond one bank will go directly to the GPR memory of the next bank.

The 16 bytes of common memory are not included in the linear data memory region.

FIGURE 3-11: LINEAR DATA MEMORY MAP



#### 3.5.3 PROGRAM FLASH MEMORY

To make constant data access easier, the entire program Flash memory is mapped to the upper half of the FSR address space. When the MSB of FSRnH is set, the lower 15 bits are the address in program memory which will be accessed through INDF. Only the lower 8 bits of each memory location is accessible via INDF. Writing to the program Flash memory cannot be accomplished via the FSR/INDF interface. All instructions that access program Flash memory via the FSR/INDF interface will require one additional instruction cycle to complete.

FIGURE 3-12: PROGRAM FLASH MEMORY MAP



| FIGURE 5-7:                                     | INTERNAL OSCILLATOR SWITCH TIMING                                             |
|-------------------------------------------------|-------------------------------------------------------------------------------|
| HEINTONC/<br>MEINTONC/<br>MEINTOSC/<br>LFINTOSC | LENTODE (FROM and WEDT (Baabled)<br><br>Blad-up Tope to cycle Byre<br><br>    |
| IRCF <3:0>                                      | $\neq 0$ $= 0$                                                                |
| System Clock                                    |                                                                               |
| NENECOSCI<br>NEEEECSCO                          | LFWEYCESC (ENtrop FEICM of WIDY snablod)                                      |
| HFINTOSC/<br>METINTOSSC                         |                                                                               |
| LFINTOSC                                        |                                                                               |
| IRCF <3:0>                                      | $\neq 0$ $\chi = 0$                                                           |
| System Clock                                    |                                                                               |
| LEPPERSSO                                       | RENNTOSCIREENTOSC<br>LENTICISC (ume off unique 9/07 or 8 50% is enabled<br>() |
| 59500607                                        |                                                                               |
| MENTOSC                                         | 32007                                                                         |
| 8408 43498                                      | <u> </u>                                                                      |
| System Crock                                    |                                                                               |
|                                                 |                                                                               |
|                                                 |                                                                               |

### 9.0 POWER-DOWN MODE (SLEEP)

The Power-down mode is entered by executing a SLEEP instruction.

Upon entering Sleep mode, the following conditions exist:

- 1. WDT will be cleared but keeps running, if enabled for operation during Sleep.
- 2. PD bit of the STATUS register is cleared.
- 3.  $\overline{\text{TO}}$  bit of the STATUS register is set.
- 4. CPU clock is disabled.
- 5. 31 kHz LFINTOSC is unaffected and peripherals that operate from it may continue operation in Sleep.
- 6. Timer1 oscillator is unaffected and peripherals that operate from it may continue operation in Sleep.
- 7. ADC is unaffected, if the dedicated FRC clock is selected.
- 8. Capacitive Sensing oscillator is unaffected.
- 9. I/O ports maintain the status they had before SLEEP was executed (driving high, low or highimpedance).
- 10. Resets other than WDT are not affected by Sleep mode.

Refer to individual chapters for more details on peripheral operation during Sleep.

To minimize current consumption, the following conditions should be considered:

- I/O pins should not be floating
- External circuitry sinking current from I/O pins
- · Internal circuitry sourcing current from I/O pins
- · Current draw from pins with internal weak pull-ups
- Modules using 31 kHz LFINTOSC
- Modules using Timer1 oscillator

I/O pins that are high-impedance inputs should be pulled to VDD or Vss externally to avoid switching currents caused by floating inputs.

Examples of internal circuitry that might be sourcing current include modules such as the DAC and FVR modules. See Section 17.0 "Digital-to-Analog Converter (DAC) Module" and Section 14.0 "Fixed Voltage Reference (FVR)" for more information on these modules.

#### 9.1 Wake-up from Sleep

The device can wake-up from Sleep through one of the following events:

- 1. External Reset input on MCLR pin, if enabled
- 2. BOR Reset, if enabled
- 3. POR Reset
- 4. Watchdog Timer, if enabled
- 5. Any external interrupt
- 6. Interrupts by peripherals capable of running during Sleep (see individual peripheral for more information)

The first three events will cause a device Reset. The last three events are considered a continuation of program execution. To determine whether a device Reset or wake-up event occurred, refer to **Section 6.10** "**Determining the Cause of a Reset**".

When the SLEEP instruction is being executed, the next instruction (PC + 1) is prefetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be enabled. Wake-up will occur regardless of the state of the GIE bit. If the GIE bit is disabled, the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is enabled, the device executes the instruction after the SLEEP instruction, the device will call the Interrupt Service Routine. In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

The WDT is cleared when the device wakes up from Sleep, regardless of the source of wake-up.

| R/W-1/1          | R/W-1/1                                 | R/W-1/1           | R/W-1/1                                               | R/W-1/1                            | R/W-1/1 | R/W-1/1 | R/W-1/1 |  |  |
|------------------|-----------------------------------------|-------------------|-------------------------------------------------------|------------------------------------|---------|---------|---------|--|--|
| ANSD7            | ANSD6                                   | ANSD5             | ANSD4                                                 | ANSD3                              | ANSD2   | ANSD1   | ANSD0   |  |  |
| bit 7            |                                         |                   |                                                       |                                    |         |         | bit 0   |  |  |
|                  |                                         |                   |                                                       |                                    |         |         |         |  |  |
| Legend:          |                                         |                   |                                                       |                                    |         |         |         |  |  |
| R = Readable     | R = Readable bit W = Writable bit       |                   | bit                                                   | U = Unimplemented bit, read as '0' |         |         |         |  |  |
| u = Bit is uncha | u = Bit is unchanged x = Bit is unknown |                   | -n/n = Value at POR and BOR/Value at all other Resets |                                    |         |         |         |  |  |
| '1' = Bit is set |                                         | '0' = Bit is clea | ared                                                  |                                    |         |         |         |  |  |

#### **REGISTER 12-17: ANSELD: PORTD ANALOG SELECT REGISTER**<sup>(2)</sup>

1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.

- 2: ANSELD register is not implemented on the PIC16(L)F1936. Read as '0'.
- 3: PORTD implemented on PIC16(L)F1934/7 devices only.

| TABLE 12-10: SUMMARY OF REGISTERS ASSOCIATED WITH PORTD <sup>(1</sup> |
|-----------------------------------------------------------------------|
|-----------------------------------------------------------------------|

| Name    | Bit 7  | Bit 6  | Bit 5     | Bit 4  | Bit 3  | Bit 2      | Bit 1   | Bit 0  | Register on<br>Page |
|---------|--------|--------|-----------|--------|--------|------------|---------|--------|---------------------|
| ANSELD  | ANSD7  | ANSD6  | ANSD5     | ANSD4  | ANSD3  | ANSD2      | ANSD1   | ANSD0  | 146                 |
| CCPxCON | PxM∙   | <1:0>  | DCxB<1:0> |        |        | CCPxI      | vl<3:0> |        | 234                 |
| CPSCON0 | CPSON  | _      | —         | —      | CPSRN  | IG<1:0>    | CPSOUT  | T0XCS  | 323                 |
| CPSCON1 | —      | _      | —         | —      |        | CPSCH<3:0> |         |        | 324                 |
| LATD    | LATD7  | LATD6  | LATD5     | LATD4  | LATD3  | LATD2      | LATD1   | LATD0  | 145                 |
| LCDCON  | LCDEN  | SLPEN  | WERR      | —      | CS<    | :1:0>      | LMUX    | (<1:0> | 329                 |
| LCDSE2  | SE23   | SE22   | SE21      | SE20   | SE19   | SE18       | SE17    | SE16   | 333                 |
| PORTD   | RD7    | RD6    | RD5       | RD4    | RD3    | RD2        | RD1     | RD0    | 145                 |
| TRISD   | TRISD7 | TRISD6 | TRISD5    | TRISD4 | TRISD3 | TRISD2     | TRISD1  | TRISD0 | 145                 |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTD.

Note 1: These registers are not implemented on the PIC16(L)F1936 devices, read as '0'.

bit 7-0 **ANSD<7:0>**: Analog Select between Analog or Digital Function on Pins RD<7:0>, respectively 0 = Digital I/O. Pin is assigned to port or digital special function.

**Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

#### 13.6 Interrupt-On-Change Registers

#### REGISTER 13-1: IOCBP: INTERRUPT-ON-CHANGE POSITIVE EDGE REGISTER

| R/W-0/0          | R/W-0/0                             | R/W-0/0           | R/W-0/0 | R/W-0/0                            | R/W-0/0       | R/W-0/0          | R/W-0/0     |  |
|------------------|-------------------------------------|-------------------|---------|------------------------------------|---------------|------------------|-------------|--|
| IOCBP7           | IOCBP6                              | IOCBP5            | IOCBP4  | IOCBP3                             | IOCBP2        | IOCBP1           | IOCBP0      |  |
| bit 7            |                                     |                   |         |                                    |               |                  | bit 0       |  |
|                  |                                     |                   |         |                                    |               |                  |             |  |
| Legend:          |                                     |                   |         |                                    |               |                  |             |  |
| R = Readable b   | bit                                 | W = Writable I    | bit     | U = Unimplemented bit, read as '0' |               |                  |             |  |
| u = Bit is uncha | Bit is unchanged x = Bit is unknown |                   | own     | -n/n = Value a                     | at POR and BO | R/Value at all o | ther Resets |  |
| '1' = Bit is set |                                     | '0' = Bit is clea | ared    |                                    |               |                  |             |  |

bit 7-0

IOCBP<7:0>: Interrupt-on-Change Positive Edge Enable bits

- 1 = Interrupt-on-Change enabled on the pin for a positive going edge. Associated Status bit and interrupt flag will be set upon detecting an edge.
- 0 = Interrupt-on-Change disabled for the associated pin.

#### REGISTER 13-2: IOCBN: INTERRUPT-ON-CHANGE NEGATIVE EDGE REGISTER

| R/W-0/0 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| IOCBN7  | IOCBN6  | IOCBN5  | IOCBN4  | IOCBN3  | IOCBN2  | IOCBN1  | IOCBN0  |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 IOCBN<7:0>: Interrupt-on-Change Negative Edge Enable bits

- 1 = Interrupt-on-Change enabled on the pin for a negative going edge. Associated Status bit and interrupt flag will be set upon detecting an edge.
- 0 = Interrupt-on-Change disabled for the associated pin.

#### REGISTER 13-3: IOCBF: INTERRUPT-ON-CHANGE FLAG REGISTER

| R/W/HS-0/0 |
|------------|------------|------------|------------|------------|------------|------------|------------|
| IOCBF7     | IOCBF6     | IOCBF5     | IOCBF4     | IOCBF3     | IOCBF2     | IOCBF1     | IOCBF0     |
| bit 7      |            |            |            |            |            |            | bit 0      |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | HS - Bit is set in hardware                           |

bit 7-0

IOCBF<7:0>: Interrupt-on-Change Flag bits

- 1 = An enabled change was detected on the associated pin.
   Set when IOCBPx = 1 and a rising edge was detected on RBx, or when IOCBNx = 1 and a falling edge was detected on RBx.
- 0 = No change was detected, or the user cleared the detected change.

#### TABLE 15-1: ADC CLOCK PERIOD (TAD) Vs. DEVICE OPERATING FREQUENCIES

| ADC Clock P         | eriod (TAD) |                             |                             | Device Freq<br>Device Freq  | uency (Fosc)<br>uency (Fosc) |                               |                             |
|---------------------|-------------|-----------------------------|-----------------------------|-----------------------------|------------------------------|-------------------------------|-----------------------------|
| ADC<br>Clock Source | ADCS<2:0>   | 32 MHz                      | 20 MHz                      | 16 MHz                      | 8 MHz                        | 4 MHz                         | 1 MHz                       |
| Fosc/2              | 000         | 62.5ns <sup>(2)</sup>       | 100 ns <sup>(2)</sup>       | 125 ns <sup>(2)</sup>       | 250 ns <sup>(2)</sup>        | 500 ns <sup>(2)</sup>         | 2.0 μs                      |
| Fosc/4              | 100         | 125 ns <sup>(2)</sup>       | 200 ns <sup>(2)</sup>       | 250 ns <sup>(2)</sup>       | 500 ns <sup>(2)</sup>        | 1.0 μs                        | 4.0 μs                      |
| Fosc/8              | 001         | 0.5 μs <sup>(2)</sup>       | 400 ns <sup>(2)</sup>       | 0.5 μs <sup>(2)</sup>       | 1.0 μs                       | 2.0 μs                        | 8.0 μs <sup>(3)</sup>       |
| Fosc/16             | 101         | 800 ns                      | 800 ns                      | 1.0 μs                      | 2.0 μs                       | 4.0 μs                        | 16.0 μs <sup>(3)</sup>      |
| Fosc/32             | 010         | 1.0 μs                      | 1.6 μs                      | 2.0 μs                      | 4.0 μs                       | 8.0 μs <sup>(3)</sup>         | 32.0 μs <sup>(3)</sup>      |
| Fosc/64             | 110         | 2.0 μs                      | 3.2 μs                      | 4.0 μs                      | 8.0 μs <sup>(3)</sup>        | 16.0 μs <b><sup>(3)</sup></b> | 64.0 μs <sup>(3)</sup>      |
| FRC                 | x11         | 1.0-6.0 μs <sup>(1,4)</sup> | 1.0-6.0 μs <sup>(1,4)</sup> | 1.0-6.0 μs <sup>(1,4)</sup> | 1.0-6.0 μs <sup>(1,4)</sup>  | 1.0-6.0 μs <sup>(1,4)</sup>   | 1.0-6.0 μs <sup>(1,4)</sup> |

Legend: Shaded cells are outside of recommended range.

**Note 1:** The FRC source has a typical TAD time of 1.6  $\mu$ s for VDD.

2: These values violate the minimum required TAD time.

**3:** For faster conversion times, the selection of another clock source is recommended.

4: The ADC clock period (TAD) and total ADC conversion time can be minimized when the ADC clock is derived from the system clock FOSC. However, the FRC clock source must be used when conversions are to be performed with the device in Sleep mode.

#### FIGURE 15-2: ANALOG-TO-DIGITAL CONVERSION TAD CYCLES

| <u>Icy - Tad</u> | TAD1    | TAD2     | TAD3   | TAD4   | TAD5   | TAD6    | TAD7    | TAD8     | TAD9    | TAD10    | TAD11      |            |         |
|------------------|---------|----------|--------|--------|--------|---------|---------|----------|---------|----------|------------|------------|---------|
|                  | ۱<br>۱  | b9       | b8     | b7     | b6     | b5      | b4      | b3       | b2      | b1       | b0         |            |         |
| C                | Convers | sion sta | arts   |        |        |         |         |          |         |          |            |            |         |
| Holding          | g capac | citor is | discon | nected | from a | nalog i | nput (t | ypically | / 100 n | s)       |            |            |         |
| Set GO           | hit     |          |        |        |        |         |         |          |         |          |            |            |         |
| 00100            | DIL     |          |        |        | C      | n tha f |         | a cycle  |         |          |            |            |         |
|                  |         |          |        |        | A      | DRES    | H:ADR   | ESL is   | loadeo  | d, GO b  | oit is cle | ared,      |         |
|                  |         |          |        |        | A      | DIF bit | is set, | holding  | g capa  | citor is | connec     | ted to ana | log inp |
|                  |         |          |        |        |        |         |         |          |         |          |            |            |         |

NOTES:

#### 24.2 SPI Mode Overview

The Serial Peripheral Interface (SPI) bus is a synchronous serial data communication bus that operates in Full-Duplex mode. Devices communicate in a master/slave environment where the master device initiates the communication. A slave device is controlled through a Chip Select known as Slave Select.

The SPI bus specifies four signal connections:

- Serial Clock (SCK)
- Serial Data Out (SDO)
- Serial Data In (SDI)
- Slave Select (SS)

Figure 24-1 shows the block diagram of the MSSP module when operating in SPI Mode.

The SPI bus operates with a single master device and one or more slave devices. When multiple slave devices are used, an independent Slave Select connection is required from the master device to each slave device.

Figure 24-4 shows a typical connection between a master device and multiple slave devices.

The master selects only one slave at a time. Most slave devices have tri-state outputs so their output signal appears disconnected from the bus when they are not selected.

Transmissions involve two shift registers, eight bits in size, one in the master and one in the slave. With either the master or the slave device, data is always shifted out one bit at a time, with the Most Significant bit (MSb) shifted out first. At the same time, a new Least Significant bit (LSb) is shifted into the same register.

Figure 24-5 shows a typical connection between two processors configured as master and slave devices.

Data is shifted out of both shift registers on the programmed clock edge and latched on the opposite edge of the clock.

The master device transmits information out on its SDO output pin which is connected to, and received by, the slave's SDI input pin. The slave device transmits information out on its SDO output pin, which is connected to, and received by, the master's SDI input pin.

To begin communication, the master device first sends out the clock signal. Both the master and the slave devices should be configured for the same clock polarity.

The master device starts a transmission by sending out the MSb from its shift register. The slave device reads this bit from that same line and saves it into the LSb position of its shift register.

During each SPI clock cycle, a full-duplex data transmission occurs. This means that while the master device is sending out the MSb from its shift register (on

its SDO pin) and the slave device is reading this bit and saving it as the LSb of its shift register, that the slave device is also sending out the MSb from its shift register (on its SDO pin) and the master device is reading this bit and saving it as the LSb of its shift register.

After 8 bits have been shifted out, the master and slave have exchanged register values.

If there is more data to exchange, the shift registers are loaded with new data and the process repeats itself.

Whether the data is meaningful or not (dummy data), depends on the application software. This leads to three scenarios for data transmission:

- Master sends useful data and slave sends dummy data.
- Master sends useful data and slave sends useful data.
- Master sends dummy data and slave sends useful data.

Transmissions may involve any number of clock cycles. When there is no more data to be transmitted, the master stops sending the clock signal and it deselects the slave.

Every slave device connected to the bus that has not been selected through its slave select line must disregard the clock and transmission signals and must not transmit out any data of its own.

| R/W-0/0          | R/W-0/0                                                                                                                                                                                                                                                                                                                                                                                       | U-0                                                 | U-0   | R/W-0/0        | R/W-0/0          | R-0/0            | R/W-0/0     |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------|----------------|------------------|------------------|-------------|
| CPSON            |                                                                                                                                                                                                                                                                                                                                                                                               | —                                                   |       | CPSRN          | NG<1:0>          | CPSOUT           | TOXCS       |
| bit 7            |                                                                                                                                                                                                                                                                                                                                                                                               |                                                     |       |                |                  |                  | bit 0       |
|                  |                                                                                                                                                                                                                                                                                                                                                                                               |                                                     |       |                |                  |                  |             |
| Legend:          |                                                                                                                                                                                                                                                                                                                                                                                               |                                                     |       |                |                  |                  |             |
| R = Readable     | bit                                                                                                                                                                                                                                                                                                                                                                                           | W = Writable I                                      | bit   | U = Unimplen   | nented bit, read | as '0'           |             |
| u = Bit is uncha | anged                                                                                                                                                                                                                                                                                                                                                                                         | x = Bit is unkn                                     | own   | -n/n = Value a | t POR and BOI    | R/Value at all o | ther Resets |
| '1' = Bit is set |                                                                                                                                                                                                                                                                                                                                                                                               | '0' = Bit is clea                                   | ared  |                |                  |                  |             |
| bit 7            | <b>CPSON:</b> CPS<br>1 = CPS mod<br>0 = CPS mod                                                                                                                                                                                                                                                                                                                                               | Module Enabl<br>lule is enabled<br>lule is disabled | e bit |                |                  |                  |             |
| bit 6-4          | Unimplement                                                                                                                                                                                                                                                                                                                                                                                   | ted: Read as 'd                                     | )'    |                |                  |                  |             |
| bit 3-2          | <ul> <li>CPSRNG&lt;1:0&gt;: Capacitive Sensing Current Range</li> <li>00 = Oscillator is off</li> <li>01 = Oscillator is in Low Range. Charge/Discharge Current is nominally 0.1 μA</li> <li>10 = Oscillator is in Medium Range. Charge/Discharge Current is nominally 1.2 μA</li> <li>11 = Oscillator is in High Range. Charge/Discharge Current is nominally 18 μA</li> </ul>               |                                                     |       |                |                  |                  |             |
| bit 1            | <b>CPSOUT:</b> Capacitive Sensing Oscillator Status bit<br>1 = Oscillator is sourcing current (Current flowing out of the pin)<br>0 = Oscillator is sinking current (Current flowing into the pin)                                                                                                                                                                                            |                                                     |       |                |                  |                  |             |
| bit 0            | <b>T0XCS</b> : Timer0 External Clock Source Select bit<br><u>If TMR0CS = 1</u> :<br>The T0XCS bit controls which clock external to the core/Timer0 module supplies Timer0:<br>1 = Timer0 clock source is the capacitive sensing oscillator<br>0 = Timer0 clock source is the T0CKI pin<br><u>If TMR0CS = 0</u> :<br>Timer0 clock source is controlled by the core/Timer0 module and is Fosc/4 |                                                     |       |                | 0:               |                  |             |

### REGISTER 26-1: CPSCON0: CAPACITIVE SENSING CONTROL REGISTER 0

### 27.1 LCD Registers

The module contains the following registers:

- LCD Control register (LCDCON)
- LCD Phase register (LCDPS)
- LCD Reference Ladder register (LCDRL)
- LCD Contrast Control register (LCDCST)
- LCD Reference Voltage Control register (LCDREF)
- Up to 3 LCD Segment Enable registers (LCDSEn)
- Up to 12 LCD data registers (LCDDATAn)

### TABLE 27-1:LCD SEGMENT AND DATAREGISTERS

|                 | # of LCD          | Registers |
|-----------------|-------------------|-----------|
| Device          | Segment<br>Enable | Data      |
| PIC16(L)F1936   | 2                 | 8         |
| PIC16(L)F1934/7 | 3                 | 12        |

The LCDCON register (Register 27-1) controls the operation of the LCD driver module. The LCDPS register (Register 27-2) configures the LCD clock source prescaler and the type of waveform; Type-A or Type-B. The LCDSEn registers (Register 27-5) configure the functions of the port pins.

The following LCDSEn registers are available:

- LCDSE0 SE<7:0>
- LCDSE1 SE<15:8>
- LCDSE2 SE<23:16><sup>(1)</sup>

Note 1: PIC16(L)F1934/7 only.

Once the module is initialized for the LCD panel, the individual bits of the LCDDATAn registers are cleared/set to represent a clear/dark pixel, respectively:

- LCDDATA0 SEG<7:0>COM0
- LCDDATA1 SEG<15:8>COM0
- LCDDATA2 SEG<23:16>COM0<sup>(1)</sup>
- LCDDATA3 SEG<7:0>COM1
- LCDDATA4 SEG<15:8>COM1
- LCDDATA5 SEG<23:16>COM1<sup>(1)</sup>
- LCDDATA6 SEG<7:0>COM2
- LCDDATA7 SEG<15:8>COM2
- LCDDATA8 SEG<23:16>COM2<sup>(1)</sup>
- LCDDATA9 SEG<7:0>COM3
- LCDDATA10 SEG<15:8>COM3
- LCDDATA11 SEG<23:16>COM3(1)

| N  | lote 1 | I: PIC16(L) | F1934/7 only. |    |          |  |
|----|--------|-------------|---------------|----|----------|--|
| As | an     | example.    | LCDDATAn      | is | detailed |  |

As an example, LCDDATAn is detailed in Register 27-6.

Once the module is configured, the LCDEN bit of the LCDCON register is used to enable or disable the LCD module. The LCD panel can also operate during Sleep by clearing the SLPEN bit of the LCDCON register.





#### FIGURE 27-14: TYPE-B WAVEFORMS IN 1/3 MUX, 1/2 BIAS DRIVE





| RRF              | Rotate Right f through Carry                                                                                                                                                                                       |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] RRF f,d                                                                                                                                                                                           |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                  |
| Operation:       | See description below                                                                                                                                                                                              |
| Status Affected: | С                                                                                                                                                                                                                  |
| Description:     | The contents of register 'f' are rotated<br>one bit to the right through the Carry<br>flag. If 'd' is '0', the result is placed in<br>the W register. If 'd' is '1', the result is<br>placed back in register 'f'. |
|                  | C Register f                                                                                                                                                                                                       |

| SUBLW                                                              | Subtract W          | from literal                                                                         |
|--------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------|
| Syntax:                                                            | [label] SU          | JBLW k                                                                               |
| Operands:                                                          | $0 \leq k \leq 255$ |                                                                                      |
| Operation:                                                         | $k -(W) \to (W$     | ')                                                                                   |
| Status Affected:                                                   | C, DC, Z            |                                                                                      |
| Description: The W reg<br>plement m<br>literal 'k'. T<br>register. |                     | er is subtracted (2's com-<br>nod) from the eight-bit<br>e result is placed in the W |
|                                                                    | <b>C =</b> 0        | W > k                                                                                |
|                                                                    | <b>C =</b> 1        | $W \leq k$                                                                           |
|                                                                    | DC = 0              | W<3:0> > k<3:0>                                                                      |

**DC =** 1

| SLEEP            | Enter Sleep mode                                                                                                                                                                                                                     |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] SLEEP                                                                                                                                                                                                                        |
| Operands:        | None                                                                                                                                                                                                                                 |
| Operation:       | $\begin{array}{l} 00h \rightarrow WDT, \\ 0 \rightarrow \underline{WDT} \text{ prescaler}, \\ 1 \rightarrow \underline{TO}, \\ 0 \rightarrow \overline{PD} \end{array}$                                                              |
| Status Affected: | TO, PD                                                                                                                                                                                                                               |
| Description:     | The power-down Status bit, $\overline{PD}$ is<br>cleared. Time-out Status bit, $\overline{TO}$ is<br>set. Watchdog Timer and its pres-<br>caler are cleared.<br>The processor is put into Sleep mode<br>with the oscillator stopped. |

| SUBWF            | Subtract W from f                                                                                                                                                                          |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [label] SUBWF f,d                                                                                                                                                                          |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                         |  |  |  |  |
| Operation:       | (f) - (W) $\rightarrow$ (destination)                                                                                                                                                      |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                                   |  |  |  |  |
| Description:     | Subtract (2's complement method) W<br>register from register 'f'. If 'd' is '0', the<br>result is stored in the W<br>register. If 'd' is '1', the result is stored<br>back in register 'f. |  |  |  |  |
|                  | C = 0 W > f                                                                                                                                                                                |  |  |  |  |
|                  | C = 1 $W < f$                                                                                                                                                                              |  |  |  |  |

|              | VV > I              |
|--------------|---------------------|
| <b>C =</b> 1 | $W \leq f$          |
| DC = 0       | W<3:0> > f<3:0>     |
| DC = 1       | $W<3:0> \le f<3:0>$ |

 $W<3:0> \le k<3:0>$ 

| SUBWFB           | Subtract W from f with Borrow                                                                                                                                                                       |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | SUBWFB f {,d}                                                                                                                                                                                       |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                   |
| Operation:       | $(f) - (W) - (\overline{B}) \rightarrow dest$                                                                                                                                                       |
| Status Affected: | C, DC, Z                                                                                                                                                                                            |
| Description:     | Subtract W and the BORROW flag<br>(CARRY) from register 'f' (2's comple-<br>ment method). If 'd' is '0', the result is<br>stored in W. If 'd' is '1', the result is<br>stored back in register 'f'. |

| SWAPF            | Swap Nibbles in f                                                                                                                                                             |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [label] SWAPF f,d                                                                                                                                                             |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                               |  |  |  |  |
| Operation:       | $(f<3:0>) \rightarrow (destination<7:4>),$<br>$(f<7:4>) \rightarrow (destination<3:0>)$                                                                                       |  |  |  |  |
| Status Affected: | None                                                                                                                                                                          |  |  |  |  |
| Description:     | The upper and lower nibbles of regis<br>ter 'f' are exchanged. If 'd' is '0', the<br>result is placed in the W register. If 'd<br>is '1', the result is placed in register 'f |  |  |  |  |

| XORLW            | Exclusive OR literal with W                                                                                                |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [label] XORLW k                                                                                                            |  |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                                        |  |  |  |  |
| Operation:       | (W) .XOR. $k \rightarrow$ (W)                                                                                              |  |  |  |  |
| Status Affected: | Z                                                                                                                          |  |  |  |  |
| Description:     | The contents of the W register are<br>XOR'ed with the eight-bit<br>literal 'k'. The result is placed in the<br>W register. |  |  |  |  |

| TRIS             | Load TRIS Register with W                                                                                                                            | XORWF                            | Exclusiv                                                       |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------------------------------|--|
| Syntax:          | [ label ] TRIS f                                                                                                                                     | Syntax:                          |                                                                |  |
| Operands:        | $5 \le f \le 7$                                                                                                                                      | Operands:                        | $0 \le f \le 127$<br>$d \in [0,1]$<br>(W) .XOR.                |  |
| Status Affected: | $(W) \rightarrow TRIS register T$<br>None                                                                                                            | Operation:                       |                                                                |  |
| Description:     | Move data from W register to TRIS<br>register.<br>When 'f' = 5, TRISA is loaded.<br>When 'f' = 6, TRISB is loaded.<br>When 'f' = 7, TRISC is loaded. | Status Affected:<br>Description: | Z<br>Exclusive<br>register wi<br>result is st<br>is '1', the r |  |

DRWFExclusive OR W with fIntax:[label] XORWF f,dberands: $0 \le f \le 127$ <br/> $d \in [0,1]$ beration:(W) .XOR. (f)  $\rightarrow$  (destination)beration:Zscription:Exclusive OR the contents of the W<br/>register with register 'f'. If 'd' is '0', the<br/>result is stored in the W register. If 'd'<br/>is '1', the result is stored back in regis-<br/>ter 'f'.

| Param<br>No.                                        | Symbol                | Characteristic                                                       |          | Min.        | Тур† | Max. | Units | Conditions |  |
|-----------------------------------------------------|-----------------------|----------------------------------------------------------------------|----------|-------------|------|------|-------|------------|--|
| SP70*                                               | TssL2scH,<br>TssL2scL | $\overline{\mathrm{SS}}$ to SCK $\downarrow$ or SCK $\uparrow$ input |          | Тсү         | _    | —    | ns    |            |  |
| SP71*                                               | TscH                  | SCK input high time (Slave mode                                      | e)       | TCY + 20    | _    | —    | ns    |            |  |
| SP72*                                               | TscL                  | SCK input low time (Slave mode)                                      |          | Tcy + 20    | _    | —    | ns    |            |  |
| SP73*                                               | TDIV2scH,<br>TDIV2scL | Setup time of SDI data input to SCK edge                             |          | 100         | _    | _    | ns    |            |  |
| SP74*                                               | TscH2diL,<br>TscL2diL | Hold time of SDI data input to SCK edge                              |          | 100         | _    | _    | ns    |            |  |
| SP75*                                               | TDOR                  | SDO data output rise time                                            | 3.0-5.5V | _           | 10   | 25   | ns    |            |  |
|                                                     |                       |                                                                      | 1.8-5.5V | —           | 25   | 50   | ns    |            |  |
| SP76*                                               | TDOF                  | SDO data output fall time                                            |          | —           | 10   | 25   | ns    |            |  |
| SP77*                                               | TssH2doZ              | SS↑ to SDO output high-impedance                                     |          | 10          |      | 50   | ns    |            |  |
| SP78*                                               | TscR                  | SCK output rise time<br>(Master mode)                                | 3.0-5.5V | _           | 10   | 25   | ns    |            |  |
|                                                     |                       |                                                                      | 1.8-5.5V | —           | 25   | 50   | ns    |            |  |
| SP79*                                               | TscF                  | SCK output fall time (Master mode)                                   |          | —           | 10   | 25   | ns    |            |  |
| SP80*                                               | TscH2doV,<br>TscL2doV | SDO data output valid after<br>SCK edge                              | 3.0-5.5V | —           |      | 50   | ns    |            |  |
|                                                     |                       |                                                                      | 1.8-5.5V | —           |      | 145  | ns    |            |  |
| SP81*                                               | TDOV2scH,<br>TDOV2scL | SDO data output setup to SCK edge                                    |          | Тсу         |      | —    | ns    |            |  |
| SP82*                                               | TssL2doV              | SDO data output valid after $\overline{\text{SS}}\downarrow$ edge    |          | _           | _    | 50   | ns    |            |  |
| SP83*                                               | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge                                                  |          | 1.5Tcy + 40 |      | —    | ns    |            |  |
| * These parameters are characterized but not tested |                       |                                                                      |          |             |      |      |       |            |  |

#### TABLE 30-14: SPI MODE REQUIREMENTS

These parameters are characterized but not tested.

Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance t only and are not tested.

#### **FIGURE 30-20:** I<sup>2</sup>C<sup>™</sup> BUS START/STOP BITS TIMING









