



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                              |
|----------------------------|-------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                                     |
| Core Size                  | 32-Bit Single-Core                                                                  |
| Speed                      | 180MHz                                                                              |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB OTG |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT                   |
| Number of I/O              | 114                                                                                 |
| Program Memory Size        | 2MB (2M x 8)                                                                        |
| Program Memory Type        | FLASH                                                                               |
| EEPROM Size                | -                                                                                   |
| RAM Size                   | 256K x 8                                                                            |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                         |
| Data Converters            | A/D 24x12b; D/A 2x12b                                                               |
| Oscillator Type            | Internal                                                                            |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                   |
| Mounting Type              | Surface Mount                                                                       |
| Package / Case             | 169-UFBGA                                                                           |
| Supplier Device Package    | 169-UFBGA (7x7)                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f437aih6               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2 Description

The STM32F437xx and STM32F439xx devices are based on the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit RISC core operating at a frequency of up to 180 MHz. The Cortex-M4 core features a Floating point unit (FPU) single precision which supports all ARM<sup>®</sup> single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances application security.

The STM32F437xx and STM32F439xx devices incorporate high-speed embedded memories (Flash memory up to 2 Mbyte, up to 256 kbytes of SRAM), up to 4 Kbytes of backup SRAM, and an extensive range of enhanced I/Os and peripherals connected to two APB buses, two AHB buses and a 32-bit multi-AHB bus matrix.

All devices offer three 12-bit ADCs, two DACs, a low-power RTC, twelve general-purpose 16-bit timers including two PWM timers for motor control, two general-purpose 32-bit timers, a true random number generator (RNG) and a cryptographic acceleration cell. They also feature standard and advanced communication interfaces.

- Up to three I<sup>2</sup>Cs
- Six SPIs, two I<sup>2</sup>Ss full duplex. To achieve audio class accuracy, the I<sup>2</sup>S peripherals can be clocked via a dedicated internal audio PLL or via an external clock to allow synchronization.
- Four USARTs plus four UARTs
- An USB OTG full-speed and a USB OTG high-speed with full-speed capability (with the ULPI),
- Two CANs
- One SAI serial audio interface
- An SDIO/MMC interface
- Ethernet and camera interface
- LCD-TFT display controller
- Chrom-ART Accelerator™.

Advanced peripherals include an SDIO, a flexible memory control (FMC) interface, a camera interface for CMOS sensors and a cryptographic acceleration cell. Refer to *Table 2: STM32F437xx and STM32F439xx features and peripheral counts* for the list of peripherals available on each part number.

The STM32F437xx and STM32F439xx devices operates in the –40 to +105 °C temperature range from a 1.7 to 3.6 V power supply.

The supply voltage can drop to 1.7 V with the use of an external power supply supervisor (refer to *Section 3.17.2: Internal reset OFF*). A comprehensive set of power-saving mode allows the design of low-power applications.

The STM32F437xx and STM32F439xx devices offer devices in 8 packages ranging from 100 pins to 216 pins. The set of included peripherals changes with the device chosen.





detected, the system automatically switches back to the internal RC oscillator and a software interrupt is generated (if enabled). This clock source is input to a PLL thus allowing to increase the frequency up to 180 MHz. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example if an indirectly used external oscillator fails).

Several prescalers allow the configuration of the two AHB buses, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the two AHB buses is 180 MHz while the maximum frequency of the high-speed APB domains is 90 MHz. The maximum allowed frequency of the low-speed APB domain is 45 MHz.

The devices embed a dedicated PLL (PLLI2S) and PLLSAI which allows to achieve audio class performance. In this case, the  $I^2S$  master clock can generate all standard sampling frequencies from 8 kHz to 192 kHz.

## 3.15 Boot modes

At startup, boot pins are used to select one out of three boot options:

- Boot from user Flash
- Boot from system memory
- Boot from embedded SRAM

The boot loader is located in system memory. It is used to reprogram the Flash memory through a serial interface. Refer to application note AN2606 for details.

## 3.16 **Power supply schemes**

- $V_{DD}$  = 1.7 to 3.6 V: external power supply for I/Os and the internal regulator (when enabled), provided externally through V<sub>DD</sub> pins.
- V<sub>SSA</sub>, V<sub>DDA</sub> = 1.7 to 3.6 V: external analog power supplies for ADC, DAC, Reset blocks, RCs and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively.
- V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.

Note: V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.17.2: Internal reset OFF). Refer to Table 3: Voltage regulator configuration mode versus device operating mode to identify the packages supporting this option.

## 3.17 **Power supply supervisor**

#### 3.17.1 Internal reset ON

On packages embedding the PDR\_ON pin, the power supply supervisor is enabled by holding PDR\_ON high. On the other package, the power supply supervisor is always enabled.

The device has an integrated power-on reset (POR)/ power-down reset (PDR) circuitry coupled with a Brownout reset (BOR) circuitry. At power-on, POR/PDR is always active and ensures proper operation starting from 1.8 V. After the 1.8 V POR threshold level is



## 3.21 V<sub>BAT</sub> operation

The  $V_{BAT}$  pin allows to power the device  $V_{BAT}$  domain from an external battery, an external supercapacitor, or from  $V_{DD}$  when no external battery and an external supercapacitor are present.

 $V_{\text{BAT}}$  operation is activated when  $V_{\text{DD}}$  is not present.

The V<sub>BAT</sub> pin supplies the RTC, the backup registers and the backup SRAM.

Note: When the microcontroller is supplied from  $V_{BAT}$ , external interrupts and RTC alarm/events do not exit it from  $V_{BAT}$  operation.

When PDR\_ON pin is not connected to  $V_{DD}$  (Internal Reset OFF), the  $V_{BAT}$  functionality is no more available and  $V_{BAT}$  pin should be connected to VDD.

## 3.22 Timers and watchdogs

The devices include two advanced-control timers, eight general-purpose timers, two basic timers and two watchdog timers.

All timer counters can be frozen in debug mode.

Table 6 compares the features of the advanced-control, general-purpose and basic timers.



| Timer<br>type        | Timer                | Counter<br>resolution | Counter<br>type         | Prescaler<br>factor                         | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complementary<br>output | Max<br>interface<br>clock<br>(MHz) | Max<br>timer<br>clock<br>(MHz)<br>(1) |
|----------------------|----------------------|-----------------------|-------------------------|---------------------------------------------|------------------------------|---------------------------------|-------------------------|------------------------------------|---------------------------------------|
| Advanced<br>-control | TIM1,<br>TIM8        | 16-bit                | Up,<br>Down,<br>Up/down | Any<br>integer<br>between 1<br>and<br>65536 | Yes                          | 4                               | Yes                     | 90                                 | 180                                   |
|                      | TIM2,<br>TIM5        | 32-bit                | Up,<br>Down,<br>Up/down | Any<br>integer<br>between 1<br>and<br>65536 | Yes                          | 4                               | No                      | 45                                 | 90/180                                |
| General              | TIM3,<br>TIM4 16-bit |                       | Up,<br>Down,<br>Up/down | Any<br>integer<br>between 1<br>and<br>65536 | Yes                          | Yes 4 No                        |                         | 45                                 | 90/180                                |
|                      | TIM9                 | 16-bit                | Up                      | Any<br>integer<br>between 1<br>and<br>65536 | No                           | 2                               | No                      | 90                                 | 180                                   |
| purpose              | TIM10<br>TIM11       | 16-bit                | Up                      | Any<br>integer<br>between 1<br>and<br>65536 | No                           | 1                               | No                      | 90                                 | 180                                   |
|                      | TIM12                | 16-bit                | Up                      | Any<br>integer<br>between 1<br>and<br>65536 | No                           | 2                               | No                      | 45                                 | 90/180                                |
|                      | TIM13<br>TIM14       | 16-bit                | Up                      | Any<br>integer<br>between 1<br>and<br>65536 | No                           | 1                               | No                      | 45                                 | 90/180                                |
| Basic                | TIM6,<br>TIM7        | 16-bit                | Up                      | Any<br>integer<br>between 1<br>and<br>65536 | Yes                          | 0                               | No                      | 45                                 | 90/180                                |

 Table 6. Timer feature comparison

1. The maximum timer clock is either 90 or 180 MHz depending on TIMPRE bit configuration in the RCC\_DCKCFGR register.



## 3.26 Inter-integrated sound (I<sup>2</sup>S)

Two standard I<sup>2</sup>S interfaces (multiplexed with SPI2 and SPI3) are available. They can be operated in master or slave mode, in full duplex and simplex communication modes, and can be configured to operate with a 16-/32-bit resolution as an input or output channel. Audio sampling frequencies from 8 kHz up to 192 kHz are supported. When either or both of the I<sup>2</sup>S interfaces is/are configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency.

All I2Sx can be served by the DMA controller.

Note: For I2S2 full-duplex mode, I2S2\_CK and I2S2\_WS signals can be used only on GPIO Port B and GPIO Port D.

## 3.27 Serial Audio interface (SAI1)

The serial audio interface (SAI1) is based on two independent audio sub-blocks which can operate as transmitter or receiver with their FIFO. Many audio protocols are supported by each block: I2S standards, LSB or MSB-justified, PCM/DSP, TDM, AC'97 and SPDIF output, supporting audio sampling frequencies from 8 kHz up to 192 kHz. Both sub-blocks can be configured in master or in slave mode.

In master mode, the master clock can be output to the external DAC/CODEC at 256 times of the sampling frequency.

The two sub-blocks can be configured in synchronous mode when full-duplex mode is required.

SAI1 can be served by the DMA controller.

## 3.28 Audio PLL (PLLI2S)

The devices feature an additional dedicated PLL for audio I<sup>2</sup>S and SAI applications. It allows to achieve error-free I<sup>2</sup>S sampling clock accuracy without compromising on the CPU performance, while using USB peripherals.

The PLLI2S configuration can be modified to manage an I<sup>2</sup>S/SAI sample rate change without disabling the main PLL (PLL) used for CPU, USB and Ethernet interfaces.

The audio PLL can be programmed with very low error to obtain sampling rates ranging from 8 KHz to 192 KHz.

In addition to the audio PLL, a master clock input pin can be used to synchronize the I<sup>2</sup>S/SAI flow with an external PLL (or Codec output).

## 3.29 Audio and LCD PLL(PLLSAI)

An additional PLL dedicated to audio and LCD-TFT is used for SAI1 peripheral in case the PLLI2S is programmed to achieve another audio sampling frequency (49.152 MHz or 11.2896 MHz) and the audio application requires both sampling frequencies simultaneously.

The PLLSAI is also used to generate the LCD-TFT clock.





Pinouts and pin description

STM32F437xx and STM32F439xx

1. The above figure shows the package top view.



Figure 17. STM32F43x UFBGA176 ballout

1. The above figure shows the package top view.



|          |      |                       |                           |              | -                |               | -                        |                           |                         |                            |                                | - 11 F                  | ) ( = = = =       | ,                    |                |        |
|----------|------|-----------------------|---------------------------|--------------|------------------|---------------|--------------------------|---------------------------|-------------------------|----------------------------|--------------------------------|-------------------------|-------------------|----------------------|----------------|--------|
|          |      | AF0                   | AF1                       | AF2          | AF3              | AF4           | AF5                      | AF6                       | AF7                     | AF8                        | AF9                            | AF10                    | AF11              | AF12                 | AF13           | AF14   |
| P        | ort  | SYS                   | TIM1/2                    | TIM3/4/5     | TIM8/9/<br>10/11 | I2C1/<br>2/3  | SPI1/2/<br>3/4/5/6       | SPI2/3/<br>SAI1           | SPI3/<br>USART1/<br>2/3 | USART6/<br>UART4/5/7<br>/8 | CAN1/2/<br>TIM12/13/14<br>/LCD | OTG2_HS<br>/OTG1_<br>FS | ЕТН               | FMC/SDIO<br>/OTG2_FS | DCMI           | LCD    |
|          | PA13 | JTMS-<br>SWDI<br>O    | -                         | -            | -                | -             | -                        | -                         | -                       | -                          | -                              | -                       | -                 | -                    | -              | -      |
| Port A F | PA14 | JTCK-<br>SWCL<br>K    | -                         | -            | -                | -             | -                        | -                         | -                       | -                          | -                              | -                       | -                 | -                    | -              | -      |
|          | PA15 | JTDI                  | TIM2_<br>CH1/TIM2<br>_ETR | -            | -                | -             | SPI1_<br>NSS             | SPI3_<br>NSS/<br>I2S3_WS  | -                       | -                          | -                              | -                       | -                 | -                    | -              | -      |
|          | PB0  | -                     | TIM1_<br>CH2N             | TIM3_<br>CH3 | TIM8_<br>CH2N    | -             | -                        | -                         | -                       | -                          | LCD_R3                         | OTG_HS_<br>ULPI_D1      | ETH_MII_<br>RXD2  | -                    | -              | -      |
|          | PB1  | -                     | TIM1_<br>CH3N             | TIM3_<br>CH4 | TIM8_<br>CH3N    | -             | -                        | -                         | -                       | -                          | LCD_R6                         | OTG_HS_<br>ULPI_D2      | ETH_MII_<br>RXD3  | -                    | -              | -      |
|          | PB2  | -                     | -                         | -            | -                | -             | -                        | -                         | -                       | -                          | -                              | -                       | -                 | -                    | -              | -      |
|          | PB3  | JTDO/<br>TRAC<br>ESWO | TIM2_<br>CH2              | -            | -                | -             | SPI1_<br>SCK             | SPI3_<br>SCK/<br>I2S3_CK  | -                       | -                          | -                              | -                       | -                 | -                    | -              | -      |
|          | PB4  | NJTR<br>ST            | -                         | TIM3_<br>CH1 | -                | -             | SPI1_<br>MISO            | SPI3_<br>MISO             | I2S3ext_<br>SD          | -                          | -                              | -                       | -                 | -                    | -              | -      |
| Port B   | PB5  | -                     | -                         | TIM3_<br>CH2 | -                | I2C1_<br>SMBA | SPI1_<br>MOSI            | SPI3_<br>MOSI/<br>I2S3_SD | -                       | -                          | CAN2_RX                        | OTG_HS_<br>ULPI_D7      | ETH_PPS<br>_OUT   | FMC_<br>SDCKE1       | DCMI_<br>D10   | -      |
|          | PB6  | -                     | -                         | TIM4_<br>CH1 | -                | I2C1_<br>SCL  | -                        | -                         | USART1_<br>TX           | -                          | CAN2_TX                        | -                       | -                 | FMC_<br>SDNE1        | DCMI_<br>D5    | -      |
|          | PB7  | -                     | -                         | TIM4_<br>CH2 | -                | I2C1_<br>SDA  | -                        | -                         | USART1_<br>RX           | -                          | -                              | -                       | -                 | FMC_NL               | DCMI_<br>VSYNC | -      |
|          | PB8  | -                     | -                         | TIM4_<br>CH3 | TIM10_<br>CH1    | I2C1_<br>SCL  | -                        | -                         | -                       | -                          | CAN1_RX                        | -                       | ETH_MII_<br>TXD3  | SDIO_D4              | DCMI_<br>D6    | LCD_B6 |
|          | PB9  | -                     | -                         | TIM4_<br>CH4 | TIM11_<br>CH1    | I2C1_<br>SDA  | SPI2_<br>NSS/I2<br>S2_WS | -                         | -                       | -                          | CAN1_TX                        | -                       | -                 | SDIO_D5              | DCMI_<br>D7    | LCD_B7 |
|          | PB10 | -                     | TIM2_<br>CH3              | -            | -                | I2C2_<br>SCL  | SPI2_<br>SCK/I2<br>S2_CK | -                         | USART3_<br>TX           | -                          | -                              | OTG_HS_<br>ULPI_D3      | ETH_MII_<br>RX_ER | -                    | -              | LCD_G4 |

Table 12. STM32F437xx and STM32F439xx alternate function mapping (continued)

DocID024244 Rev 10

STM32F437xx and STM32F439xx

# Pinouts and pin description

AF15

SYS

EVEN TOUT

EVEN TOUT

EVEN TOUT

EVEN TOUT

EVEN TOUT

EVEN

TOUT

EVEN TOUT

EVEN TOUT

EVEN TOUT

EVEN

TOUT

TOUT EVEN TOUT

EVEN TOUT

EVEN TOUT

| 7 |  |
|---|--|
| Q |  |
| Ñ |  |
| 4 |  |
| 0 |  |

DocID024244 Rev 10

57

|           |      | AF0           | AF1           | AF2          | AF3              | AF4           | AF5                       | AF6             | AF7                     | AF8                        | AF9                            | AF10                    | AF11                                     | AF12                 | AF13        | AF14          |
|-----------|------|---------------|---------------|--------------|------------------|---------------|---------------------------|-----------------|-------------------------|----------------------------|--------------------------------|-------------------------|------------------------------------------|----------------------|-------------|---------------|
| P         | Port | SYS           | TIM1/2        | TIM3/4/5     | TIM8/9/<br>10/11 | I2C1/<br>2/3  | SPI1/2/<br>3/4/5/6        | SPI2/3/<br>SAI1 | SPI3/<br>USART1/<br>2/3 | USART6/<br>UART4/5/7<br>/8 | CAN1/2/<br>TIM12/13/14<br>/LCD | OTG2_HS<br>/OTG1_<br>FS | ЕТН                                      | FMC/SDIO<br>/OTG2_FS | DCMI        | LCD           |
|           | PB11 | -             | TIM2_<br>CH4  | -            | -                | I2C2_<br>SDA  | -                         | -               | USART3_<br>RX           | -                          | -                              | OTG_HS_<br>ULPI_D4      | ETH_MII_<br>TX_EN/<br>ETH_RMII<br>_TX_EN | -                    | -           | LCD_G5        |
|           | PB12 | -             | TIM1_<br>BKIN | -            | -                | I2C2_<br>SMBA | SPI2_<br>NSS/I2<br>S2_WS  | -               | USART3_<br>CK           | -                          | CAN2_RX                        | OTG_HS_<br>ULPI_D5      | ETH_MII_<br>TXD0/ETH<br>_RMII_<br>TXD0   | OTG_HS_<br>ID        | -           | -             |
| Port B    | PB13 | -             | TIM1_<br>CH1N | -            | -                | -             | SPI2_<br>SCK/I2<br>S2_CK  | -               | USART3_<br>CTS          | -                          | CAN2_TX                        | OTG_HS_<br>ULPI_D6      | ETH_MII_<br>TXD1/ETH<br>_RMII_TX<br>D1   | -                    | -           | -             |
|           | PB14 | -             | TIM1_<br>CH2N | -            | TIM8_<br>CH2N    | -             | SPI2_<br>MISO             | I2S2ext_<br>SD  | USART3_<br>RTS          | -                          | TIM12_CH1                      | -                       | -                                        | OTG_HS_<br>DM        | -           | -             |
|           | PB15 | RTC_<br>REFIN | TIM1_<br>CH3N | -            | TIM8_<br>CH3N    | -             | SPI2_<br>MOSI/I2<br>S2_SD | -               | -                       | -                          | TIM12_CH2                      | -                       | -                                        | OTG_HS_<br>DP        | -           | -             |
|           | PC0  | -             | -             | -            | -                | -             | -                         | -               | -                       | -                          | -                              | OTG_HS_<br>ULPI_STP     | -                                        | FMC_SDN<br>WE        | -           | -             |
|           | PC1  | -             | -             | -            | -                | -             | -                         | -               | -                       | -                          | -                              | -                       | ETH_MDC                                  | -                    | -           | -             |
|           | PC2  | -             | -             | -            | -                | -             | SPI2_<br>MISO             | I2S2ext_<br>SD  | -                       | -                          | -                              | OTG_HS_<br>ULPI_DIR     | ETH_MII_<br>TXD2                         | FMC_<br>SDNE0        | -           | -             |
|           | PC3  | -             | -             | -            | -                | -             | SPI2_<br>MOSI/I2<br>S2_SD | -               | -                       | -                          | -                              | OTG_HS_<br>ULPI_NXT     | ETH_MII_<br>TX_CLK                       | FMC_<br>SDCKE0       | -           | -             |
| Port<br>C | PC4  | -             | -             | -            | -                | -             | -                         | -               | -                       | -                          | -                              | -                       | ETH_MII_<br>RXD0/ETH<br>_RMII_<br>RXD0   | -                    | -           | -             |
|           | PC5  | -             | -             | -            | -                | -             | -                         | -               | -                       | -                          | -                              | -                       | ETH_MII_<br>RXD1/ETH<br>_RMII_<br>RXD1   | -                    | -           | -             |
|           | PC6  | -             | -             | TIM3_<br>CH1 | TIM8_<br>CH1     | -             | I2S2_<br>MCK              | -               | -                       | USART6_<br>TX              | -                              | -                       | -                                        | SDIO_D6              | DCMI_<br>D0 | LCD_<br>HSYNC |
|           | PC7  | -             | -             | TIM3_<br>CH2 | TIM8_<br>CH2     | -             | -                         | I2S3_<br>MCK    | -                       | USART6_<br>RX              | -                              | -                       | -                                        | SDIO_D7              | DCMI_<br>D1 | LCD_G6        |

# Table 12. STM32F437xx and STM32F439xx alternate function mapping (continued)

AF15

SYS

EVEN TOUT

EVEN TOUT

EVEN TOUT

EVEN TOUT

EVEN TOUT

EVEN TOUT EVEN TOUT EVEN TOUT EVEN TOUT

EVEN TOUT

EVEN TOUT

EVEN TOUT

EVEN TOUT

*Figure 33* and *Figure 34* show the main PLL output clock waveforms in center spread and down spread modes, where:

F0 is  $f_{PLL_OUT}$  nominal.

 $T_{mode}$  is the modulation period.

md is the modulation depth.





Figure 34. PLL output clock waveforms in down spread mode





#### Input/output AC characteristics

The definition and values of input/output AC characteristics are given in *Figure 36* and *Table 58*, respectively.

Unless otherwise specified, the parameters given in *Table 58* are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 17*.

| OSPEEDRy<br>[1:0] bit<br>value <sup>(1)</sup>                          | Symbol                                           | Parameter                                                                       | Conditions                                                  | Min | Тур | Мах                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Unit |  |
|------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|
|                                                                        |                                                  |                                                                                 | $C_L = 50 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$             | -   | -   | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |  |
|                                                                        |                                                  |                                                                                 | $C_L = 50 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$             | -   | -   | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |  |
|                                                                        | f <sub>max(IO)out</sub>                          | Maximum frequency <sup>(3)</sup>                                                | $C_L$ = 10 pF, $V_{DD} \ge 2.7 V$                           | -   | -   | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | MHz  |  |
| 00                                                                     |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.8 V             | -   | -   | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |  |
|                                                                        |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |  |
| <b>OSPEEDRy</b><br>[1:0] bit<br>value <sup>(1)</sup><br>00<br>01<br>01 | t <sub>f(IO)out</sub> /<br>t <sub>r(IO)out</sub> | Output high to low level fall<br>time and output low to high<br>level rise time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.7 V to<br>3.6 V | -   | -   | 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ns   |  |
| 01                                                                     | f                                                |                                                                                 | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 2.7 V             | -   | -   | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
|                                                                        |                                                  | Maximum frequency <sup>(3)</sup>                                                | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 1.8 V             | -   | -   | 12.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |  |
|                                                                        |                                                  |                                                                                 | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MHz  |  |
|                                                                        | Imax(IO)out                                      |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.7 V             | -   | -   | 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
|                                                                        |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.8 V             | -   | -   | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
| 01                                                                     |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 12.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |  |
|                                                                        | t <sub>f(IQ)out</sub> /                          |                                                                                 | $C_L = 50 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$             | -   | -   | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
|                                                                        |                                                  | Output high to low level fall<br>time and output low to high<br>level rise time | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.7 V             | -   | -   | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ns   |  |
|                                                                        | t <sub>r(IO)out</sub>                            |                                                                                 | $C_L = 50 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$             | -   | -   | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
|                                                                        |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | Max     Unit       4     A       2     MH2       4     A       3     MH2       4     A       100     ns       25     A       12.5     MH2       10     A       20     A       12.5     MH2       10     A       20     A       10     A       50     A       10     A       50(4)     A       100(4)     A       25     A       50     A       100     A       50     A       10     A       50     A       100     A       42.5     A       10     A |      |  |
|                                                                        |                                                  |                                                                                 | $C_L$ = 40 pF, $V_{DD} \ge 2.7$ V                           | -   | -   | 50 <sup>(4)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |  |
|                                                                        |                                                  |                                                                                 | $C_L$ = 10 pF, $V_{DD} \ge 2.7 V$                           | -   | -   | 100 <sup>(4)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MHz  |  |
|                                                                        | f <sub>max(IO)out</sub>                          | Maximum frequency <sup>(3)</sup>                                                | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
|                                                                        |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.8 V             | -   | -   | 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
| 10                                                                     |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 42.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |  |
|                                                                        |                                                  |                                                                                 | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥2.7 V              | -   | -   | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ns   |  |
|                                                                        | t <sub>f(IO)out</sub> /                          | Output high to low level fall                                                   | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.7 V             | -   | -   | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |  |
|                                                                        | t <sub>r(IO)out</sub>                            | level rise time                                                                 | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
| 00                                                                     |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |  |

Table 58. I/O AC characteristics<sup>(1)(2)</sup>



| Symbol          | Parameter                                                              | Min               | Мах                | Unit |
|-----------------|------------------------------------------------------------------------|-------------------|--------------------|------|
| t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 260 <sup>(3)</sup> | ns   |

| Table 61. I2C analog filter characteristics | s(′ | 1) |
|---------------------------------------------|-----|----|
|---------------------------------------------|-----|----|

- 1. Guaranteed by design.
- 2. Spikes with widths below  $t_{AF(min)}$  are filtered.
- 3. Spikes with widths above  $t_{AF(max)}$  are not filtered

#### **SPI interface characteristics**

Unless otherwise specified, the parameters given in *Table 62* for the SPI interface are derived from tests performed under the ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 17*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI).

| Symbol                                    | Parameter                            | Condition                                              | Min                         | Тур | Max  | Unit              |     |
|-------------------------------------------|--------------------------------------|--------------------------------------------------------|-----------------------------|-----|------|-------------------|-----|
| f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub> |                                      | Master mode, SPI1/4/5<br>2.7 V≤V <sub>DD</sub> ≤3.6 V  |                             |     | 45   |                   |     |
|                                           | SPI clock frequency                  | Slave mode,                                            | Receiver                    | -   | -    | 45                | MHz |
|                                           |                                      | SPI1/4/5/6,<br>2.7 V≤V <sub>DD</sub> ≤3.6 V            | Transmitter/<br>full-duplex |     |      | 38 <sup>(2)</sup> |     |
|                                           |                                      | Master mode, SPI1/2/3<br>1.7 V≤V <sub>DD</sub> ≤3.6 V  |                             |     | 22.5 |                   |     |
|                                           |                                      | Slave mode, SPI1/2/3/4<br>1.7 V≤V <sub>DD</sub> ≤3.6 V | -                           | -   | 22.5 |                   |     |
| Duty(SCK)                                 | Duty cycle of SPI clock<br>frequency | Slave mode                                             | Slave mode                  |     | 50   | 70                | %   |

Table 62. SPI dynamic characteristics<sup>(1)</sup>















Figure 55. Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms

1. Mode 2/B, C and D only. In Mode 1, FMC\_NADV is not used.

| Table 86. Asynchronous non-multiplexed SRAM/PSRAM/NOR - |
|---------------------------------------------------------|
| road timing $\alpha(1)(2)$                              |
| read tillings ( / /                                     |

| Symbol                    | Parameter                             | Min                      | Мах                      | Unit |
|---------------------------|---------------------------------------|--------------------------|--------------------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                       | 2T <sub>HCLK</sub> – 0.5 | 2 T <sub>HCLK</sub> +0.5 | ns   |
| t <sub>v(NOE_NE)</sub>    | FMC_NEx low to FMC_NOE low            | 0                        | 1                        | ns   |
| t <sub>w(NOE)</sub>       | FMC_NOE low time                      | 2T <sub>HCLK</sub>       | 2T <sub>HCLK</sub> + 0.5 | ns   |
| t <sub>h(NE_NOE)</sub>    | FMC_NOE high to FMC_NE high hold time | 0                        | -                        | ns   |
| t <sub>v(A_NE)</sub>      | FMC_NEx low to FMC_A valid            | -                        | 2                        | ns   |
| t <sub>h(A_NOE)</sub>     | Address hold time after FMC_NOE high  | 0                        | -                        | ns   |
| t <sub>v(BL_NE)</sub>     | FMC_NEx low to FMC_BL valid           | -                        | 2                        | ns   |
| t <sub>h(BL_NOE)</sub>    | FMC_BL hold time after FMC_NOE high   | 0                        | -                        | ns   |
| t <sub>su(Data_NE)</sub>  | Data to FMC_NEx high setup time       | T <sub>HCLK</sub> + 2.5  | -                        | ns   |
| t <sub>su(Data_NOE)</sub> | Data to FMC_NOEx high setup time      | T <sub>HCLK</sub> +2     | -                        | ns   |



| Symbol                    | Parameter                                               | Min                      | Max                     | Unit |
|---------------------------|---------------------------------------------------------|--------------------------|-------------------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                                         | 3T <sub>HCLK</sub> – 1   | 3T <sub>HCLK</sub> +0.5 | ns   |
| t <sub>v(NOE_NE)</sub>    | FMC_NEx low to FMC_NOE low                              | 2T <sub>HCLK</sub> – 0.5 | 2T <sub>HCLK</sub>      | ns   |
| t <sub>tw(NOE)</sub>      | FMC_NOE low time                                        | T <sub>HCLK</sub> – 1    | T <sub>HCLK</sub> +1    | ns   |
| t <sub>h(NE_NOE)</sub>    | FMC_NOE high to FMC_NE high hold time                   | 1                        | -                       | ns   |
| t <sub>v(A_NE)</sub>      | FMC_NEx low to FMC_A valid                              | -                        | 2                       | ns   |
| t <sub>v(NADV_NE)</sub>   | FMC_NEx low to FMC_NADV low                             | 0                        | 2                       | ns   |
| t <sub>w(NADV)</sub>      | FMC_NADV low time                                       | T <sub>HCLK</sub> – 0.5  | T <sub>HCLK</sub> +0.5  | ns   |
| t <sub>h(AD_NADV)</sub>   | FMC_AD(address) valid hold time after<br>FMC_NADV high) | 0                        | -                       | ns   |
| t <sub>h(A_NOE)</sub>     | Address hold time after FMC_NOE high                    | T <sub>HCLK</sub> – 0.5  | -                       | ns   |
| t <sub>h(BL_NOE)</sub>    | FMC_BL time after FMC_NOE high                          | 0                        | -                       | ns   |
| t <sub>v(BL_NE)</sub>     | FMC_NEx low to FMC_BL valid                             | -                        | 2                       | ns   |
| t <sub>su(Data_NE)</sub>  | Data to FMC_NEx high setup time                         | T <sub>HCLK</sub> +1.5   | -                       | ns   |
| t <sub>su(Data_NOE)</sub> | Data to FMC_NOE high setup time                         | T <sub>HCLK</sub> +1     | -                       | ns   |
| t <sub>h(Data_NE)</sub>   | Data hold time after FMC_NEx high                       | 0                        | -                       | ns   |
| t <sub>h(Data_NOE)</sub>  | Data hold time after FMC_NOE high                       | 0                        | -                       | ns   |

| Table 90. Asy | vnchronous multi | plexed PSRAM/NOR | read timings <sup>(1)(2)</sup> |
|---------------|------------------|------------------|--------------------------------|
|               | ynoni onous mun  |                  | reau tinnings                  |

1. C<sub>L</sub> = 30 pF.

2. Guaranteed by characterization results.

| Symbol                    | Parameter                                 | Min                     | Мах                     | Unit |
|---------------------------|-------------------------------------------|-------------------------|-------------------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 8T <sub>HCLK</sub> +0.5 | 8T <sub>HCLK</sub> +2   | ns   |
| t <sub>w(NOE)</sub>       | FMC_NWE low time                          | 5T <sub>HCLK</sub> – 1  | 5T <sub>HCLK</sub> +1.5 | ns   |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 5T <sub>HCLK</sub> +1.5 | -                       | ns   |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 4T <sub>HCLK</sub> +1   |                         | ns   |

1. C<sub>L</sub> = 30 pF.

2. Guaranteed by characterization results.





Figure 69. NAND controller waveforms for read access

Figure 70. NAND controller waveforms for write access





#### 6.3.29 SD/SDIO MMC card host interface (SDIO) characteristics

Unless otherwise specified, the parameters given in *Table 108* for the SDIO/MMC interface are derived from tests performed under the ambient temperature,  $f_{PCLK2}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 17*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output characteristics.



#### Figure 78. SDIO high-speed mode

Figure 79. SD default mode





# 8 Part numbering

| Table 122. Ordering infor                                                                        | mation sc | heme |       |    |   |     |
|--------------------------------------------------------------------------------------------------|-----------|------|-------|----|---|-----|
| Example:                                                                                         | STM32     | F    | 439 V | ΙT | 6 | ххх |
| Device family                                                                                    |           |      |       |    |   |     |
| STM32 = ARM-based 32-bit microcontroller                                                         |           |      |       |    |   |     |
| Product type                                                                                     |           |      |       |    |   |     |
| F = general-purpose                                                                              |           |      |       |    |   |     |
| Device subfamily                                                                                 |           |      |       |    |   |     |
| 437= STM32F437xx, USB OTG FS/HS, camera interface,<br>Ethernet, cryptographic acceleration       |           |      |       |    |   |     |
| 439= STM32F439xx, USB OTG FS/HS, camera interface, Ethernet, LCD-TFT, cryptographic acceleration |           |      |       |    |   |     |
| Pin count                                                                                        |           |      |       |    |   |     |
| V = 100 pins                                                                                     |           |      |       |    |   |     |
| Z = 143 and 144 pins                                                                             |           |      |       |    |   |     |
| A = 169 pins                                                                                     |           |      |       |    |   |     |
| I = 176 pins                                                                                     |           |      |       |    |   |     |
| B = 208 pins                                                                                     |           |      |       |    |   |     |
| N = 216 pins                                                                                     |           |      |       |    |   |     |
| Flash memory size                                                                                |           |      |       |    |   |     |
| G = 1024 Kbytes of Flash memory                                                                  |           |      |       |    |   |     |
| I = 2048 Kbytes of Flash memory                                                                  |           |      |       |    |   |     |
| Package                                                                                          |           |      |       |    |   |     |
| T = LQFP                                                                                         |           |      |       |    |   |     |
| H = BGA                                                                                          |           |      |       |    |   |     |
| Y = WLCSP                                                                                        |           |      |       |    |   |     |
| Temperature range                                                                                |           |      |       |    |   |     |
| 6 = Industrial temperature range, –40 to 85 °C.                                                  |           |      |       |    |   |     |
| 7 = Industrial temperature range, -40 to 105 °C.                                                 |           |      |       |    |   |     |
| Options                                                                                          |           |      |       |    |   |     |

xxx = programmed parts

TR = tape and reel

For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office.





Figure 105. USB controller configured in dual mode and used in full speed mode

- 1. External voltage regulator only needed when building a  $V_{\mbox{BUS}}$  powered device.
- The current limiter is required only if the application has to support a V<sub>BUS</sub> powered device. A basic power switch can be used if 5 V are available on the application board.
- 3. The ID pin is required in dual role only.
- 4. The same application can be developed using the OTG HS in FS mode to achieve enhanced performance thanks to the large Rx/Tx FIFO and to a dedicated DMA controller.



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics – All rights reserved

