Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M4 | | Core Size | 32-Bit Single-Core | | Speed | 180MHz | | Connectivity | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB OTG | | Peripherals | Brown-out Detect/Reset, DMA, I2S, LCD, POR, PWM, WDT | | Number of I/O | 114 | | Program Memory Size | 2MB (2M x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 256K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V | | Data Converters | A/D 24x12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 144-LQFP | | Supplier Device Package | 144-LQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f439zit6 | | Table 93. | Asynchronous multiplexed PSRAM/NOR write-NWAIT timings | 176 | |--------------------------|------------------------------------------------------------------------------|-----| | Table 94. | Synchronous multiplexed NOR/PSRAM read timings | 177 | | Table 95. | Synchronous multiplexed PSRAM write timings | | | Table 96. | Synchronous non-multiplexed NOR/PSRAM read timings | 180 | | Table 97. | Synchronous non-multiplexed PSRAM write timings | | | Table 98. | Switching characteristics for PC Card/CF read and write cycles | | | | in attribute/common space | 186 | | Table 99. | Switching characteristics for PC Card/CF read and write cycles in I/O space | | | Table 100. | Switching characteristics for NAND Flash read cycles | | | Table 100. | Switching characteristics for NAND Flash write cycles | | | Table 101. | SDRAM read timings | | | Table 102. | | | | | LPSDR SDRAM read timings | | | Table 104.<br>Table 105. | SDRAM write timings | | | Table 105. | LPSDR SDRAM write timings | | | Table 106. | DCMI characteristics | | | Table 107. | LTDC characteristics | | | | | | | Table 109. | RTC characteristics | | | Table 110. | LQPF100 100-pin, 14 x 14 mm low-profile quad flat package mechanical data | 200 | | Table 111. | WLCSP143 - 143-ball, 4.521x 5.547 mm, 0.4 mm pitch wafer level chip scale | 204 | | Table 110 | package mechanical data | | | Table 112.<br>Table 113. | • • • • • • • • • • • • • • • • • • • • | 205 | | Table 113. | LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat package | 207 | | Table 111 | mechanical data | 207 | | Table 114. | LQFP176 - 176-pin, 24 x 24 mm low-profile quad flat package | 240 | | Toble 11E | mechanical data | 210 | | Table 115. | | 245 | | Table 11C | mechanical data | 215 | | Table 116. | UFBGA169 - 169-ball 7 x 7 mm 0.50 mm pitch, ultra fine pitch ball grid array | 210 | | Toble 117 | package mechanical data | | | Table 117. | UFBGA169 recommended PCB design rules (0.5 mm pitch BGA) | 219 | | Table 118. | UFBGA176+25 - ball, 10 x 10 mm, 0.65 mm pitch, | 004 | | Table 119. | ultra fine pitch ball grid array package mechanical data | | | | UFBGA176+25 recommended PCB design rules (0.65 mm pitch BGA) | 222 | | Table 120. | TFBGA216 - 216 ball 13 × 13 mm 0.8 mm pitch thin fine pitch ball grid array | 004 | | T-bl- 404 | package mechanical data | | | Table 121. | Package thermal characteristics | | | Table 122. | Ordering information scheme | | | Table 123. | Limitations depending on the operating power supply range | | | Table 124. | Document revision history | 234 | # 2 Description The STM32F437xx and STM32F439xx devices are based on the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit RISC core operating at a frequency of up to 180 MHz. The Cortex-M4 core features a Floating point unit (FPU) single precision which supports all ARM<sup>®</sup> single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances application security. The STM32F437xx and STM32F439xx devices incorporate high-speed embedded memories (Flash memory up to 2 Mbyte, up to 256 kbytes of SRAM), up to 4 Kbytes of backup SRAM, and an extensive range of enhanced I/Os and peripherals connected to two APB buses, two AHB buses and a 32-bit multi-AHB bus matrix. All devices offer three 12-bit ADCs, two DACs, a low-power RTC, twelve general-purpose 16-bit timers including two PWM timers for motor control, two general-purpose 32-bit timers, a true random number generator (RNG) and a cryptographic acceleration cell. They also feature standard and advanced communication interfaces. - Up to three I<sup>2</sup>Cs - Six SPIs, two I<sup>2</sup>Ss full duplex. To achieve audio class accuracy, the I<sup>2</sup>S peripherals can be clocked via a dedicated internal audio PLL or via an external clock to allow synchronization. - Four USARTs plus four UARTs - An USB OTG full-speed and a USB OTG high-speed with full-speed capability (with the ULPI), - Two CANs - One SAI serial audio interface - An SDIO/MMC interface - Ethernet and camera interface - LCD-TFT display controller - Chrom-ART Accelerator™. Advanced peripherals include an SDIO, a flexible memory control (FMC) interface, a camera interface for CMOS sensors and a cryptographic acceleration cell. Refer to *Table 2:* STM32F437xx and STM32F439xx features and peripheral counts for the list of peripherals available on each part number. The STM32F437xx and STM32F439xx devices operates in the –40 to +105 °C temperature range from a 1.7 to 3.6 V power supply. The supply voltage can drop to 1.7 V with the use of an external power supply supervisor (refer to Section 3.17.2: Internal reset OFF). A comprehensive set of power-saving mode allows the design of low-power applications. The STM32F437xx and STM32F439xx devices offer devices in 8 packages ranging from 100 pins to 216 pins. The set of included peripherals changes with the device chosen. **577** ### 3.4 Embedded Flash memory The devices embed a Flash memory of up to 2 Mbytes available for storing programs and data. ### 3.5 CRC (cyclic redundancy check) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a software signature during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. #### 3.6 Embedded SRAM All devices embed: - Up to 256Kbytes of system SRAM including 64 Kbytes of CCM (core coupled memory) data RAM - RAM memory is accessed (read/write) at CPU clock speed with 0 wait states. - 4 Kbytes of backup SRAM This area is accessible only from the CPU. Its content is protected against possible unwanted write accesses, and is retained in Standby or VBAT mode. #### 3.7 Multi-AHB bus matrix The 32-bit multi-AHB bus matrix interconnects all the masters (CPU, DMAs, Ethernet, USB HS, LCD-TFT, and DMA2D) and the slaves (Flash memory, RAM, FMC, AHB and APB peripherals) and ensures a seamless and efficient operation even when several high-speed peripherals work simultaneously. Figure 12. STM32F43x WLCSP143 ballout | | | | Figur | | | | | | | | | |---|----------------|------|-------------|-----|-------|------|------|------|------|------------|------------| | ı | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | Α | PDR | PE1 | PB8 | PB6 | PG15 | PG12 | PD7 | PD5 | PD2 | PC10 | VDD | | В | PE4 | PE0 | РВ9 | РВ7 | РВ3 | PG11 | PD4 | PD3 | PD0 | PC11 | PA14 | | С | VBAT | PE3 | (BOOT)<br>0 | PB5 | PB4 | PG10 | VDD | PD1 | PC12 | PA15 | VDD | | D | PC14 | PC13 | PE5 | PE2 | VDD | PG13 | PA10 | PA11 | PA13 | vss | VCAP<br>_2 | | E | PC15 | VDD | PF1 | PE6 | vss | VDD | PG9 | PC8 | PC9 | PA9 | PA12 | | F | PF0 | PF2 | PF4 | PF5 | PF7 | PG14 | vss | PD6 | PC7 | PC6 | PA8 | | G | PF3 | PF6 | PF10 | PF9 | VDD | PG5 | PG4 | PG6 | PG3 | PG8 | VDD | | Н | PF8 | PH1 | NRST | PC0 | vss | PD12 | PD13 | PD10 | vss | vss | PG7 | | J | РНО | PC2 | PC3 | VDD | VDD | VDD | VDD | PE10 | PB15 | PD14 | PG2 | | K | PC1 | VSSA | PA0 | PA1 | (PB1) | PF13 | PG1 | PE11 | PB14 | PD11 | PD15 | | L | VREF + | VDDA | PA2 | PA7 | PB2 | PF14 | PE7 | PE12 | PE15 | PD8 | VDD | | М | PA3 | PA4 | PA5 | PC4 | PF11 | PF15 | PE8 | PE14 | PB10 | PB12 | PD9 | | N | BYPASS_<br>REG | PA6 | PC5 | РВО | PF12 | PG0 | PE9 | PE13 | PB11 | VCAP<br>_1 | PB13 | 1. The above figure shows the package bump view. 1. The above figure shows the package top view. 577 Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued) | Pin number | | | | | | | | • | | | | deminitions (continued | , | |------------|---------|-----------|----------|---------|----------|---------|-----------------------------------------------|-----------------|----------|-----------------|-------|-----------------------------------------------------------------------------------------------|-------------------------| | LQFP100 | LQFP144 | UFBGA169 | UFBGA176 | LQFP176 | WLCSP143 | LQFP208 | Pin nan (function a reset) (function a reset) | | Pin type | I / O structure | Notes | Alternate functions | Additional<br>functions | | 82 | 115 | C9 | C12 | 143 | C4 | 165 | C12 | PD1 | I/O | FT | - | CAN1_TX, FMC_D3,<br>EVENTOUT | - | | 83 | 116 | В9 | D12 | 144 | A3 | 166 | D12 | PD2 | I/O | FT | ı | TIM3_ETR, UART5_RX, SDIO_CMD, DCMI_D11, EVENTOUT | - | | 84 | 117 | A9 | D11 | 145 | B4 | 167 | C11 | PD3 | I/O | FT | - | SPI2_SCK/I2S2_CK,<br>USART2_CTS,<br>FMC_CLK, DCMI_D5,<br>LCD_G7, EVENTOUT | - | | 85 | 118 | D8 | D10 | 146 | B5 | 168 | D11 | PD4 | I/O | FT | - | USART2_RTS,<br>FMC_NOE,<br>EVENTOUT | - | | 86 | 119 | C8 | C11 | 147 | A4 | 169 | C10 | PD5 | I/O | FT | - | USART2_TX,<br>FMC_NWE,<br>EVENTOUT | - | | - | 120 | ı | D8 | 148 | - | 170 | F8 | V <sub>SS</sub> | S | | - | - | - | | - | 121 | D6 | C8 | 149 | C5 | 171 | E9 | $V_{DD}$ | S | | - | - | - | | 87 | 122 | В8 | B11 | 150 | F4 | 172 | B11 | PD6 | I/O | FT | - | SPI3_MOSI/I2S3_SD,<br>SAI1_SD_A,<br>USART2_RX,<br>FMC_NWAIT,<br>DCMI_D10, LCD_B2,<br>EVENTOUT | - | | 88 | 123 | A8 | A11 | 151 | A5 | 173 | A11 | PD7 | I/O | FT | - | USART2_CK,<br>FMC_NE1/FMC_NCE2,<br>EVENTOUT | - | | - | - | - | - | - | - | 174 | B10 | PJ12 | I/O | FT | - | LCD_B0, EVENTOUT | - | | - | - | 1 | - | - | 1 | 175 | В9 | PJ13 | I/O | FT | - | LCD_B1, EVENTOUT | - | | - | - | - | - | - | - | 176 | C9 | PJ14 | I/O | FT | - | LCD_B2, EVENTOUT | - | | - | - | 1 | - | - | - | 177 | D10 | PJ15 | I/O | FT | - | LCD_B3, EVENTOUT | - | | - | 124 | NC<br>(2) | C10 | 152 | E5 | 178 | D9 | PG9 | I/O | FT | - | USART6_RX,<br>FMC_NE2/FMC_NCE3,<br>DCMI_VSYNC <sup>(8)</sup> ,<br>EVENTOUT | - | DocID024244 Rev 10 | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |--------|------|-----|---------------|----------|------------------|---------------|--------------------|-----------------|-------------------------|----------------------------|--------------------------------|-------------------------|------|----------------------|------|-------------|--------------| | Pe | ort | SYS | TIM1/2 | TIM3/4/5 | TIM8/9/<br>10/11 | I2C1/<br>2/3 | SPI1/2/<br>3/4/5/6 | SPI2/3/<br>SAI1 | SPI3/<br>USART1/<br>2/3 | USART6/<br>UART4/5/7<br>/8 | CAN1/2/<br>TIM12/13/14<br>/LCD | OTG2_HS<br>/OTG1_<br>FS | ЕТН | FMC/SDIO<br>/OTG2_FS | DCMI | LCD | sys | | | PE7 | - | TIM1_<br>ETR | - | - | - | - | - | - | UART7_Rx | - | - | - | FMC_D4 | - | - | EVEN<br>TOUT | | | PE8 | - | TIM1_<br>CH1N | - | - | - | - | - | - | UART7_Tx | - | - | - | FMC_D5 | - | - | EVEN<br>TOUT | | | PE9 | - | TIM1_<br>CH1 | - | - | - | - | - | - | - | - | - | - | FMC_D6 | - | - | EVEN<br>TOUT | | | PE10 | - | TIM1_<br>CH2N | - | - | - | - | - | - | - | - | - | - | FMC_D7 | - | - | EVEN<br>TOUT | | Port E | PE11 | ı | TIM1_<br>CH2 | - | - | - | SPI4_<br>NSS | - | - | - | - | - | - | FMC_D8 | 1 | LCD_G3 | EVEN<br>TOUT | | | PE12 | - | TIM1_<br>CH3N | - | - | - | SPI4_<br>SCK | - | - | - | - | - | - | FMC_D9 | 1 | LCD_B4 | EVEN<br>TOUT | | | PE13 | - | TIM1_<br>CH3 | - | - | - | SPI4_<br>MISO | - | - | - | - | - | - | FMC_D10 | - | LCD_DE | EVEN<br>TOUT | | | PE14 | - | TIM1_<br>CH4 | - | - | - | SPI4_<br>MOSI | - | - | - | - | - | - | FMC_D11 | - | LCD_<br>CLK | EVEN<br>TOUT | | | PE15 | - | TIM1_<br>BKIN | - | - | - | | - | - | - | - | - | - | FMC_D12 | - | LCD_R7 | EVEN<br>TOUT | | | PF0 | - | - | - | - | I2C2_<br>SDA | - | - | - | - | - | - | - | FMC_A0 | - | - | EVEN<br>TOUT | | | PF1 | - | | | | I2C2_<br>SCL | - | - | - | - | - | - | - | FMC_A1 | 1 | - | EVEN<br>TOUT | | | PF2 | - | - | - | - | I2C2_<br>SMBA | - | - | - | - | - | - | - | FMC_A2 | - | - | EVEN<br>TOUT | | Port F | PF3 | - | - | - | - | | - | - | - | - | - | - | - | FMC_A3 | - | - | EVEN<br>TOUT | | POILF | PF4 | - | - | - | - | | - | - | - | - | - | - | - | FMC_A4 | - | - | EVEN<br>TOUT | | | PF5 | - | - | - | - | | - | - | - | - | - | - | - | FMC_A5 | - | - | EVEN<br>TOUT | | | PF6 | - | - | - | TIM10_<br>CH1 | - | SPI5_<br>NSS | SAI1_<br>SD_B | - | UART7_Rx | - | - | - | FMC_<br>NIORD | - | - | EVEN<br>TOUT | | | PF7 | - | - | - | TIM11_<br>CH1 | - | SPI5_<br>SCK | SAI1_<br>MCLK_B | - | UART7_Tx | - | - | - | FMC_<br>NREG | - | - | EVEN<br>TOUT | Table 13. STM32F437xx and STM32F439xx register boundary addresses (continued) | Bus | Boundary address | Peripheral | |------|---------------------------|---------------------| | | 0x4000 8000- 0x4000 FFFF | Reserved | | | 0x4000 7C00 - 0x4000 7FFF | UART8 | | | 0x4000 7800 - 0x4000 7BFF | UART7 | | | 0x4000 7400 - 0x4000 77FF | DAC | | | 0x4000 7000 - 0x4000 73FF | PWR | | | 0x4000 6C00 - 0x4000 6FFF | Reserved | | | 0x4000 6800 - 0x4000 6BFF | CAN2 | | | 0x4000 6400 - 0x4000 67FF | CAN1 | | | 0x4000 6000 - 0x4000 63FF | Reserved | | | 0x4000 5C00 - 0x4000 5FFF | I2C3 | | | 0x4000 5800 - 0x4000 5BFF | I2C2 | | | 0x4000 5400 - 0x4000 57FF | I2C1 | | | 0x4000 5000 - 0x4000 53FF | UART5 | | | 0x4000 4C00 - 0x4000 4FFF | UART4 | | | 0x4000 4800 - 0x4000 4BFF | USART3 | | | 0x4000 4400 - 0x4000 47FF | USART2 | | APB1 | 0x4000 4000 - 0x4000 43FF | I2S3ext | | AFDI | 0x4000 3C00 - 0x4000 3FFF | SPI3 / I2S3 | | | 0x4000 3800 - 0x4000 3BFF | SPI2 / I2S2 | | | 0x4000 3400 - 0x4000 37FF | I2S2ext | | | 0x4000 3000 - 0x4000 33FF | IWDG | | | 0x4000 2C00 - 0x4000 2FFF | WWDG | | | 0x4000 2800 - 0x4000 2BFF | RTC & BKP Registers | | | 0x4000 2400 - 0x4000 27FF | Reserved | | | 0x4000 2000 - 0x4000 23FF | TIM14 | | | 0x4000 1C00 - 0x4000 1FFF | TIM13 | | | 0x4000 1800 - 0x4000 1BFF | TIM12 | | | 0x4000 1400 - 0x4000 17FF | TIM7 | | | 0x4000 1000 - 0x4000 13FF | TIM6 | | | 0x4000 0C00 - 0x4000 0FFF | TIM5 | | | 0x4000 0800 - 0x4000 0BFF | TIM4 | | | 0x4000 0400 - 0x4000 07FF | TIM3 | | | 0x4000 0000 - 0x4000 03FF | TIM2 | # 6.3 Operating conditions ## 6.3.1 General operating conditions Table 17. General operating conditions | Symbol | Parameter | Conditions <sup>(1)</sup> | | Min | Тур | Max | Unit | |-------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------|-------------|------| | | | Power Scale 3 (VOS[1:0] bits i<br>PWR_CR register = 0x01), Re<br>ON, over-drive OFF | | 0 | - | 120 | | | | Internal AHB clock frequency | Power Scale 2 (VOS[1:0] bits in PWR_CR register = 0x10), | Over-<br>drive OFF | 0 | - | 144 | | | f <sub>HCLK</sub> | | Regulator ON | Over-<br>drive ON | 0 | - | 168 | | | | | Power Scale 1 (VOS[1:0] bits in PWR_CR register= 0x11), | Over-<br>drive OFF | 0 | - | 168 | MHz | | | | Regulator ON | Over-<br>drive ON | | - | 180 | | | f <sub>PCLK1</sub> | Internal APB1 clock frequency | Over-drive OFF | | 0 | - | 42 | | | PCLK1 | Internal 7th B1 Glock frequency | Over-drive ON | 0 | - | 45 | | | | f <sub>PCLK2</sub> | Internal APB2 clock frequency | Over-drive OFF | 0 | - | 84 | | | | PCLK2 | Internal At B2 Glock frequency | Over-drive ON | | 0 | - | 90 | | | $V_{DD}$ | Standard operating voltage | | | 1.7 <sup>(2)</sup> | - | 3.6 | | | V <sub>DDA</sub> (3)(4) | Analog operating voltage (ADC limited to 1.2 M samples) | Must be the same potential as | 1.7 <sup>(2)</sup> | 1 | 2.4 | V | | | (3)(4) | Analog operating voltage (ADC limited to 2.4 M samples) | Must be the same potential as | 2.4 | 1 | 3.6 | ľ | | | $V_{BAT}$ | Backup operating voltage | | | 1.65 | - | 3.6 | | | | | Power Scale 3 ((VOS[1:0] bits<br>PWR_CR register = 0x01), 12<br>HCLK max frequency | 1.08 | 1.14 | 1.20 | | | | | Regulator ON: 1.2 V internal voltage on V <sub>CAP_1</sub> /V <sub>CAP_2</sub> pins | Power Scale 2 ((VOS[1:0] bits<br>PWR_CR register = 0x10), 14-<br>HCLK max frequency with over<br>OFF or 168 MHz with over-driv | 1.20 | 1.26 | 1.32 | -<br>-<br>- | | | V <sub>12</sub> | | Power Scale 1 ((VOS[1:0] bits<br>PWR_CR register = 0x11), 160<br>HCLK max frequency with over<br>OFF or 180 MHz with over-driv | 1.26 | 1.32 | 1.40 | | | | | Regulator OFF: 1.2 V external | Max frequency 120 MHz | 1.10 | 1.14 | 1.20 | | | | | voltage must be supplied from external regulator on | Max frequency 144 MHz | 1.20 | 1.26 | 1.32 | | | | | V <sub>CAP_1</sub> /V <sub>CAP_2</sub> pins <sup>(6)</sup> | Max frequency 168 MHz | | 1.26 | 1.32 | 1.38 | 1 | 132/240 #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) #### Prequalification trials Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). #### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application, executing EEMBC? code, is running. This emission test is compliant with SAE IEC61967-2 standard which specifies the test board and the pin loading. Max vs. Max vs. Monitored [f<sub>HSE</sub>/f<sub>CPU</sub>] [f<sub>HSE</sub>/f<sub>CPU</sub>] **Symbol Parameter Conditions** Unit frequency band 25/168 MHz 25/180 MHz 0.1 to 30 MHz $V_{DD}$ = 3.3 V, $T_{A}$ = 25 °C, LQFP176 30 to 130 MHz 23 23 package, conforming to SAE J1752/3 dBuV EEMBC, ART ON, all peripheral 130 MHz to 25 22 clocks enabled, clock dithering 1GHz disabled. SAE EMI Level 4 4 $\mathsf{S}_{\mathsf{EMI}}$ Peak level 0.1 to 30 MHz 17 16 $V_{DD} = 3.3 \text{ V}, T_A = 25 ^{\circ}\text{C}, LQFP176$ 30 to 130 MHz 8 10 package, conforming to SAE J1752/3 dBuV EEMBC, ART ON, all peripheral 130 MHz to 11 16 clocks enabled, clock dithering 1GHz enabled SAE EMI level 3.5 3.5 **Table 52. EMI characteristics** ### 6.3.16 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DD}$ (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. #### Functional susceptibilty to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (>5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of - 5 $\mu$ A/+0 $\mu$ A range), or other functional failure (for example reset, oscillator frequency deviation). Negative induced leakage current is caused by negative injection and positive induced leakage current by positive injection. The test results are given in Table 55. Table 55. I/O current injection susceptibility<sup>(1)</sup> | Symbol | | Functional s | | | |------------------|--------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------| | | Description | Negative injection | Positive injection | Unit | | | Injected current on BOOT0 pin | - 0 | NA | | | | Injected current on NRST pin | - 0 | NA | | | I <sub>INJ</sub> | Injected current on PA0, PA1, PA2, PA3, PA6, PA7, PB0, PC0, PC1, PC2, PC3, PC4, PC5, PH1, PH2, PH3, PH4, PH5 | - 0 | NA | mA | | | Injected current on TTa pins: PA4 and PA5 | - 0 | +5 | | | | Injected current on any other FT pin | - 5 | NA | | <sup>1.</sup> NA = not applicable. Note: It is recomme It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. Figure 45. USB OTG full speed timings: definition of data signal rise and fall time Table 67. USB OTG full speed electrical characteristics<sup>(1)</sup> | | Driver characteristics | | | | | | | | | | | |------------------|----------------------------------------|--------------------------------|-----|-----|------|--|--|--|--|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | | | | t <sub>r</sub> | Rise time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | 20 | ns | | | | | | | | t <sub>f</sub> | Fall time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | 20 | ns | | | | | | | | t <sub>rfm</sub> | Rise/ fall time matching | t <sub>r</sub> /t <sub>f</sub> | 90 | 110 | % | | | | | | | | V <sub>CRS</sub> | Output signal crossover voltage | | 1.3 | 2.0 | V | | | | | | | | Z <sub>DRV</sub> | Output driver impedance <sup>(3)</sup> | Driving high or low | 28 | 44 | Ω | | | | | | | <sup>1.</sup> Guaranteed by design. #### **USB** high speed (HS) characteristics Unless otherwise specified, the parameters given in *Table 70* for ULPI are derived from tests performed under the ambient temperature, $f_{HCLK}$ frequency summarized in *Table 69* and $V_{DD}$ supply voltage conditions summarized in *Table 68*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 10, unless otherwise specified - Capacitive load C = 30 pF, unless otherwise specified - Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>. Refer to Section 6.3.17: I/O port characteristics for more details on the input/output characteristics. Table 68. USB HS DC electrical characteristics | Symb | ol | Parameter | Min. <sup>(1)</sup> | Max. <sup>(1)</sup> | Unit | |-------------|----------|------------------------------|---------------------|---------------------|------| | Input level | $V_{DD}$ | USB OTG HS operating voltage | 1.7 | 3.6 | V | 1. All the voltages are measured from the local ground potential. Measured from 10% to 90% of the data signal. For more detailed informations, please refer to USB Specification - Chapter 7 (version 2.0). No external termination series resistors are required on DP (D+) and DM (D-) pins since the matching impedance is included in the embedded driver. ### 6.3.21 12-bit ADC characteristics Unless otherwise specified, the parameters given in *Table 74* are derived from tests performed under the ambient temperature, $f_{PCLK2}$ frequency and $V_{DDA}$ supply voltage conditions summarized in *Table 17*. **Table 74. ADC characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------|--------------------| | V <sub>DDA</sub> | Power supply | | 1.7 <sup>(1)</sup> | - | 3.6 | | | V <sub>REF+</sub> | Positive reference voltage | V <sub>DDA</sub> –V <sub>REF+</sub> < 1.2 V | 1.7 <sup>(1)</sup> | - | V <sub>DDA</sub> | ٧ | | V <sub>REF-</sub> | Negative reference voltage | - | - | 0 | - | | | £ | ADC clock fraguency | $V_{DDA} = 1.7^{(1)}$ to 2.4 V | 0.6 | 15 | 18 | MHz | | $f_{TRIG}^{(2)}$ E $V_{AIN}$ ( $C_{ADC}^{(2)(4)}$ S $C_{ADC}^{(2)}$ $C_{ADC}^{(2)}$ | ADC clock frequency | V <sub>DDA</sub> = 2.4 to 3.6 V | 0.6 | 30 | 36 | MHz | | V <sub>DDA</sub> F V <sub>REF+</sub> F V <sub>REF-</sub> N f <sub>ADC</sub> A f <sub>TRIG</sub> (2) E V <sub>AIN</sub> C R <sub>AIN</sub> (2) E R <sub>ADC</sub> (2)(4) S C <sub>ADC</sub> (2) Ir c t <sub>lat</sub> (2) Ir la t <sub>lat</sub> (2) S t <sub>STAB</sub> (2) F | External trigger frequency | f <sub>ADC</sub> = 30 MHz,<br>12-bit resolution | - | - | 1764 | kHz | | | | | - | - | 17 | 1/f <sub>ADC</sub> | | V <sub>AIN</sub> | Conversion voltage range <sup>(3)</sup> | | 0<br>(V <sub>SSA</sub> or V <sub>REF</sub> -<br>tied to ground) | - | V <sub>REF+</sub> | V | | | External input impedance | See <i>Equation 1</i> for details | - | - | 50 | kΩ | | R <sub>ADC</sub> <sup>(2)(4)</sup> | Sampling switch resistance | | - | - | 6 | kΩ | | | Internal sample and hold capacitor | | - | 4 | 7 | pF | | t <sub>lat</sub> (2) | Injection trigger conversion | f <sub>ADC</sub> = 30 MHz | - | - | 0.100 | μs | | l 'lat` ' | latency | | - | - | 36 1764 17 1 V <sub>REF+</sub> 50 6 7 0.100 3 <sup>(5)</sup> 1 0.067 2 <sup>(5)</sup> 16 480 1 3 16.40 16.34 16.27 | 1/f <sub>ADC</sub> | | t. (2) | , | f <sub>ADC</sub> = 30 MHz | - | - | 0.067 | μs | | 'latr' | latency | | - | İ | 2 <sup>(5)</sup> | 1/f <sub>ADC</sub> | | t <sub>o</sub> (2) | Sampling time | f <sub>ADC</sub> = 30 MHz | 0.100 | 15 | μs | | | | Odinpling time | | 3 | 1 | 480 | 1/f <sub>ADC</sub> | | t <sub>STAB</sub> <sup>(2)</sup> | Power-up time | | - | 2 | 3 | μs | | | | f <sub>ADC</sub> = 30 MHz<br>12-bit resolution | 0.50 | - | 16.40 | μs | | | | f <sub>ADC</sub> = 30 MHz<br>10-bit resolution | 0.43 | - | 16.34 | μs | | t <sub>CONV</sub> <sup>(2)</sup> | Total conversion time (including sampling time) | f <sub>ADC</sub> = 30 MHz<br>8-bit resolution | 0.37 | - | 16.27 | μs | | | | f <sub>ADC</sub> = 30 MHz<br>6-bit resolution | 0.30 | - | 16.20 | μs | | | | 9 to 492 (t <sub>S</sub> for sampling approximation) | +n-bit resolution f | or succe | ssive | 1/f <sub>ADC</sub> | ### General PCB design guidelines Power supply decoupling should be performed as shown in *Figure 52* or *Figure 53*, depending on whether $V_{REF+}$ is connected to $V_{DDA}$ or not. The 10 nF capacitors should be ceramic (good quality). They should be placed them as close as possible to the chip. Figure 52. Power supply and reference decoupling (V<sub>REF+</sub> not connected to V<sub>DDA</sub>) V<sub>REF+</sub> and V<sub>REF-</sub> inputs are both available on UFBGA176. V<sub>REF+</sub> is also available on LQFP100, LQFP144, and LQFP176. When V<sub>REF+</sub> and V<sub>REF-</sub> are not available, they are internally connected to V<sub>DDA</sub> and V<sub>SSA</sub>. | | III I/O Space. ^ / | | | | |------------------|-----------------------------------------|--------------------------|-------------------------|------| | Symbol | Parameter | Min | Max | Unit | | tw(NIOWR) | FMC_NIOWR low width | 8T <sub>HCLK</sub> - 0.5 | - | ns | | tv(NIOWR-D) | FMC_NIOWR low to FMC_D[15:0] valid | - | 0 | ns | | th(NIOWR-D) | FMC_NIOWR high to FMC_D[15:0] invalid | 9T <sub>HCLK</sub> - 2 | - | ns | | td(NCE4_1-NIOWR) | FMC_NCE4_1 low to FMC_NIOWR valid | - | 5T <sub>HCLK</sub> | ns | | th(NCEx-NIOWR) | FMC_NCEx high to FMC_NIOWR invalid | 5T <sub>HCLK</sub> | - | ns | | td(NIORD-NCEx) | FMC_NCEx low to FMC_NIORD valid | - | 5T <sub>HCLK</sub> | ns | | th(NCEx-NIORD) | FMC_NCEx high to FMC_NIORD) valid | 6T <sub>HCLK</sub> +2 | - | ns | | tw(NIORD) | FMC_NIORD low width | 8T <sub>HCLK</sub> - 0.5 | 8T <sub>HCLK</sub> +0.5 | ns | | tsu(D-NIORD) | FMC_D[15:0] valid before FMC_NIORD high | T <sub>HCLK</sub> | - | ns | | td(NIORD-D) | FMC_D[15:0] valid after FMC_NIORD high | 0 | - | ns | Table 99. Switching characteristics for PC Card/CF read and write cycles in I/O space $^{(1)(2)}$ #### NAND controller waveforms and timings Figure 69 through Figure 72 represent synchronous waveforms, and Table 100 and Table 101 provide the corresponding timings. The results shown in this table are obtained with the following FMC configuration: - COM.FMC\_SetupTime = 0x01; - COM.FMC\_WaitSetupTime = 0x03; - COM.FMC\_HoldSetupTime = 0x02; - COM.FMC\_HiZSetupTime = 0x01; - ATT.FMC\_SetupTime = 0x01; - ATT.FMC\_WaitSetupTime = 0x03; - ATT.FMC\_HoldSetupTime = 0x02; - ATT.FMC\_HiZSetupTime = 0x01; - Bank = FMC\_Bank\_NAND; - MemoryDataWidth = FMC MemoryDataWidth 16b; - ECC = FMC\_ECC\_Enable; - ECCPageSize = FMC\_ECCPageSize\_512Bytes; - TCLRSetupTime = 0; - TARSetupTime = 0. In all timing tables, the T<sub>HCLK</sub> is the HCLK clock period. <sup>1.</sup> $C_1 = 30 pF$ . <sup>2.</sup> Guaranteed by characterization results. ## 6.3.27 Camera interface (DCMI) timing specifications Unless otherwise specified, the parameters given in *Table 106* for DCMI are derived from tests performed under the ambient temperature, $f_{HCLK}$ frequency and $V_{DD}$ supply voltage summarized in *Table 17*, with the following configuration: - DCMI\_PIXCLK polarity: falling - DCMI\_VSYNC and DCMI\_HSYNC polarity: high - Data formats: 14 bits Table 106. DCMI characteristics | Symbol | Parameter | Min | Max | Unit | |--------------------------------------------------|-----------------------------------------------|-----|-----|------| | | Frequency ratio DCMI_PIXCLK/f <sub>HCLK</sub> | - | 0.4 | | | DCMI_PIXCLK | Pixel clock input | - | 54 | MHz | | D <sub>Pixel</sub> | Pixel clock input duty cycle | 30 | 70 | % | | t <sub>su(DATA)</sub> | Data input setup time | 2 | - | | | t <sub>h(DATA)</sub> | Data input hold time | 2.5 | - | | | t <sub>su(HSYNC)</sub><br>t <sub>su(VSYNC)</sub> | DCMI_HSYNC/DCMI_VSYNC input setup time | 0.5 | - | ns | | t <sub>h(HSYNC)</sub> | DCMI_HSYNC/DCMI_VSYNC input hold time | 1 | - | | DCMI\_PIXCLK DCMI\_PIXCLK DCMI\_HSYNC DCMI\_HSYNC DCMI\_VSYNC DATA[0:13] MS32414V2 ### 6.3.28 LCD-TFT controller (LTDC) characteristics Unless otherwise specified, the parameters given in *Table 107* for LCD-TFT are derived from tests performed under the ambient temperature, fhclk frequency and VDD supply voltage summarized in *Table 17*, with the following configuration: LCD\_CLK polarity: highLCD\_DE polarity: low LCD\_VSYNC and LCD\_HSYNC polarity: high Pixel formats: 24 bits **Table 107. LTDC characteristics** | Symbol | Parameter | Min | Max | Unit | |-----------------------|----------------------------------|-----------------|---------------|------| | f <sub>CLK</sub> | LTDC clock output frequency | - | 42 | MHz | | D <sub>CLK</sub> | LTDC clock output duty cycle | 45 | 55 | % | | t <sub>w(CLKH)</sub> | Clock High time, low time | tw(CLK)/2 - 0.5 | tw(CLK)/2+0.5 | | | $t_{V(DATA)}$ | Data output valid time | - | 3.5 | | | t <sub>h(DATA)</sub> | Data output hold time | 1.5 | - | | | t <sub>v(HSYNC)</sub> | | | | | | t <sub>v(VSYNC)</sub> | HSYNC/VSYNC/DE output valid time | - | 2.5 | ns | | $t_{V(DE)}$ | | | | | | t <sub>h(HSYNC)</sub> | | | | | | t <sub>h(VSYNC)</sub> | HSYNC/VSYNC/DE output hold time | 2 | - | | | th(DE) | | | | | ### 6.3.29 SD/SDIO MMC card host interface (SDIO) characteristics Unless otherwise specified, the parameters given in *Table 108* for the SDIO/MMC interface are derived from tests performed under the ambient temperature, $f_{PCLK2}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 17*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 10 - Capacitive load C = 30 pF - Measurement points are done at CMOS levels: 0.5V<sub>DD</sub> Refer to Section 6.3.17: I/O port characteristics for more details on the input/output characteristics. Figure 78. SDIO high-speed mode Figure 87. LQPF144- 144-pin,20 x 20 mm low-profile quad flat package recommended footprint 1. Dimensions are expressed in millimeters. **47**/ #### **Device marking for LQFP208** The following figure gives an example of topside marking orientation versus pin 1 identifier location. Other optional marking or inset/upset marks, which depends assembly location, are not indicated below. Figure 94. LQFP208 marking example (package top view) <sup>1.</sup> Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.