Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM926EJ-S | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 266MHz | | Co-Processors/DSP | - | | RAM Controllers | SDRAM | | Graphics Acceleration | No | | Display & Interface Controllers | Keypad, LCD | | Ethernet | - | | SATA | - | | USB | USB 1.x (2) | | Voltage - I/O | 1.8V, 3.0V | | Operating Temperature | -40°C ~ 85°C (TA) | | Security Features | - | | Package / Case | 289-LFBGA | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc9328mx21cvk | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong For more information about I/O pads grouping per VDD, please refer to Table 4. Table 4. 266 MHz Recommended Operating Range | Rating | | Symbol | Minimum | Maximum | Unit | |------------------------------------------|-----------------|-------------------|---------|---------|------| | Operating temperature range | Part No. Suffix | | | | | | | VK, VM | T <sub>A</sub> | 0 | 70 | °C | | | DVK, DVM | T <sub>A</sub> | -30 | 70 | °C | | | CVK, CVM | T <sub>A</sub> | - 40 | 85 | °C | | I/O supply voltage NVDD 1–6 | • | NVDD <sub>x</sub> | 1.70 | 3.30 | V | | Internal supply voltage (Core = 266 MHz) | | QVDD, QVDDx | 1.45 | 1.65 | V | | Analog supply voltage | | VDDA | 1.70 | 3.30 | V | ### 3.3 DC Electrical Characteristics Table 5 contains the DC characteristics of the i.MX21. **Table 5. DC Characteristics** | Parameter | Symbol | Test Conditions | Min | Typ <sup>1</sup> | Max | Units | |------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------|------------------------------|------------------|---------|-------| | High-level input voltage | V <sub>IH</sub> | _ | 0.7NVDD | _ | NVDD | | | Low-level Input voltage | V <sub>IL</sub> | _ | 0 | _ | 0.3NVDD | | | High-level output voltage | V <sub>OH</sub> | I <sub>OH</sub> = spec'ed Drive | 0.8NVDD | _ | - | V | | Low-level output voltage | V <sub>OL</sub> | I <sub>OL</sub> = spec'ed Drive | _ | - | 0.2NVDD | V | | High-level output current, slow I/O | I <sub>OH_S</sub> | V <sub>out</sub> =0.8NVDD<br>DSCR <sup>2</sup> = 000<br>DSCR = 001<br>DSCR = 011<br>DSCR = 111 | -2<br>-4<br>-8<br>-12 | _ | - | mA | | High-level output current, fast I/O | I <sub>OH_F</sub> | V <sub>out</sub> =0.8NVDD1<br>DSCR <sup>2</sup> = 000<br>DSCR = 001<br>DSCR = 011<br>DSCR = 111 | -3.5<br>-4.5<br>-5.5<br>-6.5 | - | - | mA | | Low-level output current, slow I/O | I <sub>OL_S</sub> | V <sub>out</sub> =0.2NVDD<br>DSCR <sup>2</sup> = 000<br>DSCR = 001<br>DSCR = 011<br>DSCR = 111 | 2<br>4<br>8<br>12 | - | - | mA | | Low-level output current, fast I/O | I <sub>OL_F</sub> | V <sub>out</sub> =0.2NVDD1<br>DSCR <sup>2</sup> = 000<br>DSCR = 001<br>DSCR = 011<br>DSCR = 111 | 3.5<br>4.5<br>5.5<br>6.5 | - | - | mA | | Schmitt trigger Positive–input threshold | V <sub>T</sub> + | - | _ | _ | 2.15 | V | | Schmitt trigger Negative-input threshold | V <sub>T</sub> - | | 0.75 | _ | _ | V | | Hysteresis | V <sub>HYS</sub> | _ | _ | 0.3 | _ | V | All timing is measured at 30 pF loading with the exception of fast I/O signals as discussed below. Refer to the reference manual's System Control Chapter for details on drive strength settings. Table 8 provides the maximum loading guidelines that can be tolerated on a memory I/O signal (also known as Fast I/O) to achieve 133 MHz operation. These critical signals include the SDRAM Clock (SDCLK), Data Bus signals (D[31:0]), lower order address signals such as A0-A10, MA10, MA11, and other signals required to meet 133 MHz timing. The values shown in Table 8 apply over the recommended operating temperature range. Care must be taken to minimize parasitic capacitance of associated printed circuit board traces. Drive Strength Setting (DSCR2–DSCR12) Maximum I/O Loading at 1.8 V Maximum I/O Loading at 3.0 V 000: 3.5 mA 9 pF 12 pF 001: 4.5 mA 12 pF 16 pF 011: 5.5 mA 15 pF 21 pF 111: 6.5 mA 19 pF 26 pF Table 8. Loading Guidelines for Fast IO Signals to Achieve 133 MHz Operation Table 9. 32k/26M Oscillator Signal Timing | Parameter | Minimum | RMS | Maximum | Unit | |---------------------------------------------------------------------|---------|-----|---------|------| | EXTAL32k input jitter (peak to peak) for both System PLL and MCUPLL | _ | 5 | 20 | ns | | EXTAL32k input jitter (peak to peak) for MCUPLL only | _ | 5 | 100 | ns | | EXTAL32k startup time | 800 | - | - | ms | Table 10. CLKO Rise/Fall Time (at 30pF Loaded) | | Best Case | Typical | Worst Case | Units | |-----------|-----------|---------|------------|-------| | Rise Time | 0.80 | 1.00 | 1.40 | ns | | Fall Time | 0.74 | 1.08 | 1.67 | ns | # 3.5 **DPLL Timing Specifications** Parameters of the DPLL are given in Table 11. In this table, $T_{ref}$ is a reference clock period after the predivider and $T_{dck}$ is the output double clock period. **Table 11. DPLL Specifications** | Parameter | Test Conditions | Minimum | Typical | Maximum | Unit | |------------------------------------------|--------------------------------------------|---------|---------|---------|------| | Reference clock frequency range | Vcc = 1.5V | 16 | - | 320 | MHz | | Pre-divider output clock frequency range | Vcc = 1.5V | 16 | _ | 32 | MHz | | Double clock frequency range | Vcc = 1.5V | 220 | - | 560 | MHz | | Pre-divider factor (PD) | - | 1 | _ | 16 | _ | | Total multiplication factor (MF) | Includes both integer and fractional parts | 5 | - | 15 | _ | #### MC9328MX21 Technical Data, Rev. 3.4 Figure 10. Memory Interface Slave Mode, External Bus Master Read/Write to BMI Timing (MMD\_MODE\_SEL=0, MASTER\_MODE\_SEL=0) Item **Symbol Minimum** Typical Maximum Unit Write setup time 11 Ts ns Write hold time 0 Th ns Receive data hold time 3 Trdh ns Transfer data setup time Ttds 6 14 ns Transfer data hold time Ttdh 6 14 ns Trh 6 24 Read\_req hold time Table 18. External Bus Master Read/Write to BMI Timing Table Note: All the timings are assumed that the hclk is running at 133 MHz. ## 3.8.3 Connecting BMI to External Bus Slave Devices In this mode the BMI\_WRITE, BMI\_READ and BMI\_CLK/CS are output signals driving by the BMI module. The output signal BMI\_READ\_REQ is still driving active-in on a write cycle, but it can be ignored in this case. Instead, it is used to trigger internal logic to generate the read or write signals. Data write cycles are continuously generated when TxFIFO is not emptied. To issue a read cycle, the user can write a value of 1 to the READ bit of control register. This bit is cleared automatically when the read operation is completed. A read cycle reads COUNT+1 data from the external bus slave. The user can write a 1 to the READ bit while there is still data in the TxFIFO, but the read cycle will not start until all data in the TxFIFO is emptied. If the read cycle begins, the write operation also cannot begin until this read cycle complete. In this master mode operation, Int\_Clk is derived from HCLK through an integer divider DIV of BMI control register and it is used to control the read/write cycle timing by generate WRITE and CLK/CS signals. Figure 12. Memory Interface Master Mode, BMI Write to External Slave Device Timing with Wait Signal (MMD\_MODE\_SEL=0, MASTER\_MODE\_SEL=1,WAIT=1) Figure 13 shows the BMI read timing when the WAIT bit is set. As write timing, when the BMI\_READ is asserted, the BMI will detect the BMI\_WAIT signal on every falling edge of the Int\_Clk. When it detected the high level of the BMI\_WAIT, the BMI\_READ will be negated after 1+WS Int\_Clk period. If the BMI\_WAIT is always high or already high before BMI\_READ is asserted, this timing will same as without WAIT signal. So the BMI\_READ will be asserted at least for 1+WS Int\_Clk period. Figure 13. Memory Interface Master Mode, BMI Read to External Slave Device Timing with Wait Signal (MMD\_MODE\_SEL=0, MASTER\_MODE\_SEL=1,WAIT=1) ## 3.9 CSPI Timing Diagrams To use the internal transmit (TX) and receive (RX) data FIFOs when the CSPI1 module is configured as a master, two control signals are used for data transfer rate control: the $\overline{SS}$ signal (output) and the $\overline{SPI\_RDY}$ signal (input). The SPI 1 Sample Period Control Register (PERIODREG1) and the SPI 2 Sample Period Control Register (PERIODREG2) can also be programmed to a fixed data transfer rate for either CSPI1 or CSPI2. When the CSPI1 module is configured as a slave, the user can configure the SPI 1 Control Register (CONTROLREG1) to match the external CSPI master's timing. In this configuration, $\overline{SS}$ Figure 22. Non-TFT Mode Panel Timing **Table 23. Non-TFT Mode Panel Timing** | Symbol | Description | Minimum | Value | Unit | |--------|--------------------|---------|-------------|------| | T1 | HSYN to VSYN delay | 2 | HWAIT2+2 | Tpix | | T2 | HSYN pulse width | 1 | HWIDTH+1 | Tpix | | Т3 | VSYN to SCLK | - | 0 ≤ T3 ≤ Ts | - | | T4 | SCLK to HSYN | 1 | HWAIT1+1 | Tpix | #### Note: - Ts is the SCLK period while Tpix is the pixel clock period. - VSYN, HSYN and SCLK can be programmed as active high or active low. In Figure 67, all these 3 signals are active high. - When it is in CSTN mode or monochrome mode with bus width = 1, T3 = Tpix = Ts. - When it is in monochrome mode with bus width = 2, 4, and 8, T3 = 1, 2 and 4 Tpix respectively. ## 3.12 Multimedia Card/Secure Digital Host Controller The DMA interface block controls all data routing between the external data bus (DMA access), internal MMC/SD module data bus, and internal system FIFO access through a dedicated state machine that monitors the status of FIFO content (empty or full), FIFO address, and byte/block counters for the MMC/SD module (inner system) and the application (user programming). Figure 25. Chip-Select Read Cycle Timing Diagram | Table 26. SDHC Bus Tir | ning Parameters | |------------------------|-----------------| |------------------------|-----------------| | Ref | Parameter | 1.8 | V ± 0.1 V | 3.0 V | Unit | | |-----|--------------------------------------------------------------------|---------|---------------------------|-------|-------|-------| | No. | r ai ainetei | Min | Max | Min | Max | Oille | | 1 | CLK frequency at Data transfer Mode (PP) <sup>1</sup> —10/30 cards | 0 | 25/5 | 0 | 25/5 | MHz | | 2 | CLK frequency at Identification Mode <sup>2</sup> | 0 | 400 | 0 | 400 | kHz | | 3a | Clock high time <sup>1</sup> —10/30 cards | 6/33 | - | 10/50 | - | ns | | 3b | Clock low time <sup>1</sup> —10/30 cards | 15/75 | - | 10/50 | = | ns | | 4a | Clock fall time <sup>1</sup> —10/30 cards | _ | 10/50 (5.00) <sup>3</sup> | - | 10/50 | ns | | 4b | Clock rise time <sup>1</sup> —10/30 cards | _ | 14/67 (6.67) <sup>3</sup> | - | 10/50 | ns | | 5a | Input hold time <sup>3</sup> —10/30 cards | 5.7/5.7 | - | 5/5 | _ | ns | | 5b | Input setup time <sup>3</sup> —10/30 cards | 5.7/5.7 | - | 5/5 | _ | ns | | 6a | Output hold time <sup>3</sup> —10/30 cards | 5.7/5.7 | - | 5/5 | - | ns | | 6b | Output setup time <sup>3</sup> —10/30 cards | 5.7/5.7 | - | 5/5 | _ | ns | | 7 | Output delay time <sup>3</sup> | 0 | 16 | 0 | 14 | ns | <sup>1.</sup> $C_L \le 100 \text{ pF}$ / 250 pF (10/30 cards) <sup>2.</sup> $C_1 \le 250 \text{ pF} (21 \text{ cards})$ <sup>3.</sup> $C_L \le 25 \text{ pF (1 card)}$ Timing response end to next CMD start (data transfer mode) Timing of command sequences (all modes) Figure 27. Timing Diagrams at Data Transfer Mode Figure 28 shows basic read operation timing. In a read operation, the sequence starts with a single block read command (which specifies the start address in the argument field). The response is sent on the SD\_CMD lines as usual. Data transmission from the card starts after the access time delay $N_{AC}$ , beginning from the last bit of the read command. If the system is in multiple block read mode, the card sends a continuous flow of data blocks with distance $N_{AC}$ until the card sees a stop transmission command. The data stops two clock cycles after the end bit of the stop command. Figure 28. Timing Diagrams at Data Read Figure 29 shows the basic write operation timing. As with the read operation, after the card response, the data transfer starts after $N_{WR}$ cycles. The data is suffixed with CRC check bits to allow the card to check for transmission errors. The card sends back the CRC check result as a CC status token on the data line. If there was a transmission error, the card sends a negative CRC status (101); otherwise, a positive CRC status (010) is returned. The card expects a continuous flow of data blocks if it is configured to multiple block mode, with the flow terminated by a stop transmission command. Table 29. NFC Target Timing Parameters<sup>1</sup>,<sup>2</sup> | ID | Parameter Symbol | | Relationship to NFC<br>Clock Period<br>(T) | | NFC Clock<br>22.17 MHz<br>T = 45 ns | | NFC Clock<br>33.25 MHz<br>T = 30 ns | | Unit | |------|---------------------|------|--------------------------------------------|-----|-------------------------------------|-----|-------------------------------------|-----|------| | | | | Min | Max | Min | Max | Min | Max | | | NF1 | NFCLE Setup Time | tCLS | Т | _ | 45 | _ | 30 | _ | ns | | NF2 | NFCLE Hold Time | tCLH | Т | _ | 45 | - | 30 | - | ns | | NF3 | NFCE Setup Time | tCS | Т | _ | 45 | - | 30 | - | ns | | NF4 | NFCE Hold Time | tCH | Т | _ | 45 | - | 30 | - | ns | | NF5 | NF_WP Pulse Width | tWP | Т | _ | 45 | - | 30 | _ | ns | | NF6 | NFALE Setup Time | tALS | Т | _ | 45 | - | 30 | _ | ns | | NF7 | NFALE Hold Time | tALH | Т | _ | 45 | - | 30 | _ | ns | | NF8 | Data Setup Time | tDS | Т | _ | 45 | - | 30 | _ | ns | | NF9 | Data Hold Time | tDH | Т | _ | 45 | - | 30 | _ | ns | | NF10 | Write Cycle Time | tWC | 2T | _ | 90 | - | 60 | _ | ns | | NF11 | NFWE Hold Time | tWH | Т | _ | 45 | - | 30 | _ | ns | | NF12 | Ready to NFRE Low | tRR | 4T | _ | 180 | - | 120 | _ | ns | | NF13 | NFRE Pulse Width | tRP | 1.5T | _ | 67.5 | - | 45 | _ | ns | | NF14 | READ Cycle Time | tRC | 2T | _ | 90 | - | 60 | - | ns | | NF15 | NFRE High Hold Time | tREH | 0.5T | _ | 22.5 | - | 15 | - | ns | | NF16 | Data Setup on READ | tDSR | 15 | _ | 15 | - | 15 | - | ns | | NF17 | Data Hold on READ | tDHR | 0 | - | 0 | - | 0 | _ | ns | <sup>1.</sup> High is defined as 80% of signal value and low is defined as 20% of signal value. All timings are listed according to this NFC clock frequency (multiples of NFC clock period) except NF16, which is not NFC clock related. <sup>2.</sup> The read data is generated by the NAND Flash device and sampled with the internal NFC clock. | Table 37. SSI to SSI | B Ports Timing | g Parameters | (Continued) | |----------------------|----------------|--------------|-------------| |----------------------|----------------|--------------|-------------| | Ref | Parameter | 1.8 V | ± 0.1 V | 3.0 V $\pm$ 0.3 V | | Unit | | | | |---------------------------------------------------|---------------------------------------------------|---------|---------|-------------------|---------|------|--|--|--| | No. | i arameter | Minimum | Maximum | Minimum | Maximum | | | | | | 28 | (Tx) CK high to STXD high impedance | 9.02 | 16.46 | 7.29 | 14.97 | ns | | | | | 29 | 29 SRXD setup time before (Rx) CK low | | - | 1.49 | - | ns | | | | | 30 | 30 SRXD hole time after (Rx) CK low | | - | 0 | - | ns | | | | | | Synchronous Internal Clock Operation (SSI3 Ports) | | | | | | | | | | 31 | SRXD setup before (Tx) CK falling | 21.99 | - | 21.99 | - | ns | | | | | 32 | SRXD old fter Txt) Kafallin(g C | 0 | - | 0 | - | ns | | | | | Synchronous External Clock Operation (SSI3 Ports) | | | | | | | | | | | 33 | SRXD setup before (Tx) CK falling | 3.80 | _ | 3.80 | _ | ns | | | | | 34 | SRXD old fter Txh) Kafallin(g C | 0 | - | 0 | - | ns | | | | <sup>1.</sup> All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. ## 3.17 1-Wire Interface Timing ### 3.17.1 Reset Sequence with Reset Pulse Presence Pulse To begin any communications with the DS2502, it is required that an initialization procedure be issued. A reset pulse must be generated and then a presence pulse must be detected. The minimum reset pulse length is 480 us. The bus master (one-wire) will generate this pulse, then after the DS2502 detects a rising edge on the one-wire bus, it will wait 15-60 us before it will transmit back a presence pulse. The presence pulse will exist for 60-240 us. The timing diagram for this sequence is shown in Figure 46. Figure 46. 1-Wire Initialization The reset pulse begins the initialization sequence and it is initiated when the RPP control register bit is set. When the presence pulse is detected, this bit will be cleared. The presence pulse is used by the bus master to determine if at least one DS2502 is connected. Software will determine if more than one DS2502 exists. The one-wire will sample for the DS2502 presence pulse. The presence pulse is latched in the one-wire MC9328MX21 Technical Data, Rev. 3.4 ### 3.18 USB On-The-Go Four types of data transfer modes exist for the USB module: control transfers, bulk transfers, isochronous transfers and interrupt transfers. From the perspective of the USB module, the interrupt transfer type is identical to the bulk data transfer mode, and no additional hardware is supplied to support it. This section covers the transfer modes and how they work from the ground up. Data moves across the USB in packets. Groups of packets are combined to form data transfers. The same packet transfer mechanism applies to bulk, interrupt, and control transfers. Isochronous data is also moved in the form of packets, but because isochronous pipes are given a fixed portion of the USB bandwidth at all times, there is no end-of-transfer. Figure 50. USB Timing Diagram for Data Transfer to USB Transceiver (TX) Table 40. USB Timing Parameters for Data Transfer to USB Transceiver (TX) | Ref<br>No. | Parameter | 3.0 V | Unit | | |------------|-----------------------------------------------------------------------------|---------|---------|------| | | rarameter | Minimum | Maximum | | | 1 | t <sub>OEB_TXDP</sub> ; USBD_OE active to USBD_TXDP low | 83.14 | 83.47 | ns | | 2 | t <sub>OEB_TXDM</sub> ; USBD_OE active to USBD_TXDM high | 81.55 | 81.98 | ns | | 3 | t <sub>TXDP_OEB</sub> ; USBD_TXDP high to USBD_OE deactivated | 83.54 | 83.8 | ns | | 4 | t <sub>TXDM_OEB</sub> ; USBD_TXDM low to USBD_OE deactivated (includes SE0) | 248.9 | 249.13 | ns | | 5 | t <sub>FEOPT</sub> ; SE0 interval of EOP | 160 | 175 | ns | | 6 | t <sub>PERIOD</sub> ; Data transfer rate | 11.97 | 12.03 | Mb/s | **Table 43. EIM Bus Timing Parameters** | Ref No. | Parameter | 1.8 V ± 0.1 V | | 3.0 V ± 0.3 V | | | 1.8 V ±<br>0.1 V | Unit | |---------|-------------------------------------------------------|---------------|---------|---------------|------|---------|------------------|------| | | | Min | Typical | Max | Min | Typical | Max | | | 1a | Clock fall to address valid | 3.97 | 6.02 | 9.89 | 3.83 | 5.89 | 9.79 | ns | | 1b | Clock fall to address invalid | 3.93 | 6.00 | 9.86 | 3.81 | 5.86 | 9.76 | ns | | 2a | Clock fall to chip-select valid | 3.47 | 5.59 | 8.62 | 3.30 | 5.09 | 8.45 | ns | | 2b | Clock fall to chip-select invalid | 3.39 | 5.09 | 8.27 | 3.15 | 4.85 | 8.03 | ns | | 3a | Clock fall to Read (Write) Valid | 3.51 | 5.56 | 8.79 | 3.39 | 5.39 | 8.51 | ns | | 3b | Clock fall to Read (Write) Invalid | 3.59 | 5.37 | 9.14 | 3.36 | 5.20 | 8.50 | ns | | 4a | Clock <sup>1</sup> rise to Output Enable Valid | 3.62 | 5.49 | 8.98 | 3.46 | 5.33 | 9.02 | ns | | 4b | Clock <sup>1</sup> rise to Output Enable Invalid | 3.70 | 5.61 | 9.26 | 3.46 | 5.37 | 8.81 | ns | | 4c | Clock <sup>1</sup> fall to Output Enable Valid | 3.60 | 5.48 | 8.77 | 3.44 | 5.30 | 8.88 | ns | | 4d | Clock <sup>1</sup> fall to Output Enable Invalid | 3.69 | 5.62 | 9.12 | 3.42 | 5.36 | 8.60 | ns | | 5a | Clock <sup>1</sup> rise to Enable Bytes Valid | 3.69 | 5.46 | 8.71 | 3.46 | 5.25 | 8.54 | ns | | 5b | Clock <sup>1</sup> rise to Enable Bytes Invalid | 4.64 | 5.47 | 8.70 | 3.46 | 5.25 | 8.54 | ns | | 5c | Clock <sup>1</sup> fall to Enable Bytes Valid | 3.52 | 5.06 | 8.39 | 3.41 | 5.18 | 8.36 | ns | | 5d | Clock <sup>1</sup> fall to Enable Bytes Invalid | 3.50 | 5.05 | 8.27 | 3.41 | 5.18 | 8.36 | ns | | 6a | Clock <sup>1</sup> fall to Load Burst Address Valid | 3.65 | 5.28 | 8.69 | 3.30 | 5.23 | 8.81 | ns | | 6b | Clock <sup>1</sup> fall to Load Burst Address Invalid | 3.65 | 5.67 | 9.36 | 3.41 | 5.43 | 9.13 | ns | | 6c | Clock <sup>1</sup> rise to Load Burst Address Invalid | 3.66 | 5.69 | 9.48 | 3.33 | 5.47 | 9.25 | ns | | 7a | Clock <sup>1</sup> rise to Burst Clock rise | 3.50 | 5.22 | 8.42 | 3.26 | 4.99 | 8.19 | ns | | 7b | Clock <sup>1</sup> rise to Burst Clock fall | 3.49 | 5.19 | 8.30 | 3.31 | 5.03 | 8.17 | ns | | 7c | Clock <sup>1</sup> fall to Burst Clock rise | 3.50 | 5.22 | 8.39 | 3.26 | 4.98 | 8.15 | ns | | 7d | Clock <sup>1</sup> fall to Burst Clock fall | 3.49 | 5.19 | 8.29 | 3.31 | 5.02 | 8.12 | ns | | 8a | Read Data setup time | 4.54 | - | _ | 4.54 | - | - | ns | | 8b | Read Data hold time | 0.5 | - | _ | 0.5 | - | - | ns | | 9a | Clock <sup>1</sup> rise to Write Data Valid | 4.13 | 5.86 | 9.16 | 3.95 | 6.36 | 10.31 | ns | | 9b | Clock <sup>1</sup> fall to Write Data Invalid | 4.10 | 5.79 | 9.15 | 4.04 | 6.27 | 9.16 | ns | | 9c | Clock <sup>1</sup> rise to Write Data Invalid | 4.02 | 5.81 | 9.37 | 4.22 | 5.29 | 9.24 | ns | | 10a | DTACK setup time | 2.65 | 4.63 | 8.40 | 2.64 | 4.61 | 8.41 | ns | | 11 | Burst Clock (BCLK) cycle time | 15 | - | - | 15 | _ | - | ns | <sup>1.</sup> Clock refers to the system clock signal, HCLK, generated from the System DPLL Figure 55. WSC = 1, WEA = 1, WEN = 1, A.HALF/E.HALF Figure 58. WSC = 3, OEA = 2, A.WORD/E.HALF Figure 62. WSC = 3, OEN = 2, A.WORD/E.HALF Figure 66. WSC = 2, WWS = 2, WEA = 1, WEN = 2, A.HALF/E.HALF Note: Signals listed with lower case letters are internal to the device. Figure 67. WSC = 2, WWS = 1, WEA = 1, WEN = 2, EDC = 1, A.HALF/E.HALF Note: Signals listed with lower case letters are internal to the device. Figure 71. WSC = 2, OEA = 2, WEA = 1, WEN = 2, CNC = 3, A.HALF/E.HALF ECB DATA\_IN Figure 75. WSC = 7, OEA = 8, SYNC = 1, DOL = 1, BCD = 1, BCS = 2, A.WORD/E.HALF V1 1/2 V1 2/2 V2 1/2 V2 2/2 ## 3.20 DTACK Mode Memory Access Timing Diagrams When enabled, the DTACK input signal is used to externally terminate a data transfer. For DTACK enabled operations, a bus time-out monitor generates a bus error when an external bus cycle is not terminated by the DTACK input signal after 1024 HCLK clock cycles have elapsed, where HCLK is the internal system clock driven from the PLL module. For a 133 MHz HCLK setting, this time equates to 7.7 µs. Refer to the Section 3.5, "DPLL Timing Specifications" for more information on how to generate different HCLK frequencies. There are two modes of operation for the DTACK input signal: rising edge detection or level sensitive detection with a programmable insensitivity time. DTACK is only used during external asynchronous data transfers, thus the SYNC bit in the chip select control registers must be cleared. During edge detection mode, the EIM will terminate an external data transfer following the detection of the DTACK signal's rising edge, so long as it occurs within the 1024 HCLK cycle time. Edge detection mode is used for devices that follow the PCMCIA standard. Note that DTACK rising edge detection mode can only be used for $\overline{CS}[5]$ operations. To configure $\overline{CS}[5]$ for DTACK rising edge detection, the following bits must be programmed in the Chip Select 5 Control Register and EIM Configuration Register: - WSC bit field set to 0x3F and CSA (or CSN) set to 1 or greater in the Chip Select 5 Control Register - AGE bit set in the EIM Configuration Register Other bits such as DSZ, OEA, OEN, and so on, may be set according to system and timing requirements of the external device. The requirement of setting CSA or CSN is required to allow the EIM to wait for the rising edge of DTACK during back-to-back external transfers, such as during DMA transfers or an internal 32-bit access through an external 16-bit data port. During level sensitive detection, the EIM will first hold off sampling the DTACK signal for at least 2 HCLK cycles, and up to 5 HCLK cycles as programmed by the DCT bits in the Chip Select Control Register. After this insensitivity time, the EIM will sample DTACK and if it detects that DTACK is logic high, it will continue the data transfer at the programmed number of wait states. However, if the EIM detects that DTACK is logic low, it will wait until DTACK goes to logic high to continue the access, so long as this occurs within the 1024 HCLK cycle time. If at anytime during an external data transfer DTACK goes to logic low, the EIM will wait until DTACK returns to logic high to resume the data transfer. Level detection is often used for asynchronous devices such graphic controller chips. Level detection may be used with any chip select except CS[4] as it is multiplexed with the DTACK signal. To configure a chip select for DTACK level sensitive detection, the following bits must be programmed in the Chip Select Control Register and EIM Configuration Register: - EW bit set, WSC set to > 1, and CSN set to < 3 in the Chip Select Control Register - BCD/DCT set to desired "insensitivity time" in the Chip Select Control Register. The "insensitivity time" is dictated by the external device's timing requirements. - AGE bit cleared in the EIM Configuration Register Other bits such as DSZ, OEA, OEN, and so on, may be set according to system and timing requirements of the external device. The waveforms in the following section provide examples of the DTACK signal operation.