



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                            |
|----------------------------|-----------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4/M0                                                                |
| Core Size                  | 32-Bit Dual-Core                                                                  |
| Speed                      | 204MHz                                                                            |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, Microwire, SD, SPI, SSI, SSP, UART/USART |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, Motor Control PWM, POR, PWM, WDT   |
| Number of I/O              | 83                                                                                |
| Program Memory Size        | 512KB (512K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                             |
| EEPROM Size                | 16K x 8                                                                           |
| RAM Size                   | 104К х 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V                                                                       |
| Data Converters            | A/D 8x10b; D/A 1x10b                                                              |
| Oscillator Type            | Internal                                                                          |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                     |
| Package / Case             | 144-LQFP                                                                          |
| Supplier Device Package    | 144-LQFP (20x20)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc4312jbd144e            |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 32-bit ARM Cortex-M4/M0 microcontroller

- Wake-up from Deep-sleep, Power-down, and Deep power-down modes via external interrupts and interrupts generated by battery powered blocks in the RTC power domain.
- Brownout detect with four separate thresholds for interrupt and forced reset.
  Power-On Reset (POR).
- Available as LQFP208, LQFP144, LBGA256, or TFBGA100 packages.

### 3. Applications

- Motor control
- Power management
- White goods
- RFID readers

- Embedded audio applications
- Industrial automation
- e-metering

32-bit ARM Cortex-M4/M0 microcontroller

## 4. Ordering information

#### Table 1.Ordering information

| Type number Package |          |                                                                                             |          |  |  |  |  |  |
|---------------------|----------|---------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
|                     | Name     | Description                                                                                 | Version  |  |  |  |  |  |
| LPC4357FET256       | LBGA256  | Plastic low profile ball grid array package; 256 balls; body $17 \times 17 \times 1$ mm     | SOT740-2 |  |  |  |  |  |
| LPC4357JET256       | LBGA256  | Plastic low profile ball grid array package; 256 balls; body $17 \times 17 \times 1$ mm     | SOT740-2 |  |  |  |  |  |
| LPC4357JBD208       | LQFP208  | Plastic low profile quad flat package; 208 leads; body $28 \times 28 \times 1.4$ mm         | SOT459-1 |  |  |  |  |  |
| LPC4353FET256       | LBGA256  | Plastic low profile ball grid array package; 256 balls; body $17 \times 17 \times 1$ mm     | SOT740-2 |  |  |  |  |  |
| LPC4353JET256       | LBGA256  | Plastic low profile ball grid array package; 256 balls; body $17 \times 17 \times 1$ mm     | SOT740-2 |  |  |  |  |  |
| LPC4353JBD208       | LQFP208  | Plastic low profile quad flat package; 208 leads; body $28 \times 28 \times 1.4$ mm         | SOT459-1 |  |  |  |  |  |
| LPC4337FET256       | LBGA256  | Plastic low profile ball grid array package; 256 balls; body 17 $\times$ 17 $\times$ 1 mm   | SOT740-2 |  |  |  |  |  |
| LPC4337JET256       | LBGA256  | Plastic low profile ball grid array package; 256 balls; body $17 \times 17 \times 1$ mm     | SOT740-2 |  |  |  |  |  |
| LPC4337JBD144       | LQFP144  | Plastic low profile quad flat package; 144 leads; body $20 \times 20 \times 1.4$ mm         | SOT486-1 |  |  |  |  |  |
| LPC4337JET100       | TFBGA100 | Plastic thin fine-pitch ball grid array package; 100 balls; body $9 \times 9 \times 0.7$ mm | SOT926-1 |  |  |  |  |  |
| LPC4333FET256       | LBGA256  | Plastic low profile ball grid array package; 256 balls; body 17 $\times$ 17 $\times$ 1 mm   | SOT740-2 |  |  |  |  |  |
| LPC4333JET256       | LBGA256  | Plastic low profile ball grid array package; 256 balls; body $17 \times 17 \times 1$ mm     | SOT740-2 |  |  |  |  |  |
| LPC4333JBD144       | LQFP144  | Plastic low profile quad flat package; 144 leads; body $20 \times 20 \times 1.4$ mm         | SOT486-1 |  |  |  |  |  |
| LPC4333JET100       | TFBGA100 | Plastic thin fine-pitch ball grid array package; 100 balls; body $9 \times 9 \times 0.7$ mm | SOT926-1 |  |  |  |  |  |
| LPC4327JBD144       | LQFP144  | Plastic low profile quad flat package; 144 leads; body $20 \times 20 \times 1.4$ mm         | SOT486-1 |  |  |  |  |  |
| LPC4327JET100       | TFBGA100 | Plastic thin fine-pitch ball grid array package; 100 balls; body $9 \times 9 \times 0.7$ mm | SOT926-1 |  |  |  |  |  |
| LPC4325JBD144       | LQFP144  | Plastic low profile quad flat package; 144 leads; body $20 \times 20 \times 1.4$ mm         | SOT486-1 |  |  |  |  |  |
| LPC4325JET100       | TFBGA100 | Plastic thin fine-pitch ball grid array package; 100 balls; body $9 \times 9 \times 0.7$ mm | SOT926-1 |  |  |  |  |  |
| LPC4323JBD144       | LQFP144  | Plastic low profile quad flat package; 144 leads; body $20 \times 20 \times 1.4$ mm         | SOT486-1 |  |  |  |  |  |
| LPC4323JET100       | TFBGA100 | Plastic thin fine-pitch ball grid array package; 100 balls; body $9 \times 9 \times 0.7$ mm | SOT926-1 |  |  |  |  |  |
| LPC4322JBD144       | LQFP144  | Plastic low profile quad flat package; 144 leads; body $20 \times 20 \times 1.4$ mm         | SOT486-1 |  |  |  |  |  |
| LPC4322JET100       | TFBGA100 | Plastic thin fine-pitch ball grid array package; 100 balls; body $9 \times 9 \times 0.7$ mm | SOT926-1 |  |  |  |  |  |
| LPC4317JBD144       | LQFP144  | Plastic low profile quad flat package; 144 leads; body $20 \times 20 \times 1.4$ mm         | SOT486-1 |  |  |  |  |  |
| LPC4317JET100       | TFBGA100 | Plastic thin fine-pitch ball grid array package; 100 balls; body $9 \times 9 \times 0.7$ mm | SOT926-1 |  |  |  |  |  |
| LPC4315JBD144       | LQFP144  | Plastic low profile quad flat package; 144 leads; body $20 \times 20 \times 1.4$ mm         | SOT486-1 |  |  |  |  |  |
| LPC4315JET100       | TFBGA100 | Plastic thin fine-pitch ball grid array package; 100 balls; body $9 \times 9 \times 0.7$ mm | SOT926-1 |  |  |  |  |  |
| LPC4313JBD144       | LQFP144  | Plastic low profile quad flat package; 144 leads; body $20 \times 20 \times 1.4$ mm         | SOT486-1 |  |  |  |  |  |
| LPC4313JET100       | TFBGA100 | Plastic thin fine-pitch ball grid array package; 100 balls; body $9 \times 9 \times 0.7$ mm | SOT926-1 |  |  |  |  |  |
| LPC4312JBD144       | LQFP144  | Plastic low profile quad flat package; 144 leads; body $20 \times 20 \times 1.4$ mm         | SOT486-1 |  |  |  |  |  |
| LPC4312JET100       | TFBGA100 | Plastic thin fine-pitch ball grid array package; 100 balls; body $9 \times 9 \times 0.7$ mm | SOT926-1 |  |  |  |  |  |

32-bit ARM Cortex-M4/M0 microcontroller

### 5. Block diagram



#### 32-bit ARM Cortex-M4/M0 microcontroller

### 6.2 Pin description

On the LPC435x/3x/2x/1x, digital pins are grouped into 16 ports, named P0 to P9 and PA to PF, with up to 20 pins used per port. Each digital pin can support up to eight different digital functions, including General Purpose I/O (GPIO), selectable through the System Configuration Unit (SCU) registers. The pin name is not indicative of the GPIO port assigned to it.

The parts contain two 10-bit ADCs (ADC0 and ADC1). The input channels of ADC0 and ADC1 on dedicated pins and multiplexed pins are combined in such a way that all channel 0 inputs (named ADC0\_0 and ADC1\_0) are tied together and connected to both, channel 0 on ADC0 and channel 0 on ADC1, channel 1 inputs (named ADC0\_1 and ADC1\_1) are tied together and connected to channel 1 on ADC0 and ADC1, and so forth. There are eight ADC channels total for the two ADCs.

### 32-bit ARM Cortex-M4/M0 microcontroller

| Pin name | BGA256 | FBGA100 | QFP208 | QFP144         |         | eset state | ype      | Description                                                                                                                            |
|----------|--------|---------|--------|----------------|---------|------------|----------|----------------------------------------------------------------------------------------------------------------------------------------|
| P5 0     |        | F       | 52     | <b>–</b><br>27 | [2]     | ĭ<br>Ni∙   | F<br>VO  | CPIO2[0] Conoral nurness digital input/output pin                                                                                      |
| F3_0     | IN S   | -       | 55     | 57             | <u></u> | PU         | 0        | MCOB2 — Motor control PWM channel 2 output B                                                                                           |
|          |        |         |        |                |         |            | U<br>1/0 | <b>EMC D12</b> — External memory data line 12                                                                                          |
|          |        |         |        |                |         |            |          | <b>B</b> — Function reserved                                                                                                           |
|          |        |         |        |                |         |            | 1        | U1 DSR — Data Set Ready input for UART 1.                                                                                              |
|          |        |         |        |                |         |            |          | <b>T1 CAP0</b> — Capture input 0 of timer 1.                                                                                           |
|          |        |         |        |                |         |            | -        | R — Function reserved.                                                                                                                 |
|          |        |         |        |                |         |            | -        | R — Function reserved.                                                                                                                 |
| P5_1     | P3     | -       | 55     | 39             | [2]     | N;         | I/O      | <b>GPIO2[10]</b> — General purpose digital input/output pin.                                                                           |
|          |        |         |        |                |         | PU         | I        | MCI2 — Motor control PWM channel 2, input.                                                                                             |
|          |        |         |        |                |         |            | I/O      | EMC_D13 — External memory data line 13.                                                                                                |
|          |        |         |        |                |         |            | -        | R — Function reserved.                                                                                                                 |
|          |        |         |        |                |         |            | 0        | <b>U1_DTR</b> — Data Terminal Ready output for UART 1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART 1. |
|          |        |         |        |                |         |            | I        | T1_CAP1 — Capture input 1 of timer 1.                                                                                                  |
|          |        |         |        |                |         |            | -        | R — Function reserved.                                                                                                                 |
|          |        |         |        |                |         |            | -        | R — Function reserved.                                                                                                                 |
| P5_2     | R4     | -       | 63     | 46             | [2]     | N;         | I/O      | GPIO2[11] — General purpose digital input/output pin.                                                                                  |
|          |        |         |        |                |         | PU         | I        | MCI1 — Motor control PWM channel 1, input.                                                                                             |
|          |        |         |        |                |         |            | I/O      | EMC_D14 — External memory data line 14.                                                                                                |
|          |        |         |        |                |         |            | -        | R — Function reserved.                                                                                                                 |
|          |        |         |        |                |         |            | 0        | <b>U1_RTS</b> — Request to Send output for UART 1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART 1.     |
|          |        |         |        |                |         |            | I        | T1_CAP2 — Capture input 2 of timer 1.                                                                                                  |
|          |        |         |        |                |         |            | -        | R — Function reserved.                                                                                                                 |
|          |        |         |        |                |         |            | -        | R — Function reserved.                                                                                                                 |
| P5_3     | Т8     | -       | 76     | 54             | [2]     | N;         | I/O      | <b>GPIO2[12]</b> — General purpose digital input/output pin.                                                                           |
|          |        |         |        |                |         | PU         | I        | MCI0 — Motor control PWM channel 0, input.                                                                                             |
|          |        |         |        |                |         |            | I/O      | <b>EMC_D15</b> — External memory data line 15.                                                                                         |
|          |        |         |        |                |         |            | -        | R — Function reserved.                                                                                                                 |
|          |        |         |        |                |         |            | I        | <b>U1_RI</b> — Ring Indicator input for UART 1.                                                                                        |
|          |        |         |        |                |         |            | I        | T1_CAP3 — Capture input 3 of timer 1.                                                                                                  |
|          |        |         |        |                |         |            | -        | R — Function reserved.                                                                                                                 |
|          |        |         |        |                |         |            | -        | R — Function reserved.                                                                                                                 |

 Table 3.
 Pin description ...continued

### 32-bit ARM Cortex-M4/M0 microcontroller

| Pin name | LBGA256 | TFBGA100 | LQFP208 | LQFP144 |     | Reset state<br>[1] | Type | Description                                                                                                                                                                                                                                                                       |
|----------|---------|----------|---------|---------|-----|--------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P6_3     | P15     | -        | 113     | 79      | [2] | N;                 | I/O  | GPIO3[2] — General purpose digital input/output pin.                                                                                                                                                                                                                              |
|          |         |          |         |         |     | PU                 | 0    | <b>USB0_PPWR</b> — VBUS drive signal (towards external charge pump or power management unit); indicates that the VBUS signal must be driven (active HIGH).<br>Add a pull-down resistor to disable the power switch at reset.<br>This signal has opposite polarity compared to the |
|          |         |          |         |         |     |                    | I/O  | <b>SGPI04</b> — General purpose digital input/output pin.                                                                                                                                                                                                                         |
|          |         |          |         |         |     |                    | 0    | EMC_CS1 — LOW active Chip Select 1 signal.                                                                                                                                                                                                                                        |
|          |         |          |         |         |     |                    | -    | R — Function reserved.                                                                                                                                                                                                                                                            |
|          |         |          |         |         |     |                    | I    | T2_CAP2 — Capture input 2 of timer 2.                                                                                                                                                                                                                                             |
|          |         |          |         |         |     |                    | -    | R — Function reserved.                                                                                                                                                                                                                                                            |
|          |         |          |         |         |     |                    | -    | R — Function reserved.                                                                                                                                                                                                                                                            |
| P6_4     | R16     | F6       | 114     | 80      | [2] | N;                 | I/O  | <b>GPIO3[3]</b> — General purpose digital input/output pin.                                                                                                                                                                                                                       |
|          |         |          |         |         |     | PU                 | I    | CTIN_6 — SCT input 6. Capture input 1 of timer 3.                                                                                                                                                                                                                                 |
|          |         |          |         |         |     |                    | 0    | <b>U0_TXD</b> — Transmitter output for USART0.                                                                                                                                                                                                                                    |
|          |         |          |         |         |     |                    | 0    | <b>EMC_CAS</b> — LOW active SDRAM Column Address Strobe.                                                                                                                                                                                                                          |
|          |         |          |         |         |     |                    | -    | R — Function reserved.                                                                                                                                                                                                                                                            |
|          |         |          |         |         |     |                    | -    | R — Function reserved.                                                                                                                                                                                                                                                            |
|          |         |          |         |         |     |                    | -    | R — Function reserved.                                                                                                                                                                                                                                                            |
|          |         |          |         |         |     |                    | -    | R — Function reserved.                                                                                                                                                                                                                                                            |
| P6_5     | P16     | F9       | 117     | 82      | [2] | N;                 | I/O  | <b>GPIO3[4]</b> — General purpose digital input/output pin.                                                                                                                                                                                                                       |
|          |         |          |         |         |     | FU                 | 0    | <b>CTOUT_6</b> — SCT output 6. Match output 2 of timer 1.                                                                                                                                                                                                                         |
|          |         |          |         |         |     |                    | I    | U0_RXD — Receiver input for USART0.                                                                                                                                                                                                                                               |
|          |         |          |         |         |     |                    | 0    | EMC_RAS — LOW active SDRAM Row Address Strobe.                                                                                                                                                                                                                                    |
|          |         |          |         |         |     |                    | -    | R — Function reserved.                                                                                                                                                                                                                                                            |
|          |         |          |         |         |     |                    | -    | R — Function reserved.                                                                                                                                                                                                                                                            |
|          |         |          |         |         |     |                    | -    | R — Function reserved.                                                                                                                                                                                                                                                            |
|          |         |          | 440     | 00      | [0] |                    | -    | R — Function reserved.                                                                                                                                                                                                                                                            |
| P6_6     | L14     | -        | 119     | 83      |     | N;<br>PU           | 1/0  | GPIO0[5] — General purpose digital input/output pin.                                                                                                                                                                                                                              |
|          |         |          |         |         |     |                    | 0    | EMC_BLS1 — LOW active Byte Lane select signal 1.                                                                                                                                                                                                                                  |
|          |         |          |         |         |     |                    | 1/0  | SGPI05 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
|          |         |          |         |         |     |                    |      | overcurrent condition; this signal monitors over-current on<br>the USB bus (external circuitry required to detect<br>over-current condition).                                                                                                                                     |
|          |         |          |         |         |     |                    | -    | R — Function reserved.                                                                                                                                                                                                                                                            |
|          |         |          |         |         |     |                    | I    | T2_CAP3 — Capture input 3 of timer 2.                                                                                                                                                                                                                                             |
|          |         |          |         |         |     |                    | -    | R — Function reserved.                                                                                                                                                                                                                                                            |
|          |         |          |         |         |     |                    | -    | R — Function reserved.                                                                                                                                                                                                                                                            |

 Table 3.
 Pin description ...continued

### 32-bit ARM Cortex-M4/M0 microcontroller

| Pin name | LBGA256 | TFBGA100 | LQFP208 | LQFP144 |     | Reset state | Type | Description                                                      |
|----------|---------|----------|---------|---------|-----|-------------|------|------------------------------------------------------------------|
| PD_11    | N9      | -        | 88      | -       | [2] | N;          | -    | R — Function reserved.                                           |
|          |         |          |         |         |     | PU          | -    | R — Function reserved.                                           |
|          |         |          |         |         |     |             | 0    | EMC_CS3 — LOW active Chip Select 3 signal.                       |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                           |
|          |         |          |         |         |     |             | I/O  | GPIO6[25] — General purpose digital input/output pin.            |
|          |         |          |         |         |     |             | I/O  | USB1_ULPI_D0 — ULPI link bidirectional data line 0.              |
|          |         |          |         |         |     |             | 0    | CTOUT_14 — SCT output 14. Match output 2 of timer 3.             |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                           |
| PD_12    | N11     | -        | 94      | -       | [2] | N;          | -    | R — Function reserved.                                           |
|          |         |          |         |         |     | PU          | -    | R — Function reserved.                                           |
|          |         |          |         |         |     |             | 0    | EMC_CS2 — LOW active Chip Select 2 signal.                       |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                           |
|          |         |          |         |         |     |             | I/O  | GPIO6[26] — General purpose digital input/output pin.            |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                           |
|          |         |          |         |         |     |             | 0    | <b>CTOUT_10</b> — SCT output 10. Match output 3 of timer 3.      |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                           |
| PD_13    | T14     | -        | 97      | -       | [2] | N;          | -    | R — Function reserved.                                           |
|          |         |          |         |         |     | PU          | I    | <b>CTIN_0</b> —SCT input 0. Capture input 0 of timer 0, 1, 2, 3. |
|          |         |          |         |         |     |             | 0    | <b>EMC_BLS2</b> — LOW active Byte Lane select signal 2.          |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                           |
|          |         |          |         |         |     |             | I/O  | <b>GPIO6[27]</b> — General purpose digital input/output pin.     |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                           |
|          |         |          |         |         |     |             | 0    | <b>CTOUT_13</b> — SCT output 13. Match output 3 of timer 3.      |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                           |
| PD_14    | R13     | -        | 99      | -       | [2] | N;<br>DU    | -    | R — Function reserved.                                           |
|          |         |          |         |         |     | FU          | -    | R — Function reserved.                                           |
|          |         |          |         |         |     |             | 0    | EMC_DYCS2 — SDRAM chip select 2.                                 |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                           |
|          |         |          |         |         |     |             | I/O  | <b>GPIO6[28]</b> — General purpose digital input/output pin.     |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                           |
|          |         |          |         |         |     |             | 0    | <b>CTOUT_11</b> — SCT output 11. Match output 3 of timer 2.      |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                           |

 Table 3.
 Pin description ...continued

#### 32-bit ARM Cortex-M4/M0 microcontroller

• Each slice has a 32-bit pattern match filter.

### 7.18 AHB peripherals

#### 7.18.1 General Purpose DMA

The DMA controller allows peripheral-to memory, memory-to-peripheral, peripheral-to-peripheral, and memory-to-memory transactions. Each DMA stream provides unidirectional serial DMA transfers for a single source and destination. For example, a bidirectional port requires one stream for transmit and one for receives. The source and destination areas can each be either a memory region or a peripheral for master 1, but only memory for master 0.

#### 7.18.1.1 Features

- Eight DMA channels. Each channel can support a unidirectional transfer.
- 16 DMA request lines.
- Single DMA and burst DMA request signals. Each peripheral connected to the DMA Controller can assert either a burst DMA request or a single DMA request. The DMA burst size is set by programming the DMA Controller.
- Memory-to-memory, memory-to-peripheral, peripheral-to-memory, and peripheral-to-peripheral transfers are supported.
- Scatter or gather DMA is supported through the use of linked lists. This means that the source and destination areas do not have to occupy contiguous areas of memory.
- Hardware DMA channel priority.
- AHB slave DMA programming interface. The DMA Controller is programmed by writing to the DMA control registers over the AHB slave interface.
- Two AHB bus masters for transferring data. These interfaces transfer data when a DMA request goes active. Master 1 can access memories and peripherals, master 0 can access memories only.
- 32-bit AHB master bus width.
- Incrementing or non-incrementing addressing for source and destination.
- Programmable DMA burst size. The DMA burst size can be programmed to more efficiently transfer data.
- Internal four-word FIFO per channel.
- Supports 8, 16, and 32-bit wide transactions.
- Big-endian and little-endian support. The DMA Controller defaults to little-endian mode on reset.
- An interrupt to the processor can be generated on a DMA completion or when a DMA error has occurred.
- Raw interrupt status. The DMA error and DMA count raw interrupt status can be read prior to masking.

### 7.18.2 SPI Flash Interface (SPIFI)

The SPI Flash Interface allows low-cost serial flash memories to be connected to the ARM Cortex-M4 processor with little performance penalty compared to parallel flash devices with higher pin count.

#### 32-bit ARM Cortex-M4/M0 microcontroller

#### 7.23.7 System PLL1

The PLL1 accepts an input clock frequency from an external oscillator in the range of 1 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz. This range is possible through an additional divider in the loop to keep the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider can be set to divide by 2, 4, 8, or 16 to produce the output clock. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset. After reset, software can enable the PLL. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100  $\mu$ s.

#### 7.23.8 Reset Generation Unit (RGU)

The RGU allows generation of independent reset signals for individual blocks and peripherals on the LPC435x/3x/2x/1x.

#### 7.23.9 Power Management Controller (PMC)

The PMC controls the power to the cores, peripherals, and memories.

The LPC435x/3x/2x/1x support the following power modes in order from highest to lowest power consumption:

- 1. Active mode
- 2. Sleep mode
- 3. Power-down modes:
  - a. Deep-sleep mode
  - b. Power-down mode
  - c. Deep power-down mode

Active mode and sleep mode apply to the state of the core. In a dual-core system, either core can be in active or sleep mode independently of the other core.

If the core is in Active mode, it is fully operational and can access peripherals and memories as configured by software. If the core is in Sleep mode, it receives no clocks, but peripherals and memories remain running.

Either core can enter sleep mode from active mode independently of the other core and while the other core remains in active mode or is in sleep mode.

Power-down modes apply to the entire system. In the Power-down modes, both cores and all peripherals except for peripherals in the always-on power domain are shut down. Memories can remain powered for retaining memory contents as defined by the individual power-down mode.

Either core in active mode can put the part into one of the three power down modes if the core is enabled to do so. If both cores are enabled for putting the system into power-down, then the system enters power-down only once both cores have received a WFI or WFE instruction.

### **NXP Semiconductors**

## LPC435x/3x/2x/1x

32-bit ARM Cortex-M4/M0 microcontroller



### 7.23.11 Code security (Code Read Protection - CRP)

CRP enables different levels of security so that access to the on-chip flash and use of the JTAG and ISP can be restricted. CRP is invoked by programming a specific pattern into a dedicated flash location. IAP commands are not affected by CRP.

#### 32-bit ARM Cortex-M4/M0 microcontroller

### 9. Thermal characteristics

The average chip junction temperature,  $T_{j}\,(^{\circ}C),$  can be calculated using the following equation:

$$T_j = T_{amb} + (P_D \times R_{th(j-a)}) \tag{1}$$

- T<sub>amb</sub> = ambient temperature (°C),
- R<sub>th(j-a)</sub> = the package junction-to-ambient thermal resistance (°C/W)
- P<sub>D</sub> = sum of internal and I/O power dissipation

The internal power dissipation is the product of  $I_{DD}$  and  $V_{DD}$ . The I/O power dissipation of the I/O pins is often small and many times can be negligible. However it can be significant in some applications.

#### Table 8.Thermal characteristics

| Symbol              | Parameter        | Conditions | Min | Тур | Мах | Unit |
|---------------------|------------------|------------|-----|-----|-----|------|
| T <sub>j(max)</sub> | maximum junction | -          | -   | -   | 125 | °C   |
|                     | temperature      |            |     |     |     |      |

#### Table 9. Thermal resistance (LQFP packages)

| Symbol               | Parameter                                   | Conditions                                     | Thermal resistance in °C/W<br>±15 % |         |  |  |
|----------------------|---------------------------------------------|------------------------------------------------|-------------------------------------|---------|--|--|
|                      |                                             |                                                | LQFP144                             | LQFP208 |  |  |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | JEDEC (4.5 in × 4 in); still air               | 38                                  | 31      |  |  |
|                      |                                             | Single-layer (4.5 in $\times$ 3 in); still air | 50                                  | 39      |  |  |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case    | -                                              | 11                                  | 10      |  |  |

#### Table 10. Thermal resistance value (BGA packages)

| Symbol               | Parameter                                   | Conditions                            | Thermal resistance in °C/W ±15 % |          |  |  |
|----------------------|---------------------------------------------|---------------------------------------|----------------------------------|----------|--|--|
|                      |                                             |                                       | LBGA256                          | TFBGA100 |  |  |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | JEDEC (4.5 in × 4 in);<br>still air   | 29                               | 46       |  |  |
|                      |                                             | 8-layer (4.5 in × 3 in);<br>still air | 24                               | 37       |  |  |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case    |                                       | 14                               | 11       |  |  |

### **NXP Semiconductors**

## LPC435x/3x/2x/1x

120

32-bit ARM Cortex-M4/M0 microcontroller



Deep-sleep mode



Fig 17. Typical supply current versus temperature in Deep power-down mode





Conditions:  $V_{BAT}$  = 3.6 V.  $V_{DD(REG)(3V3)}$  not present.



#### 32-bit ARM Cortex-M4/M0 microcontroller



Conditions:  $V_{DD(REG)(3V3)} = V_{DD(IO)} = 3.3$  V; normal-drive; EHD = 0x0.





Conditions:  $V_{DD(REG)(3V3)} = V_{DD(IO)} = 3.3 \text{ V};$ medium-drive; EHD = 0x1.







32-bit ARM Cortex-M4/M0 microcontroller





### 11.11 USART interface

#### Table 26. USART dynamic characteristics

 $T_{amb} = -40 \text{ °C to } 105 \text{ °C}; 2.4 \text{ V} \le V_{DD(REG)(3V3)} \le 3.6 \text{ V}; 2.7 \text{ V} \le V_{DD(IO)} \le 3.6 \text{ V}; C_L = 20 \text{ pF.}$ sampled at 10 % and 90 % of the signal level; EHS = 1 for all pins. Simulated values.

| Symbol             | Parameter              | Min  | Max  | Unit |
|--------------------|------------------------|------|------|------|
| USART master (ir   | n synchronous mode)    |      |      |      |
| t <sub>su(D)</sub> | data input set-up time | 26.6 | -    | ns   |
| t <sub>h(D)</sub>  | data input hold time   | 0    | -    | ns   |
| t <sub>v(Q)</sub>  | data output valid time | 0    | 10.4 | ns   |
| USART slave (in s  | synchronous mode)      |      |      |      |
| t <sub>su(D)</sub> | data input set-up time | 2.4  | -    | ns   |
| t <sub>h(D)</sub>  | data input hold time   | 0    | -    | ns   |
| t <sub>v(Q)</sub>  | data output valid time | 4.3  | 24.3 | ns   |

#### 32-bit ARM Cortex-M4/M0 microcontroller

### 11.12 SSP interface

#### Table 27. Dynamic characteristics: SSP pins in SPI mode

 $T_{amb} = -40$  °C to +105 °C; 2.4 V  $\leq V_{DD(REG)(3V3)} \leq 3.6$  V; 2.7 V  $\leq V_{DD(IO)} \leq 3.6$  V;  $C_L = 20$  pF; sampled at 10 % and 90 % of the signal level; EHS = 1 for all pins. Simulated values.

| Symbol               | Parameter                 | Conditions                                                  |     | Min                           | Тур | Max                            | Unit |
|----------------------|---------------------------|-------------------------------------------------------------|-----|-------------------------------|-----|--------------------------------|------|
| SSP mas              | ter                       |                                                             |     |                               |     |                                |      |
| T <sub>cy(clk)</sub> | clock cycle time          | full-duplex mode                                            | [1] | $1/(25.5 \times 10^{6})$      | -   | -                              | S    |
|                      |                           | when only transmitting                                      |     | 1/(51 × 10 <sup>6</sup> )     | -   | -                              | S    |
| t <sub>DS</sub>      | data set-up time          | in SPI mode                                                 |     | 12.2                          | -   | -                              | ns   |
| t <sub>DH</sub>      | data hold time            | in SPI mode                                                 |     | -3.6                          | -   | -                              | ns   |
| t <sub>v(Q)</sub>    | data output valid<br>time | in SPI mode                                                 |     | -                             | -   | 6.7                            | ns   |
| t <sub>h(Q)</sub>    | data output hold<br>time  | in SPI mode                                                 |     | -1.7                          | -   | -                              | ns   |
| t <sub>lead</sub>    | lead time                 | continuous transfer mode<br>SPI mode; CPOL = 0;<br>CPHA = 0 |     | T <sub>cy(clk)</sub> + 3.3    | -   | T <sub>cy(clk)</sub> + 8.2     | ns   |
|                      |                           | SPI mode; CPOL = 0;<br>CPHA = 1                             |     | $0.5 	imes T_{cy(clk)}$ + 3.3 | -   | $0.5 \times T_{cy(clk)}$ + 8.2 | ns   |
|                      |                           | SPI mode; CPOL = 1;<br>CPHA = 0                             |     | $T_{cy(clk)}$ + 3.3           | -   | T <sub>cy(clk)</sub> + 8.2     | ns   |
|                      |                           | SPI mode; CPOL = 1;<br>CPHA = 1                             |     | $0.5\times T_{cy(clk)} + 3.3$ | -   | $0.5 	imes T_{cy(clk)}$ + 8.2  | ns   |
|                      |                           | synchronous serial<br>frame mode                            |     | $0.5 	imes T_{cy(clk)}$ + 3.3 | -   | $0.5 \times T_{cy(clk)}$ + 8.2 | ns   |
|                      |                           | microwire frame format                                      |     | $T_{cy(clk)}$ + 3.3           | -   | T <sub>cy(clk)</sub> + 8.2     | ns   |
| t <sub>lag</sub>     | lag time                  | continuous transfer mode<br>SPI mode; CPOL = 0;<br>CPHA = 0 |     | $0.5 	imes T_{cy(clk)}$       | -   | -                              | ns   |
|                      |                           | SPI mode; CPOL = 0;<br>CPHA = 1                             |     | T <sub>cy(clk)</sub>          | -   | -                              | ns   |
|                      |                           | SPI mode; CPOL = 1;<br>CPHA = 0                             |     | $0.5 \times T_{cy(clk)}$      | -   | -                              | ns   |
|                      |                           | SPI mode; CPOL = 1;<br>CPHA = 1                             |     | T <sub>cy(clk)</sub>          | -   | -                              | ns   |
|                      |                           | synchronous serial<br>frame mode                            |     | T <sub>cy(clk)</sub>          | -   | -                              | ns   |
|                      |                           | microwire frame format                                      |     | $0.5\times T_{cy(clk)}$       | -   | -                              | ns   |

#### 32-bit ARM Cortex-M4/M0 microcontroller

| Symbol             | Parameter              | Conditions                |            | Min                    | Тур | Max                  | Unit |
|--------------------|------------------------|---------------------------|------------|------------------------|-----|----------------------|------|
| t <sub>su(D)</sub> | data input set-up time |                           |            | 2                      | -   | -                    | ns   |
| t <sub>h(D)</sub>  | data input hold time   |                           | <u>[1]</u> | T <sub>SGPIO</sub> + 2 | -   | -                    | ns   |
| t <sub>su(D)</sub> | data input set-up time | sampled by<br>SGPIO_CLOCK | <u>[1]</u> | T <sub>SGPIO</sub> + 2 | -   | -                    | ns   |
| t <sub>h(D)</sub>  | data input hold time   | sampled by<br>SGPIO_CLOCK | [1]        | T <sub>SGPIO</sub> + 2 | -   | -                    | ns   |
| t <sub>v(Q)</sub>  | data output valid time |                           | [1]        | -                      | -   | $2 \times T_{SGPIO}$ | ns   |
| t <sub>h(Q)</sub>  | data output hold time  |                           | <u>[1]</u> | T <sub>SGPIO</sub>     | -   |                      | ns   |
| t <sub>v(Q)</sub>  | data output valid time | sampled by<br>SGPIO_CLOCK | <u>[1]</u> | -3                     | -   | 3                    | ns   |
| t <sub>h(Q)</sub>  | data output hold time  | sampled by<br>SGPIO_CLOCK | [1]        | -3                     | -   | 3                    | ns   |

#### Table 30. Dynamic characteristics: SGPIO

 $T_{amb} = -40$  °C to +105 °C; 2.4 V  $\leq V_{DD(REG)(3V3)} \leq 3.6$  V; 2.7 V  $\leq V_{DD(IO)} \leq 3.6$  V. Simulated values.

[1] SGPIO\_CLOCK is the internally generated SGPIO clock.  $T_{SGPIO} = 1/f_{SGPIO_CLOCK}$ .



### **NXP Semiconductors**

## LPC435x/3x/2x/1x

32-bit ARM Cortex-M4/M0 microcontroller



32-bit ARM Cortex-M4/M0 microcontroller

### 15. Soldering



### 32-bit ARM Cortex-M4/M0 microcontroller

| Document ID          | Release date                                                                                                                                                                   | Data sheet status                                                                 | Change notice                         | Supersedes                        |  |  |  |  |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------|-----------------------------------|--|--|--|--|
| Modifications:       | Updated Section 1 "General description".                                                                                                                                       |                                                                                   |                                       |                                   |  |  |  |  |
|                      | <ul> <li>Minimum operating voltage changed from 2.2 V to 2.4 V for V<sub>DD(REG)(3V3)</sub>, V<sub>DD(IO)</sub>, V<sub>DDA(3V3)</sub>, V<sub>BAT</sub> in Table 11.</li> </ul> |                                                                                   |                                       |                                   |  |  |  |  |
|                      | <ul> <li>Operating</li> </ul>                                                                                                                                                  | temperature corrected in Tab                                                      | ole 27. Tamb = T <sub>ar</sub>        | <sub>nb</sub> = -40 °C to 105 °C. |  |  |  |  |
|                      | <ul> <li>Max and min values of parameters t<sub>lag</sub> and t<sub>lead</sub> corrected for SSP master mode in<br/>Table 27.</li> </ul>                                       |                                                                                   |                                       |                                   |  |  |  |  |
|                      | Figure 32                                                                                                                                                                      | "SSP in SPI mode and SPI s                                                        | lave timing" updat                    | ed.                               |  |  |  |  |
|                      | <ul> <li>Typical val<br/>and max n</li> </ul>                                                                                                                                  | lues for parameters t <sub>DS</sub> , t <sub>DH</sub> , t<br>numbers in Table 25. | $t_{v(Q)}, t_{h(Q)}$ for SSP          | slave mode replaced by min        |  |  |  |  |
|                      | <ul> <li>Parameters t<sub>lead</sub>, t<sub>lag</sub>, and t<sub>d</sub> added to SSP slave mode in Table 27.</li> </ul>                                                       |                                                                                   |                                       |                                   |  |  |  |  |
|                      | <ul> <li>SPIFI timing data restated for CL = 20 pF in Table 29 "Dynamic characteristics:<br/>SPIFI".</li> </ul>                                                                |                                                                                   |                                       |                                   |  |  |  |  |
|                      | <ul> <li>USART timing added for master and slave mode in Figure 30 "USART timing".</li> </ul>                                                                                  |                                                                                   |                                       |                                   |  |  |  |  |
|                      | <ul> <li>USB0_VB</li> </ul>                                                                                                                                                    | US changed to input only. Se                                                      | e Table 3 "Pin de                     | scription".                       |  |  |  |  |
|                      | <ul> <li>Changed t</li> </ul>                                                                                                                                                  | the flash erase time (t <sub>er</sub> ) to 10                                     | 0ms. See Table 1                      | 5.                                |  |  |  |  |
|                      | <ul> <li>Updated E</li> </ul>                                                                                                                                                  | Dynamic characteristics: SD/N                                                     | /IMC table. See Ta                    | able 37.                          |  |  |  |  |
|                      | Added Bar                                                                                                                                                                      | nd gap characteristics table.                                                     | See Table 14.                         |                                   |  |  |  |  |
|                      | <ul> <li>Updated T</li> </ul>                                                                                                                                                  | able 2: Motor control PWM ir                                                      | nstead of PWM.                        |                                   |  |  |  |  |
|                      | <ul> <li>Updated E</li> </ul>                                                                                                                                                  | Dynamic characteristics: USB                                                      | 0 and USB1 pins                       | (full-speed). See Table 34.       |  |  |  |  |
|                      | <ul> <li>Added a ta<br/>0x0 in STA</li> </ul>                                                                                                                                  | able note: The values in the ta<br>ATICWAITTURN register. See                     | able have been ca<br>Table 31.        | alculated with WAITTURN =         |  |  |  |  |
|                      | Added a re                                                                                                                                                                     | emark to Table 34.                                                                |                                       |                                   |  |  |  |  |
|                      | <ul> <li>Updated T<br/>and 1; rem</li> </ul>                                                                                                                                   | able 13 "BOD static characte<br>noved Reset levels 0 and 1. N                     | ristics[1]". Remov<br>lot applicable. | ed BOD interrupt levels 0         |  |  |  |  |
| LPC435X_3X_2X_1X v.4 | 20140819                                                                                                                                                                       | Product data sheet                                                                | -                                     | LPC435X_3X_2X_1X v.3              |  |  |  |  |

 Table 47.
 Revision history ...continued

32-bit ARM Cortex-M4/M0 microcontroller

### 19. Legal information

### **19.1** Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 19.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 19.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP Semiconductors N.V. 2016. All rights reserved.

LPC435X 3X 2X 1X