# E·XFL

### Intel - EPF81500ARC304-2 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 162                                                         |
| Number of Logic Elements/Cells | 1296                                                        |
| Total RAM Bits                 | -                                                           |
| Number of I/O                  | 208                                                         |
| Number of Gates                | 16000                                                       |
| Voltage - Supply               | 4.75V ~ 5.25V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 70°C (TA)                                             |
| Package / Case                 | 304-BFQFP                                                   |
| Supplier Device Package        | 304-RQFP (40x40)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf81500arc304-2 |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| JTAG BST circuitry | Yes | No | Yes | Yes | No | Yes |
|--------------------|-----|----|-----|-----|----|-----|

# ...and More Features

Peripheral register for fast setup and clock-to-output delay
 Fabricated on an educated CDAM succession

- Fabricated on an advanced SRAM process
  - Available in a variety of packages with 84 to 304 pins (see Table 2)
    Software design support and automatic place-and-route provided by the Altera<sup>®</sup> MAX+PLUS<sup>®</sup> II development system for Windows-based PCs, as well as Sun SPARCstation, HP 9000 Series 700/800, and IBM RISC System/6000 workstations
  - Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and Veribest

| Table 2. FLE | X 8000 F           | Package             | Options             | & I/O Pil           | n Count            | Not                | e (1)               |                    |                    |                     |                    |                     |
|--------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|---------------------|--------------------|--------------------|---------------------|--------------------|---------------------|
| Device       | 84-<br>Pin<br>PLCC | 100-<br>Pin<br>TQFP | 144-<br>Pin<br>TQFP | 160-<br>Pin<br>PQFP | 160-<br>Pin<br>PGA | 192-<br>Pin<br>PGA | 208-<br>Pin<br>PQFP | 225-<br>Pin<br>BGA | 232-<br>Pin<br>PGA | 240-<br>Pin<br>PQFP | 280-<br>Pin<br>PGA | 304-<br>Pin<br>RQFP |
| EPF8282A     | 68                 | 78                  |                     |                     |                    |                    |                     |                    |                    |                     |                    |                     |
| EPF8282AV    |                    | 78                  |                     |                     |                    |                    |                     |                    |                    |                     |                    |                     |
| EPF8452A     | 68                 | 68                  |                     | 120                 | 120                |                    |                     |                    |                    |                     |                    |                     |
| EPF8636A     | 68                 |                     |                     | 118                 |                    | 136                | 136                 |                    |                    |                     |                    |                     |
| EPF8820A     |                    |                     | 112                 | 120                 |                    | 152                | 152                 | 152                |                    |                     |                    |                     |
| EPF81188A    |                    |                     |                     |                     |                    |                    | 148                 |                    | 184                | 184                 |                    |                     |
| EPF81500A    |                    |                     |                     |                     |                    |                    |                     |                    |                    | 181                 | 208                | 208                 |

#### Note:

(1) FLEX 8000 device package types include plastic J-lead chip carrier (PLCC), thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), ball-grid array (BGA), and pin-grid array (PGA) packages.

# General Description

Altera's Flexible Logic Element MatriX (FLEX<sup>®</sup>) family combines the benefits of both erasable programmable logic devices (EPLDs) and fieldprogrammable gate arrays (FPGAs). The FLEX 8000 device family is ideal for a variety of applications because it combines the fine-grained architecture and high register count characteristics of FPGAs with the high speed and predictable interconnect delays of EPLDs. Logic is implemented in LEs that include compact 4-input look-up tables (LUTs) and programmable registers. High performance is provided by a fast, continuous network of routing resources. FLEX 8000 devices provide a large number of storage elements for applications such as digital signal processing (DSP), wide-data-path manipulation, and data transformation. These devices are an excellent choice for bus interfaces, TTL integration, coprocessor functions, and high-speed controllers. The high-pin-count packages can integrate multiple 32-bit buses into a single device. Table 3 shows FLEX 8000 performance and LE requirements for typical applications.

| Application             | LEs Used |     | Speed Grade |     | Units |
|-------------------------|----------|-----|-------------|-----|-------|
|                         |          | A-2 | A-3         | A-4 |       |
| 16-bit loadable counter | 16       | 125 | 95          | 83  | MHz   |
| 16-bit up/down counter  | 16       | 125 | 95          | 83  | MHz   |
| 24-bit accumulator      | 24       | 87  | 67          | 58  | MHz   |
| 16-bit address decode   | 4        | 4.2 | 4.9         | 6.3 | ns    |
| 16-to-1 multiplexer     | 10       | 6.6 | 7.9         | 9.5 | ns    |

All FLEX 8000 device packages provide four dedicated inputs for synchronous control signals with large fan-outs. Each I/O pin has an associated register on the periphery of the device. As outputs, these registers provide fast clock-to-output times; as inputs, they offer quick setup times.

The logic and interconnections in the FLEX 8000 architecture are configured with CMOS SRAM elements. FLEX 8000 devices are configured at system power-up with data stored in an industry-standard parallel EPROM or an Altera serial configuration devices, or with data provided by a system controller. Altera offers the EPC1, EPC1213, EPC1064, and EPC1441 configuration devices, which configure FLEX 8000 devices via a serial data stream. Configuration data can also be stored in an industry-standard 32 K × 8 bit or larger configuration device, or downloaded from system RAM. After a FLEX 8000 device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Because reconfiguration requires less than 100 ms, realtime changes can be made during system operation. For information on how to configure FLEX 8000 devices, go to the following documents:

- Configuration Devices for APEX & FLEX Devices Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- *Application Note 33 (Configuring FLEX 8000 Devices)*
- Application Note 38 (Configuring Multiple FLEX 8000 Devices)

FLEX 8000 devices contain an optimized microprocessor interface that permits the microprocessor to configure FLEX 8000 devices serially, in parallel, synchronously, or asynchronously. The interface also enables the microprocessor to treat a FLEX 8000 device as memory and configure the device by writing to a virtual memory location, making it very easy for the designer to create configuration software.

The FLEX 8000 family is supported by Altera's MAX+PLUS II development system, a single, integrated package that offers schematic, text—including the Altera Hardware Description Language (AHDL), VHDL, and Verilog HDL—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The MAX+PLUS II software provides EDIF 2 0 0 and 3 0 0, library of parameterized modules (LPM), VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industrystandard PC- and UNIX workstation-based EDA tools. The MAX+PLUS II software runs on Windows-based PCs and Sun SPARCstation, HP 9000 Series 700/800, and IBM RISC System/6000 workstations.

The MAX+PLUS II software interfaces easily with common gate array EDA tools for synthesis and simulation. For example, the MAX+PLUS II software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the MAX+PLUS II software contains EDA libraries that use device-specific features such as carry chains, which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the MAX+PLUS II development system includes DesignWare functions that are optimized for the FLEX 8000 architecture.



Functional Description For more information on the MAX+PLUS II software, go to the *MAX+PLUS II Programmable Logic Development System & Software Data Sheet*.

The FLEX 8000 architecture incorporates a large matrix of compact building blocks called logic elements (LEs). Each LE contains a 4-input LUT that provides combinatorial logic capability and a programmable register that offers sequential logic capability. The fine-grained structure of the LE provides highly efficient logic implementation.

Eight LEs are grouped together to form a logic array block (LAB). Each FLEX 8000 LAB is an independent structure with common inputs, interconnections, and control signals. The LAB architecture provides a coarse-grained structure for high device performance and easy routing.

Each LAB provides four control signals that can be used in all eight LEs. Two of these signals can be used as clocks, and the other two for clear/preset control. The LAB control signals can be driven directly from a dedicated input pin, an I/O pin, or any internal signal via the LAB local interconnect. The dedicated inputs are typically used for global clock, clear, or preset signals because they provide synchronous control with very low skew across the device. FLEX 8000 devices support up to four individual global clock, clear, or preset control signals. If logic is required on a control signal, it can be generated in one or more LEs in any LAB and driven into the local interconnect of the target LAB.

#### Logic Element

The logic element (LE) is the smallest unit of logic in the FLEX 8000 architecture, with a compact size that provides efficient logic utilization. Each LE contains a 4-input LUT, a programmable flipflop, a carry chain, and cascade chain. Figure 3 shows a block diagram of an LE.



The LUT is a function generator that can quickly compute any function of four variables. The programmable flipflop in the LE can be configured for D, T, JK, or SR operation. The clock, clear, and preset control signals on the flipflop can be driven by dedicated input pins, general-purpose I/O pins, or any internal logic. For purely combinatorial functions, the flipflop is bypassed and the output of the LUT goes directly to the output of the LE.



Figure 4. FLEX 8000 Carry Chain Operation

#### Cascade Chain

With the cascade chain, the FLEX 8000 architecture can implement functions that have a very wide fan-in. Adjacent LUTs can be used to compute portions of the function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a delay as low as 0.6 ns per LE.

#### Internal Tri-State Emulation

Internal tri-state emulation provides internal tri-stating without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable signals select the signal that drives the bus. However, if multiple output enable signals are active, contending signals can be driven onto the bus. Conversely, if no output enable signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The MAX+PLUS II software automatically implements tri-state bus functionality with a multiplexer.

#### Clear & Preset Logic Control

Logic for the programmable register's clear and preset functions is controlled by the DATA3, LABCTRL1, and LABCTRL2 inputs to the LE. The clear and preset control structure of the LE is used to asynchronously load signals into a register. The register can be set up so that LABCTRL1 implements an asynchronous load. The data to be loaded is driven to DATA3; when LABCTRL1 is asserted, DATA3 is loaded into the register.

During compilation, the MAX+PLUS II Compiler automatically selects the best control signal implementation. Because the clear and preset functions are active-low, the Compiler automatically assigns a logic high to an unused clear or preset.

The clear and preset logic is implemented in one of the following six asynchronous modes, which are chosen during design entry. LPM functions that use registers will automatically use the correct asynchronous mode. See Figure 7.

- Clear only
- Preset only
- Clear and preset
- Load with clear
- Load with preset
- Load without clear or preset

#### FastTrack Interconnect

In the FLEX 8000 architecture, connections between LEs and device I/O pins are provided by the FastTrack Interconnect, a series of continuous horizontal (row) and vertical (column) routing channels that traverse the entire FLEX 8000 device. This device-wide routing structure provides predictable performance even in complex designs. In contrast, the segmented routing structure in FPGAs requires switch matrices to connect a variable number of routing paths, which increases the delays between logic resources and reduces performance.

The LABs within FLEX 8000 devices are arranged into a matrix of columns and rows. Each row of LABs has a dedicated row interconnect that routes signals both into and out of the LABs in the row. The row interconnect can then drive I/O pins or feed other LABs in the device. Figure 8 shows how an LE drives the row and column interconnect.

Figure 8. FLEX 8000 LAB Connections to Row & Column Interconnect





#### Figure 10. FLEX 8000 IOE

Numbers in parentheses are for EPF81500A devices only.



#### Row-to-IOE Connections

Figure 11 illustrates the connection between row interconnect channels and IOEs. An input signal from an IOE can drive two separate row channels. When an IOE is used as an output, the signal is driven by an *n*-to-1 multiplexer that selects the row channels. The size of the multiplexer varies with the number of columns in a device. EPF81500A devices use a 27-to-1 multiplexer; EPF81188A, EPF8820A, EPF8636A, and EPF8452A devices use a 21-to-1 multiplexer; and EPF8282A and EPF8282AV devices use a 13-to-1 multiplexer. Eight IOEs are connected to each side of the row channels.

| Table 1          | 2. FLEX 8000 5.0-V Device Ca | pacitance Note (8)                  |     |     |      |
|------------------|------------------------------|-------------------------------------|-----|-----|------|
| Symbol           | Parameter                    | Conditions                          | Min | Max | Unit |
| C <sub>IN</sub>  | Input capacitance            | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |
| C <sub>OUT</sub> | Output capacitance           | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |

#### Notes to tables:

(1) See the Operating Requirements for Altera Devices Data Sheet.

- (2) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 7.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) The maximum  $V_{CC}$  rise time is 100 ms.
- (4) Numbers in parentheses are for industrial-temperature-range devices.
- (5) Typical values are for  $T_A = 25^\circ \text{ C}$  and  $V_{CC} = 5.0 \text{ V}$ .
- (6) These values are specified in Table 10 on page 28.
- (7) The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current; the I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current.
- (8) Capacitance is sample-tested only.

Tables 13 through 16 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for 3.3-V FLEX 8000 devices.

| Table 1          | 3. FLEX 8000 3.3-V Device A | bsolute Maximum Ratings Note | e (1) |     |      |
|------------------|-----------------------------|------------------------------|-------|-----|------|
| Symbol           | Parameter                   | Conditions                   | Min   | Max | Unit |
| V <sub>CC</sub>  | Supply voltage              | With respect to ground (2)   | -2.0  | 5.3 | V    |
| VI               | DC input voltage            |                              | -2.0  | 5.3 | V    |
| I <sub>OUT</sub> | DC output current, per pin  |                              | -25   | 25  | mA   |
| T <sub>STG</sub> | Storage temperature         | No bias                      | -65   | 150 | °C   |
| T <sub>AMB</sub> | Ambient temperature         | Under bias                   | -65   | 135 | °C   |
| TJ               | Junction temperature        | Plastic packages, under bias |       | 135 | °C   |

| Table 1         | 4. FLEX 8000 3.3-V Device I | Recommended Operating Condition | ons  |                       |      |
|-----------------|-----------------------------|---------------------------------|------|-----------------------|------|
| Symbol          | Parameter                   | Conditions                      | Min  | Max                   | Unit |
| V <sub>CC</sub> | Supply voltage              | (3)                             | 3.0  | 3.6                   | V    |
| VI              | Input voltage               |                                 | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| Vo              | Output voltage              |                                 | 0    | V <sub>CC</sub>       | V    |
| Τ <sub>Α</sub>  | Operating temperature       | For commercial use              | 0    | 70                    | °C   |
| t <sub>R</sub>  | Input rise time             |                                 |      | 40                    | ns   |
| t <sub>F</sub>  | Input fall time             |                                 |      | 40                    | ns   |



Figure 18. Output Drive Characteristics of EPF8282AV Devices

# **Timing Model**

The continuous, high-performance FastTrack Interconnect routing structure ensures predictable performance and accurate simulation and timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and hence have unpredictable performance. Timing simulation and delay prediction are available with the MAX+PLUS II Simulator and Timing Analyzer, or with industry-standard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides point-to-point timing delay information, setup and hold time prediction, and device-wide performance analysis.

Tables 17 through 20 describe the FLEX 8000 timing parameters and their symbols.

Altera Corporation



# Figure 19. FLEX 8000 Timing Model

| Symbol             |     |     | Speed | Grade |     |     | Unit |
|--------------------|-----|-----|-------|-------|-----|-----|------|
|                    | A   | -2  | A     | -3    | A   | -4  |      |
|                    | Min | Max | Min   | Мах   | Min | Мах |      |
| t <sub>LUT</sub>   |     | 2.0 |       | 2.5   |     | 3.2 | ns   |
| t <sub>CLUT</sub>  |     | 0.0 |       | 0.0   |     | 0.0 | ns   |
| t <sub>RLUT</sub>  |     | 0.9 |       | 1.1   |     | 1.5 | ns   |
| t <sub>GATE</sub>  |     | 0.0 |       | 0.0   |     | 0.0 | ns   |
| t <sub>CASC</sub>  |     | 0.6 |       | 0.7   |     | 0.9 | ns   |
| t <sub>CICO</sub>  |     | 0.4 |       | 0.5   |     | 0.6 | ns   |
| t <sub>CGEN</sub>  |     | 0.4 |       | 0.5   |     | 0.7 | ns   |
| t <sub>CGENR</sub> |     | 0.9 |       | 1.1   |     | 1.5 | ns   |
| t <sub>C</sub>     |     | 1.6 |       | 2.0   |     | 2.5 | ns   |
| t <sub>CH</sub>    | 4.0 |     | 4.0   |       | 4.0 |     | ns   |
| t <sub>CL</sub>    | 4.0 |     | 4.0   |       | 4.0 |     | ns   |
| t <sub>CO</sub>    |     | 0.4 |       | 0.5   |     | 0.6 | ns   |
| t <sub>COMB</sub>  |     | 0.4 |       | 0.5   |     | 0.6 | ns   |
| t <sub>SU</sub>    | 0.8 |     | 1.1   |       | 1.2 |     | ns   |
| t <sub>H</sub>     | 0.9 |     | 1.1   |       | 1.5 |     | ns   |
| t <sub>PRE</sub>   |     | 0.6 |       | 0.7   |     | 0.8 | ns   |
| t <sub>CLR</sub>   |     | 0.6 |       | 0.7   |     | 0.8 | ns   |

#### Table 25. EPF8282A External Timing Parameters

| Symbol           |     |      | Speed | Grade |     |      | Unit |
|------------------|-----|------|-------|-------|-----|------|------|
|                  | A   | -2   | A     | -3    | A-  | 4    |      |
|                  | Min | Max  | Min   | Max   | Min | Мах  |      |
| t <sub>DRR</sub> |     | 15.8 |       | 19.8  |     | 24.8 | ns   |
| t <sub>ODH</sub> | 1.0 |      | 1.0   |       | 1.0 |      | ns   |

| FLEX 8000 Programmable Logic Device Family Data Sheet | t |
|-------------------------------------------------------|---|
|-------------------------------------------------------|---|

| Symbol           |     | Speed | Grade |     | Unit |
|------------------|-----|-------|-------|-----|------|
| -                | A   | -3    | A     | -4  |      |
|                  | Min | Max   | Min   | Мах |      |
| t <sub>IOD</sub> |     | 0.9   |       | 2.2 | ns   |
| tioc             |     | 1.9   |       | 2.0 | ns   |
| t <sub>IOE</sub> |     | 1.9   |       | 2.0 | ns   |
| tioco            |     | 1.0   |       | 2.0 | ns   |
| tiocoмв          |     | 0.1   |       | 0.0 | ns   |
| tiosu            | 1.8 |       | 2.8   |     | ns   |
| <sup>t</sup> іон | 0.0 |       | 0.2   |     | ns   |
| tioclr           |     | 1.2   |       | 2.3 | ns   |
| t <sub>IN</sub>  |     | 1.7   |       | 3.4 | ns   |
| t <sub>OD1</sub> |     | 1.7   |       | 4.1 | ns   |
| t <sub>OD2</sub> |     | -     |       | -   | ns   |
| tod3             |     | 5.2   |       | 7.1 | ns   |
| t <sub>XZ</sub>  |     | 1.8   |       | 4.3 | ns   |
| ZX1              |     | 1.8   |       | 4.3 | ns   |
| ZX2              |     | _     |       | -   | ns   |
| t <sub>ZX3</sub> |     | 5.3   |       | 8.3 | ns   |

| Symbol                |     | Speed | Grade |      | Unit |
|-----------------------|-----|-------|-------|------|------|
|                       | A   | -3    | A     | -4   |      |
| -                     | Min | Мах   | Min   | Max  |      |
| t <sub>LABCASC</sub>  |     | 0.4   |       | 1.3  | ns   |
| t <sub>LABCARRY</sub> |     | 0.4   |       | 0.8  | ns   |
| t <sub>LOCAL</sub>    |     | 0.8   |       | 1.5  | ns   |
| t <sub>ROW</sub>      |     | 4.2   |       | 6.3  | ns   |
| t <sub>COL</sub>      |     | 2.5   |       | 3.8  | ns   |
| t <sub>DIN_C</sub>    |     | 5.5   |       | 8.0  | ns   |
| t <sub>DIN_D</sub>    |     | 7.2   |       | 10.8 | ns   |
| t <sub>DIN IO</sub>   |     | 5.5   |       | 9.0  | ns   |

| Symbol              |     |     | Speed | Grade |     |     | Unit |
|---------------------|-----|-----|-------|-------|-----|-----|------|
|                     | A   | -2  | A     | -3    | A   | -4  |      |
|                     | Min | Max | Min   | Max   | Min | Max |      |
| t <sub>IOD</sub>    |     | 0.7 |       | 0.8   |     | 0.9 | ns   |
| t <sub>IOC</sub>    |     | 1.7 |       | 1.8   |     | 1.9 | ns   |
| t <sub>IOE</sub>    |     | 1.7 |       | 1.8   |     | 1.9 | ns   |
| t <sub>IOCO</sub>   |     | 1.0 |       | 1.0   |     | 1.0 | ns   |
| t <sub>IOCOMB</sub> |     | 0.3 |       | 0.2   |     | 0.1 | ns   |
| t <sub>IOSU</sub>   | 1.4 |     | 1.6   |       | 1.8 |     | ns   |
| t <sub>IOH</sub>    | 0.0 |     | 0.0   |       | 0.0 |     | ns   |
| t <sub>IOCLR</sub>  |     | 1.2 |       | 1.2   |     | 1.2 | ns   |
| t <sub>IN</sub>     |     | 1.5 |       | 1.6   |     | 1.7 | ns   |
| t <sub>OD1</sub>    |     | 1.1 |       | 1.4   |     | 1.7 | ns   |
| t <sub>OD2</sub>    |     | -   |       | -     |     | -   | ns   |
| t <sub>OD3</sub>    |     | 4.6 |       | 4.9   |     | 5.2 | ns   |
| t <sub>XZ</sub>     |     | 1.4 |       | 1.6   |     | 1.8 | ns   |
| t <sub>ZX1</sub>    |     | 1.4 |       | 1.6   |     | 1.8 | ns   |
| t <sub>ZX2</sub>    |     | -   |       | -     |     | -   | ns   |
| t <sub>ZX3</sub>    |     | 4.9 |       | 5.1   |     | 5.3 | ns   |

## Table 31. EPF8452A Interconnect Timing Parameters

| Symbol                |     |     | Speed | Grade |     |     | Unit |
|-----------------------|-----|-----|-------|-------|-----|-----|------|
|                       | A-2 |     | A     | -3    | A   | -4  |      |
|                       | Min | Max | Min   | Max   | Min | Max | 1    |
| t <sub>LABCASC</sub>  |     | 0.3 |       | 0.4   |     | 0.4 | ns   |
| t <sub>LABCARRY</sub> |     | 0.3 |       | 0.4   |     | 0.4 | ns   |
| t <sub>LOCAL</sub>    |     | 0.5 |       | 0.5   |     | 0.7 | ns   |
| t <sub>ROW</sub>      |     | 5.0 |       | 5.0   |     | 5.0 | ns   |
| t <sub>COL</sub>      |     | 3.0 |       | 3.0   |     | 3.0 | ns   |
| t <sub>DIN_C</sub>    |     | 5.0 |       | 5.0   |     | 5.5 | ns   |
| t <sub>DIN_D</sub>    |     | 7.0 |       | 7.0   |     | 7.5 | ns   |
| t <sub>DIN_IO</sub>   |     | 5.0 |       | 5.0   |     | 5.5 | ns   |

| Symbol              |     |     | Speed ( | Grade |     |     | Unit |
|---------------------|-----|-----|---------|-------|-----|-----|------|
|                     | A   | -2  | A-3     |       | A   | -4  |      |
|                     | Min | Max | Min     | Max   | Min | Max | 1    |
| t <sub>IOD</sub>    |     | 0.7 |         | 0.8   |     | 0.9 | ns   |
| t <sub>IOC</sub>    |     | 1.7 |         | 1.8   |     | 1.9 | ns   |
| t <sub>IOE</sub>    |     | 1.7 |         | 1.8   |     | 1.9 | ns   |
| t <sub>IOCO</sub>   |     | 1.0 |         | 1.0   |     | 1.0 | ns   |
| t <sub>IOCOMB</sub> |     | 0.3 |         | 0.2   |     | 0.1 | ns   |
| t <sub>IOSU</sub>   | 1.4 |     | 1.6     |       | 1.8 |     | ns   |
| t <sub>IOH</sub>    | 0.0 |     | 0.0     |       | 0.0 |     | ns   |
| t <sub>IOCLR</sub>  |     | 1.2 |         | 1.2   |     | 1.2 | ns   |
| t <sub>IN</sub>     |     | 1.5 |         | 1.6   |     | 1.7 | ns   |
| t <sub>OD1</sub>    |     | 1.1 |         | 1.4   |     | 1.7 | ns   |
| t <sub>OD2</sub>    |     | 1.6 |         | 1.9   |     | 2.2 | ns   |
| t <sub>OD3</sub>    |     | 4.6 |         | 4.9   |     | 5.2 | ns   |
| t <sub>XZ</sub>     |     | 1.4 |         | 1.6   |     | 1.8 | ns   |
| t <sub>ZX1</sub>    |     | 1.4 |         | 1.6   |     | 1.8 | ns   |
| t <sub>ZX2</sub>    |     | 1.9 |         | 2.1   |     | 2.3 | ns   |
| t <sub>ZX3</sub>    |     | 4.9 |         | 5.1   |     | 5.3 | ns   |

| Symbol                |     | Speed Grade |     |     |     |     |    |  |  |  |
|-----------------------|-----|-------------|-----|-----|-----|-----|----|--|--|--|
|                       | A-2 |             | A-3 |     | A-4 |     |    |  |  |  |
|                       | Min | Max         | Min | Max | Min | Max |    |  |  |  |
| t <sub>LABCASC</sub>  |     | 0.3         |     | 0.4 |     | 0.4 | ns |  |  |  |
| t <sub>LABCARRY</sub> |     | 0.3         |     | 0.4 |     | 0.4 | ns |  |  |  |
| t <sub>LOCAL</sub>    |     | 0.5         |     | 0.5 |     | 0.7 | ns |  |  |  |
| t <sub>ROW</sub>      |     | 5.0         |     | 5.0 |     | 5.0 | ns |  |  |  |
| t <sub>COL</sub>      |     | 3.0         |     | 3.0 |     | 3.0 | ns |  |  |  |
| t <sub>DIN_C</sub>    |     | 5.0         |     | 5.0 |     | 5.5 | ns |  |  |  |
| t <sub>DIN_D</sub>    |     | 7.0         |     | 7.0 |     | 7.5 | ns |  |  |  |
| t <sub>DIN_IO</sub>   |     | 5.0         |     | 5.0 |     | 5.5 | ns |  |  |  |

Г

| Symbol             |     |     | Speed | Grade |     |     | Unit |
|--------------------|-----|-----|-------|-------|-----|-----|------|
|                    | A-2 |     | A     | A-3   |     | -4  |      |
|                    | Min | Max | Min   | Max   | Min | Max |      |
| t <sub>LUT</sub>   |     | 2.0 |       | 2.5   |     | 3.2 | ns   |
| t <sub>CLUT</sub>  |     | 0.0 |       | 0.0   |     | 0.0 | ns   |
| t <sub>RLUT</sub>  |     | 0.9 |       | 1.1   |     | 1.5 | ns   |
| t <sub>GATE</sub>  |     | 0.0 |       | 0.0   |     | 0.0 | ns   |
| t <sub>CASC</sub>  |     | 0.6 |       | 0.7   |     | 0.9 | ns   |
| t <sub>CICO</sub>  |     | 0.4 |       | 0.5   |     | 0.6 | ns   |
| t <sub>CGEN</sub>  |     | 0.4 |       | 0.5   |     | 0.7 | ns   |
| t <sub>CGENR</sub> |     | 0.9 |       | 1.1   |     | 1.5 | ns   |
| t <sub>C</sub>     |     | 1.6 |       | 2.0   |     | 2.5 | ns   |
| t <sub>CH</sub>    | 4.0 |     | 4.0   |       | 4.0 |     | ns   |
| t <sub>CL</sub>    | 4.0 |     | 4.0   |       | 4.0 |     | ns   |
| t <sub>CO</sub>    |     | 0.4 |       | 0.5   |     | 0.6 | ns   |
| t <sub>COMB</sub>  |     | 0.4 |       | 0.5   |     | 0.6 | ns   |
| t <sub>SU</sub>    | 0.8 |     | 1.1   |       | 1.2 |     | ns   |
| t <sub>H</sub>     | 0.9 |     | 1.1   |       | 1.5 |     | ns   |
| t <sub>PRE</sub>   |     | 0.6 |       | 0.7   |     | 0.8 | ns   |
| t <sub>CLR</sub>   |     | 0.6 |       | 0.7   |     | 0.8 | ns   |

| Table 41. EPF882 | 20A External T | iming Parame | ters |      |     |      |    |  |  |  |
|------------------|----------------|--------------|------|------|-----|------|----|--|--|--|
| Symbol           |                | Speed Grade  |      |      |     |      |    |  |  |  |
|                  | A-2            |              | A-3  |      | A-4 |      |    |  |  |  |
|                  | Min            | Max          | Min  | Max  | Min | Max  |    |  |  |  |
| t <sub>DRR</sub> |                | 16.0         |      | 20.0 |     | 25.0 | ns |  |  |  |
| t <sub>ODH</sub> | 1.0            |              | 1.0  |      | 1.0 |      | ns |  |  |  |

| Symbol              |     |     | Speed | Grade |     |     | Unit |
|---------------------|-----|-----|-------|-------|-----|-----|------|
|                     | A   | -2  | A     | -3    | A-4 |     |      |
|                     | Min | Max | Min   | Max   | Min | Max |      |
| t <sub>IOD</sub>    |     | 0.7 |       | 0.8   |     | 0.9 | ns   |
| t <sub>IOC</sub>    |     | 1.7 |       | 1.8   |     | 1.9 | ns   |
| t <sub>IOE</sub>    |     | 1.7 |       | 1.8   |     | 1.9 | ns   |
| t <sub>IOCO</sub>   |     | 1.0 |       | 1.0   |     | 1.0 | ns   |
| t <sub>IOCOMB</sub> |     | 0.3 |       | 0.2   |     | 0.1 | ns   |
| t <sub>IOSU</sub>   | 1.4 |     | 1.6   |       | 1.8 |     | ns   |
| t <sub>IOH</sub>    | 0.0 |     | 0.0   |       | 0.0 |     | ns   |
| t <sub>IOCLR</sub>  |     | 1.2 |       | 1.2   |     | 1.2 | ns   |
| t <sub>IN</sub>     |     | 1.5 |       | 1.6   |     | 1.7 | ns   |
| t <sub>OD1</sub>    |     | 1.1 |       | 1.4   |     | 1.7 | ns   |
| t <sub>OD2</sub>    |     | 1.6 |       | 1.9   |     | 2.2 | ns   |
| t <sub>OD3</sub>    |     | 4.6 |       | 4.9   |     | 5.2 | ns   |
| t <sub>XZ</sub>     |     | 1.4 |       | 1.6   |     | 1.8 | ns   |
| t <sub>ZX1</sub>    |     | 1.4 |       | 1.6   |     | 1.8 | ns   |
| t <sub>ZX2</sub>    |     | 1.9 |       | 2.1   |     | 2.3 | ns   |
| t <sub>ZX3</sub>    |     | 4.9 |       | 5.1   |     | 5.3 | ns   |

| Symbol                | Speed Grade |     |     |     |     |     |    |  |  |
|-----------------------|-------------|-----|-----|-----|-----|-----|----|--|--|
|                       | A-2         |     | A-3 |     | A-4 |     |    |  |  |
|                       | Min         | Max | Min | Max | Min | Max |    |  |  |
| t <sub>LABCASC</sub>  |             | 0.3 |     | 0.3 |     | 0.4 | ns |  |  |
| t <sub>LABCARRY</sub> |             | 0.3 |     | 0.3 |     | 0.4 | ns |  |  |
| t <sub>LOCAL</sub>    |             | 0.5 |     | 0.6 |     | 0.8 | ns |  |  |
| t <sub>ROW</sub>      |             | 5.0 |     | 5.0 |     | 5.0 | ns |  |  |
| t <sub>COL</sub>      |             | 3.0 |     | 3.0 |     | 3.0 | ns |  |  |
| t <sub>DIN_C</sub>    |             | 5.0 |     | 5.0 |     | 5.5 | ns |  |  |
| t <sub>DIN_D</sub>    |             | 7.0 |     | 7.0 |     | 7.5 | ns |  |  |
| t <sub>DIN IO</sub>   |             | 5.0 |     | 5.0 |     | 5.5 | ns |  |  |

| Symbol              |     |     | Speed | Grade |     |     | Unit |
|---------------------|-----|-----|-------|-------|-----|-----|------|
|                     | A-2 |     | A-3   |       | A-4 |     |      |
|                     | Min | Max | Min   | Max   | Min | Max |      |
| t <sub>IOD</sub>    |     | 0.7 |       | 0.8   |     | 0.9 | ns   |
| t <sub>IOC</sub>    |     | 1.7 |       | 1.8   |     | 1.9 | ns   |
| t <sub>IOE</sub>    |     | 1.7 |       | 1.8   |     | 1.9 | ns   |
| t <sub>IOCO</sub>   |     | 1.0 |       | 1.0   |     | 1.0 | ns   |
| t <sub>IOCOMB</sub> |     | 0.3 |       | 0.2   |     | 0.1 | ns   |
| t <sub>IOSU</sub>   | 1.4 |     | 1.6   |       | 1.8 |     | ns   |
| t <sub>IOH</sub>    | 0.0 |     | 0.0   |       | 0.0 |     | ns   |
| t <sub>IOCLR</sub>  |     | 1.2 |       | 1.2   |     | 1.2 | ns   |
| t <sub>IN</sub>     |     | 1.5 |       | 1.6   |     | 1.7 | ns   |
| t <sub>OD1</sub>    |     | 1.1 |       | 1.4   |     | 1.7 | ns   |
| t <sub>OD2</sub>    |     | 1.6 |       | 1.9   |     | 2.2 | ns   |
| t <sub>OD3</sub>    |     | 4.6 |       | 4.9   |     | 5.2 | ns   |
| t <sub>XZ</sub>     |     | 1.4 |       | 1.6   |     | 1.8 | ns   |
| t <sub>ZX1</sub>    |     | 1.4 |       | 1.6   |     | 1.8 | ns   |
| t <sub>ZX2</sub>    |     | 1.9 |       | 2.1   |     | 2.3 | ns   |
| t <sub>ZX3</sub>    |     | 4.9 |       | 5.1   |     | 5.3 | ns   |

| Symbol                |     |     | Speed | Grade |     |     | Unit |
|-----------------------|-----|-----|-------|-------|-----|-----|------|
|                       | A-2 |     | A     | -3    | A   | -4  |      |
|                       | Min | Max | Min   | Max   | Min | Max | 1    |
| t <sub>LABCASC</sub>  |     | 0.3 |       | 0.3   |     | 0.4 | ns   |
| t <sub>LABCARRY</sub> |     | 0.3 |       | 0.3   |     | 0.4 | ns   |
| t <sub>LOCAL</sub>    |     | 0.5 |       | 0.6   |     | 0.8 | ns   |
| t <sub>ROW</sub>      |     | 6.2 |       | 6.2   |     | 6.2 | ns   |
| t <sub>COL</sub>      |     | 3.0 |       | 3.0   |     | 3.0 | ns   |
| t <sub>DIN_C</sub>    |     | 5.0 |       | 5.0   |     | 5.5 | ns   |
| t <sub>DIN_D</sub>    |     | 8.2 |       | 8.2   |     | 8.7 | ns   |
| t <sub>DIN_IO</sub>   |     | 5.0 |       | 5.0   |     | 5.5 | ns   |

ſ

| Pin Name                  | 225-Pin<br>BGA<br>EPF8820A                                                                                    | 232-Pin<br>PGA<br>EPF81188A                                      | 240-Pin<br>PQFP<br>EPF81188A                                   | 240-Pin<br>PQFP<br>EPF81500A                                        | 280-Pin<br>PGA<br>EPF81500A                                | 304-Pin<br>RQFP<br>EPF81500A                              |
|---------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------|
| DATA4                     | A5                                                                                                            | C7                                                               | 198                                                            | 194                                                                 | W16                                                        | 248                                                       |
| data3                     | B5                                                                                                            | D7                                                               | 196                                                            | 193                                                                 | W17                                                        | 246                                                       |
| DATA2                     | E6                                                                                                            | B5                                                               | 194                                                            | 190                                                                 | V16                                                        | 243                                                       |
| DATA1                     | D5                                                                                                            | A3                                                               | 191                                                            | 189                                                                 | U16                                                        | 241                                                       |
| DATA0                     | C4                                                                                                            | A2                                                               | 189                                                            | 187                                                                 | V17                                                        | 239                                                       |
| SDOUT <i>(3)</i>          | K1                                                                                                            | N2                                                               | 135                                                            | 136                                                                 | F19                                                        | 169                                                       |
| TDI                       | F15 <i>(4)</i>                                                                                                | -                                                                | -                                                              | 63 (14)                                                             | B1 (14)                                                    | 80 (14)                                                   |
| TDO                       | J2 (4)                                                                                                        | -                                                                | -                                                              | 117                                                                 | C17                                                        | 149                                                       |
| тск <i>(6)</i>            | J14 <i>(4)</i>                                                                                                | -                                                                | -                                                              | 116 (14)                                                            | A19 (14)                                                   | 148 (14)                                                  |
| TMS                       | J12 <i>(4)</i>                                                                                                | -                                                                | -                                                              | 64 (14)                                                             | C2 (14)                                                    | 81 (14)                                                   |
| TRST (7)                  | P14                                                                                                           | -                                                                | -                                                              | 115 (14)                                                            | A18 (14)                                                   | 145 (14)                                                  |
| Dedicated Inputs (10)     | F4, L1, K12,<br>E15                                                                                           | C1, C17, R1,<br>R17                                              | 10, 51, 130,<br>171                                            | 8, 49, 131,<br>172                                                  | F1, F16, P3,<br>P19                                        | 12, 64, 164,<br>217                                       |
| VCCINT<br>(5.0 V)         | F5, F10, E1,<br>L2, K4, M12,<br>P15, H13,<br>H14, B15,<br>C13                                                 | E4, H4, L4,<br>P12, L14,<br>H14, E14,<br>R14, U1                 | 20, 42, 64, 66,<br>114, 128, 150,<br>172, 236                  | 18, 40, 60, 62,<br>91, 114, 129,<br>151, 173, 209,<br>236           | E8, E10, E12,                                              | 24, 54, 77,<br>144, 79, 115,<br>162, 191, 218<br>266, 301 |
| VCCIO<br>(5.0 V or 3.3 V) | H3, H2, P6,<br>R6, P10, N10,<br>R14, N13,<br>H15, H12,<br>D12, A14,<br>B10, A10, B6,<br>C6, A2, C3,<br>M4, R2 | N10, M13,<br>M5, K13, K5,<br>H13, H5, F5,<br>E10, E8, N8,<br>F13 | 19, 41, 65, 81,<br>99, 116, 140,<br>162, 186, 202,<br>220, 235 | 17, 39, 61, 78,<br>94, 108, 130,<br>152, 174, 191,<br>205, 221, 235 | D14, E7, E9,<br>E11, E13, R6,<br>R8, R10, R12,<br>T13, T15 |                                                           |

| Table 54. FLEX                    | 8000 225-, 232                                                                                                                                                               | -, 240-, 280- &              | 304-Pin Packa                                                                                           | ge Pin-Outs (Pa                                                                                                          | nrt 3 of 3)                                                                                                                                                                                         |                                                                                                                                                                                                            |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name                          | 225-Pin<br>BGA<br>EPF8820A                                                                                                                                                   | 232-Pin<br>PGA<br>EPF81188A  | 240-Pin<br>PQFP<br>EPF81188A                                                                            | 240-Pin<br>PQFP<br>EPF81500A                                                                                             | 280-Pin<br>PGA<br>EPF81500A                                                                                                                                                                         | 304-Pin<br>RQFP<br>EPF81500A                                                                                                                                                                               |
| GND                               | B1, D4, E14,<br>F7, F8, F9,<br>F12, G6, G7,<br>G8, G9, G10,<br>H1, H4, H5,<br>H6, H7, H8,<br>H9, H10, H11,<br>J6, J7, J8, J9,<br>J10, K6, K7,<br>K8, K9, K11,<br>L15, N3, P1 | K4, K14, L5,<br>L13, N4, N7, | 8, 9, 30, 31,<br>52, 53, 72, 90,<br>108, 115, 129,<br>139, 151, 161,<br>173, 185, 187,<br>193, 211, 229 | 6, 7, 28, 29,<br>50, 51, 71, 85,<br>92, 101, 118,<br>119, 140, 141,<br>162, 163, 184,<br>185, 186, 198,<br>208, 214, 228 | D4, D5, D16,<br>E4, E5, E6,<br>E15, E16, F5,<br>F15, G5, G15,<br>H5, H15, J5,<br>J15, K5, K15,<br>L5, L15, M5,<br>M15, N5,<br>N15, P4, P5,<br>P15, P16, R4,<br>R5, R15, R16,<br>T4, T5, T16,<br>U17 | 151,175,177,<br>206,208,231,<br>232,237,253,<br>265,273,291                                                                                                                                                |
| No Connect<br>(N.C.)              |                                                                                                                                                                              | _                            | 61, 62, 119,<br>120, 181, 182,<br>239, 240                                                              | -                                                                                                                        | _                                                                                                                                                                                                   | 10, 21, 23, 25,<br>35, 37, 39, 40,<br>41, 42, 52, 55,<br>66, 68, 146,<br>147, 161, 173,<br>174, 176, 187,<br>188, 189, 190,<br>192, 194, 195,<br>205, 207, 219,<br>221, 233, 234,<br>235, 236, 302,<br>303 |
| Total User I/O<br>Pins <i>(9)</i> | 148                                                                                                                                                                          | 180                          | 180                                                                                                     | 177                                                                                                                      | 204                                                                                                                                                                                                 | 204                                                                                                                                                                                                        |