# Intel - EPF8452ALI84-4 Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                  |
|--------------------------------|-----------------------------------------------------------|
| Number of LABs/CLBs            | 42                                                        |
| Number of Logic Elements/Cells | 336                                                       |
| Total RAM Bits                 | -                                                         |
| Number of I/O                  | 68                                                        |
| Number of Gates                | 4000                                                      |
| Voltage - Supply               | 4.75V ~ 5.25V                                             |
| Mounting Type                  | Surface Mount                                             |
| Operating Temperature          | -40°C ~ 85°C (TA)                                         |
| Package / Case                 | 84-LCC (J-Lead)                                           |
| Supplier Device Package        | 84-PLCC (29.31x29.31)                                     |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf8452ali84-4 |
|                                |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Figure 1 shows a block diagram of the FLEX 8000 architecture. Each group of eight LEs is combined into an LAB; LABs are arranged into rows and columns. The I/O pins are supported by I/O elements (IOEs) located at the ends of rows and columns. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an input or output register.



Signal interconnections within FLEX 8000 devices and between device pins are provided by the FastTrack Interconnect, a series of fast, continuous channels that run the entire length and width of the device. IOEs are located at the end of each row (horizontal) and column (vertical) FastTrack Interconnect path.

#### Altera Corporation

# **Logic Array Block**

A logic array block (LAB) consists of eight LEs, their associated carry and cascade chains, LAB control signals, and the LAB local interconnect. The LAB provides the coarse-grained structure of the FLEX 8000 architecture. This structure enables FLEX 8000 devices to provide efficient routing, high device utilization, and high performance. Figure 2 shows a block diagram of the FLEX 8000 LAB.



**Altera Corporation** 



Figure 4. FLEX 8000 Carry Chain Operation

#### Cascade Chain

With the cascade chain, the FLEX 8000 architecture can implement functions that have a very wide fan-in. Adjacent LUTs can be used to compute portions of the function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a delay as low as 0.6 ns per LE.

#### Normal Mode

The normal mode is suitable for general logic applications and wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in signal are the inputs to a 4-input LUT. Using a configurable SRAM bit, the MAX+PLUS II Compiler automatically selects the carry-in or the DATA3 signal as an input. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. The LE-Out signal—the data output of the LE—is either the combinatorial output of the LUT and cascade chain, or the data output (Q) of the programmable register.

#### Arithmetic Mode

The arithmetic mode offers two 3-input LUTs that are ideal for implementing adders, accumulators, and comparators. One LUT provides a 3-bit function; the other generates a carry bit. As shown in Figure 6, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, in an adder, this output is the sum of three bits: a, b, and the carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports a cascade chain.

#### Up/Down Counter Mode

The up/down counter mode offers counter enable, synchronous up/down control, and data loading options. These control signals are generated by the data inputs from the LAB local interconnect, the carry-in signal, and output feedback from the programmable register. Two 3-input LUTs are used: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading. Data can also be loaded asynchronously with the clear and preset register control signals, without using the LUT resources.

#### **Clearable Counter Mode**

The clearable counter mode is similar to the up/down counter mode, but supports a synchronous clear instead of the up/down control; the clear function is substituted for the cascade-in signal in the up/down counter mode. Two 3-input LUTs are used: one generates the counter data, and the other generates the fast carry bit. Synchronous loading is provided by a 2-to-1 multiplexer, and the output of this multiplexer is ANDed with a synchronous clear.

#### Internal Tri-State Emulation

Internal tri-state emulation provides internal tri-stating without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable signals select the signal that drives the bus. However, if multiple output enable signals are active, contending signals can be driven onto the bus. Conversely, if no output enable signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The MAX+PLUS II software automatically implements tri-state bus functionality with a multiplexer.

#### Clear & Preset Logic Control

Logic for the programmable register's clear and preset functions is controlled by the DATA3, LABCTRL1, and LABCTRL2 inputs to the LE. The clear and preset control structure of the LE is used to asynchronously load signals into a register. The register can be set up so that LABCTRL1 implements an asynchronous load. The data to be loaded is driven to DATA3; when LABCTRL1 is asserted, DATA3 is loaded into the register.

During compilation, the MAX+PLUS II Compiler automatically selects the best control signal implementation. Because the clear and preset functions are active-low, the Compiler automatically assigns a logic high to an unused clear or preset.

The clear and preset logic is implemented in one of the following six asynchronous modes, which are chosen during design entry. LPM functions that use registers will automatically use the correct asynchronous mode. See Figure 7.

- Clear only
- Preset only
- Clear and preset
- Load with clear
- Load with preset
- Load without clear or preset

#### Figure 9. FLEX 8000 Device Interconnect Resources

Each LAB is named according to its physical row (A, B, C, etc.) and column (1, 2, 3, etc.) position within the device.



## I/O Element

An IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. IOEs can be used as input, output, or bidirectional pins. The MAX+PLUS II Compiler uses the programmable inversion option to automatically invert signals from the row and column interconnect where appropriate. Figure 10 shows the IOE block diagram.

#### Figure 10. FLEX 8000 IOE

Numbers in parentheses are for EPF81500A devices only.



### Row-to-IOE Connections

Figure 11 illustrates the connection between row interconnect channels and IOEs. An input signal from an IOE can drive two separate row channels. When an IOE is used as an output, the signal is driven by an *n*-to-1 multiplexer that selects the row channels. The size of the multiplexer varies with the number of columns in a device. EPF81500A devices use a 27-to-1 multiplexer; EPF81188A, EPF8820A, EPF8636A, and EPF8452A devices use a 21-to-1 multiplexer; and EPF8282A and EPF8282AV devices use a 13-to-1 multiplexer. Eight IOEs are connected to each side of the row channels.

Table 5 lists the source of the peripheral control signal for each FLEX 8000 device by row.

| Table 5. Row Sources of FLEX 8000 Peripheral Control Signals |                       |          |          |          |           |           |  |  |
|--------------------------------------------------------------|-----------------------|----------|----------|----------|-----------|-----------|--|--|
| Peripheral<br>Control Signal                                 | EPF8282A<br>EPF8282AV | EPF8452A | EPF8636A | EPF8820A | EPF81188A | EPF81500A |  |  |
| CLK0                                                         | Row A                 | Row A    | Row A    | Row A    | Row E     | Row E     |  |  |
| CLK1/OE1                                                     | Row B                 | Row B    | Row C    | Row C    | Row B     | Row B     |  |  |
| CLR0                                                         | Row A                 | Row A    | Row B    | Row B    | Row F     | Row F     |  |  |
| CLR1/OE0                                                     | Row B                 | Row B    | Row C    | Row D    | Row C     | Row C     |  |  |
| OE2                                                          | Row A                 | Row A    | Row A    | Row A    | Row D     | Row A     |  |  |
| OE3                                                          | Row B                 | Row B    | Row B    | Row B    | Row A     | Row A     |  |  |
| OE4                                                          | -                     | -        | -        | -        | -         | Row B     |  |  |
| OE5                                                          | -                     | -        | -        | -        | -         | Row C     |  |  |
| OE6                                                          | -                     | -        | -        | -        | -         | Row D     |  |  |
| OE7                                                          | -                     | -        | -        | -        | -         | Row D     |  |  |
| OE8                                                          | -                     | -        | -        | -        | -         | Row E     |  |  |
| OE9                                                          | -                     | -        | -        | -        | -         | Row F     |  |  |

# Output Configuration

This section discusses slew-rate control and MultiVolt I/O interface operation for FLEX 8000 devices.

# **Slew-Rate Control**

The output buffer in each IOE has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A slow slew rate reduces system noise by slowing signal transitions, adding a maximum delay of 3.5 ns. The slow slew-rate setting affects only the falling edge of a signal. The fast slew rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew rate on a pin-by-pin basis during design entry or assign a default slew rate to all pins on a global basis.



For more information on high-speed system design, go to *Application Note* 75 (*High-Speed Board Designs*).

## MultiVolt I/O Interface

The FLEX 8000 device architecture supports the MultiVolt I/O interface feature, which allows EPF81500A, EPF81188A, EPF8820A, and EPF8636A devices to interface with systems with differing supply voltages. These devices in all packages—except for EPF8636A devices in 84-pin PLCC packages—can be set for 3.3-V or 5.0-V I/O pin operation. These devices have one set of V<sub>CC</sub> pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCINT pins must always be connected to a 5.0-V power supply. With a 5.0-V V<sub>CCINT</sub> level, input voltages are at TTL levels and are therefore compatible with 3.3-V and 5.0-V inputs.

The VCCIO pins can be connected to either a 3.3-V or 5.0-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 5.0-V power supply, the output levels are compatible with 5.0-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels lower than 4.75 V incur a nominally greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ . See Table 8 on page 26.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

The EPF8282A, EPF8282AV, EPF8636A, EPF8820A, and EPF81500A devices provide JTAG BST circuitry. FLEX 8000 devices with JTAG circuitry support the JTAG instructions shown in Table 6.

| Table 6. EPF8282A, | Table 6. EPF8282A, EPF8282AV, EPF8636A, EPF8820A & EPF81500A JTAG Instructions                                                                                                                 |  |  |  |  |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| JTAG Instruction   | Description                                                                                                                                                                                    |  |  |  |  |
| SAMPLE/PRELOAD     | Allows a snapshot of the signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins.           |  |  |  |  |
| EXTEST             | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                         |  |  |  |  |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through the selected device to adjacent devices during normal device operation. |  |  |  |  |

| Symbol             | Parameter                                             | Conditions         | Min         | Max                      | Unit |
|--------------------|-------------------------------------------------------|--------------------|-------------|--------------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers   | (3), (4)           | 4.75 (4.50) | 5.25 (5.50)              | V    |
| V <sub>CCIO</sub>  | Supply voltage for output<br>buffers, 5.0-V operation | (3), (4)           | 4.75 (4.50) | 5.25 (5.50)              | V    |
|                    | Supply voltage for output<br>buffers, 3.3-V operation | (3), (4)           | 3.00 (3.00) | 3.60 (3.60)              | V    |
| VI                 | Input voltage                                         |                    | -0.5        | V <sub>CCINT</sub> + 0.5 | V    |
| Vo                 | Output voltage                                        |                    | 0           | V <sub>CCIO</sub>        | V    |
| Τ <sub>A</sub>     | Operating temperature                                 | For commercial use | 0           | 70                       | °C   |
|                    |                                                       | For industrial use | -40         | 85                       | °C   |
| t <sub>R</sub>     | Input rise time                                       |                    |             | 40                       | ns   |
| t <sub>F</sub>     | Input fall time                                       |                    |             | 40                       | ns   |

| Table 11. FLEX 8000 5.0-V Device DC Operating Conditions       Notes (5), (6) |                                          |                                                                |                         |     |                          |      |  |
|-------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------|-------------------------|-----|--------------------------|------|--|
| Symbol                                                                        | Parameter                                | Conditions                                                     | Min                     | Тур | Мах                      | Unit |  |
| V <sub>IH</sub>                                                               | High-level input voltage                 |                                                                | 2.0                     |     | V <sub>CCINT</sub> + 0.5 | V    |  |
| V <sub>IL</sub>                                                               | Low-level input voltage                  |                                                                | -0.5                    |     | 0.8                      | V    |  |
| V <sub>OH</sub>                                                               | 5.0-V high-level TTL output voltage      | I <sub>OH</sub> = -4 mA DC (7)<br>V <sub>CCIO</sub> = 4.75 V   | 2.4                     |     |                          | V    |  |
| -                                                                             | 3.3-V high-level TTL output voltage      | I <sub>OH</sub> = -4 mA DC (7)<br>V <sub>CCIO</sub> = 3.00 V   | 2.4                     |     |                          | V    |  |
|                                                                               | 3.3-V high-level CMOS output voltage     | I <sub>OH</sub> = -0.1 mA DC (7)<br>V <sub>CCIO</sub> = 3.00 V | V <sub>CCIO</sub> – 0.2 |     |                          | V    |  |
| V <sub>OL</sub>                                                               | 5.0-V low-level TTL output voltage       | I <sub>OL</sub> = 12 mA DC (7)<br>V <sub>CCIO</sub> = 4.75 V   |                         |     | 0.45                     | V    |  |
|                                                                               | 3.3-V low-level TTL output voltage       | I <sub>OL</sub> = 12 mA DC (7)<br>V <sub>CCIO</sub> = 3.00 V   |                         |     | 0.45                     | V    |  |
|                                                                               | 3.3-V low-level CMOS output voltage      | I <sub>OL</sub> = 0.1 mA DC (7)<br>V <sub>CCIO</sub> = 3.00 V  |                         |     | 0.2                      | V    |  |
| I <sub>I</sub>                                                                | Input leakage current                    | $V_{I} = V_{CC}$ or ground                                     | -10                     |     | 10                       | μA   |  |
| I <sub>OZ</sub>                                                               | Tri-state output off-state<br>current    | $V_{O} = V_{CC}$ or ground                                     | -40                     |     | 40                       | μA   |  |
| I <sub>CC0</sub>                                                              | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load                               |                         | 0.5 | 10                       | mA   |  |

1

| Table 1          | Table 12. FLEX 8000 5.0-V Device Capacitance     Note (8) |                                     |                  |    |    |  |  |
|------------------|-----------------------------------------------------------|-------------------------------------|------------------|----|----|--|--|
| Symbol           | Parameter                                                 | Conditions                          | Conditions Min M |    |    |  |  |
| C <sub>IN</sub>  | Input capacitance                                         | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |                  | 10 | pF |  |  |
| C <sub>OUT</sub> | Output capacitance                                        | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |                  | 10 | pF |  |  |

#### Notes to tables:

(1) See the Operating Requirements for Altera Devices Data Sheet.

- (2) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 7.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) The maximum  $V_{CC}$  rise time is 100 ms.
- (4) Numbers in parentheses are for industrial-temperature-range devices.
- (5) Typical values are for  $T_A = 25^\circ \text{ C}$  and  $V_{CC} = 5.0 \text{ V}$ .
- (6) These values are specified in Table 10 on page 28.
- (7) The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current; the I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current.
- (8) Capacitance is sample-tested only.

Tables 13 through 16 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for 3.3-V FLEX 8000 devices.

| Table 1          | Table 13. FLEX 8000 3.3-V Device Absolute Maximum Ratings         Note (1) |                              |      |     |      |  |  |
|------------------|----------------------------------------------------------------------------|------------------------------|------|-----|------|--|--|
| Symbol           | Parameter                                                                  | Conditions                   | Min  | Max | Unit |  |  |
| V <sub>CC</sub>  | Supply voltage                                                             | With respect to ground (2)   | -2.0 | 5.3 | V    |  |  |
| VI               | DC input voltage                                                           |                              | -2.0 | 5.3 | V    |  |  |
| I <sub>OUT</sub> | DC output current, per pin                                                 |                              | -25  | 25  | mA   |  |  |
| T <sub>STG</sub> | Storage temperature                                                        | No bias                      | -65  | 150 | °C   |  |  |
| T <sub>AMB</sub> | Ambient temperature                                                        | Under bias                   | -65  | 135 | °C   |  |  |
| ΤJ               | Junction temperature                                                       | Plastic packages, under bias |      | 135 | °C   |  |  |

| Table 1         | Table 14. FLEX 8000 3.3-V Device Recommended Operating Conditions |                    |      |                       |      |  |  |
|-----------------|-------------------------------------------------------------------|--------------------|------|-----------------------|------|--|--|
| Symbol          | Parameter                                                         | Conditions         | Min  | Max                   | Unit |  |  |
| V <sub>CC</sub> | Supply voltage                                                    | (3)                | 3.0  | 3.6                   | V    |  |  |
| VI              | Input voltage                                                     |                    | -0.3 | V <sub>CC</sub> + 0.3 | V    |  |  |
| Vo              | Output voltage                                                    |                    | 0    | V <sub>CC</sub>       | V    |  |  |
| Τ <sub>Α</sub>  | Operating temperature                                             | For commercial use | 0    | 70                    | °C   |  |  |
| t <sub>R</sub>  | Input rise time                                                   |                    |      | 40                    | ns   |  |  |
| t <sub>F</sub>  | Input fall time                                                   |                    |      | 40                    | ns   |  |  |

| Symbol                | Parameter                                   |  |  |  |
|-----------------------|---------------------------------------------|--|--|--|
| t <sub>LABCASC</sub>  | Cascade delay between LEs in different LABs |  |  |  |
| t <sub>LABCARRY</sub> | Carry delay between LEs in different LABs   |  |  |  |
| t <sub>LOCAL</sub>    | LAB local interconnect delay                |  |  |  |
| t <sub>ROW</sub>      | Row interconnect routing delay (4)          |  |  |  |
| t <sub>COL</sub>      | Column interconnect routing delay           |  |  |  |
| t <sub>DIN_C</sub>    | Dedicated input to LE control delay         |  |  |  |
| t <sub>DIN_D</sub>    | Dedicated input to LE data delay (4)        |  |  |  |
| t <sub>DIN IO</sub>   | Dedicated input to IOE control delay        |  |  |  |

#### Table 20. FLEX 8000 External Reference Timing Characteristics Note (5)

| Symbol           | Parameter                                                                                |
|------------------|------------------------------------------------------------------------------------------|
| t <sub>DRR</sub> | Register-to-register delay via 4 LEs, 3 row interconnects, and 4 local interconnects (6) |
| t <sub>ODH</sub> | Output data hold time after clock (7)                                                    |

Notes to tables:

- Internal timing parameters cannot be measured explicitly. They are worst-case delays based on testable and external parameters specified by Altera. Internal timing parameters should be used for estimating device performance. Post-compilation timing simulation or timing analysis is required to determine actual worst-case performance.
- (2) These values are specified in Table 10 on page 28 or Table 14 on page 29.
- (3) For the  $t_{OD3}$  and  $t_{ZX3}$  parameters,  $V_{CCIO} = 3.3$  V or 5.0 V.
- (4) The  $t_{ROW}$  and  $t_{DIN_D}$  delays are worst-case values for typical applications. Post-compilation timing simulation or timing analysis is required to determine actual worst-case performance.
- (5) External reference timing characteristics are factory-tested, worst-case values specified by Altera. A representative subset of signal paths is tested to approximate typical device applications.
- (6) For more information on test conditions, see Application Note 76 (Understanding FLEX 8000 Timing).
- (7) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies to global and non-global clocking, and for LE and I/O element registers.

The FLEX 8000 timing model shows the delays for various paths and functions in the circuit. See Figure 19. This model contains three distinct parts: the LE; the IOE; and the interconnect, including the row and column FastTrack Interconnect, LAB local interconnect, and carry and cascade interconnect paths. Each parameter shown in Figure 19 is expressed as a worst-case value in Tables 22 through 49. Hand-calculations that use the FLEX 8000 timing model and these timing parameters can be used to estimate FLEX 8000 device performance. Timing simulation or timing analysis after compilation is required to determine the final worst-case performance. Table 21 summarizes the interconnect paths shown in Figure 19.



For more information on timing parameters, go to *Application Note 76* (*Understanding FLEX 8000 Timing*).

| Symbol                |     |     | Speed | Grade |     |     | Unit |
|-----------------------|-----|-----|-------|-------|-----|-----|------|
|                       | A-2 |     | A-3   |       | A-4 |     |      |
|                       | Min | Max | Min   | Max   | Min | Max |      |
| t <sub>LABCASC</sub>  |     | 0.3 |       | 0.3   |     | 0.4 | ns   |
| t <sub>LABCARRY</sub> |     | 0.3 |       | 0.3   |     | 0.4 | ns   |
| t <sub>LOCAL</sub>    |     | 0.5 |       | 0.6   |     | 0.8 | ns   |
| t <sub>ROW</sub>      |     | 4.2 |       | 4.2   |     | 4.2 | ns   |
| t <sub>COL</sub>      |     | 2.5 |       | 2.5   |     | 2.5 | ns   |
| t <sub>DIN_C</sub>    |     | 5.0 |       | 5.0   |     | 5.5 | ns   |
| t <sub>DIN_D</sub>    |     | 7.2 |       | 7.2   |     | 7.2 | ns   |
| t <sub>DIN IO</sub>   |     | 5.0 |       | 5.0   |     | 5.5 | ns   |

| Symbol              | Speed Grade |     |     |     |     |     |    |
|---------------------|-------------|-----|-----|-----|-----|-----|----|
|                     | A-2         |     | A-3 |     | A-4 |     |    |
|                     | Min         | Max | Min | Max | Min | Max |    |
| t <sub>IOD</sub>    |             | 0.7 |     | 0.8 |     | 0.9 | ns |
| t <sub>IOC</sub>    |             | 1.7 |     | 1.8 |     | 1.9 | ns |
| t <sub>IOE</sub>    |             | 1.7 |     | 1.8 |     | 1.9 | ns |
| t <sub>IOCO</sub>   |             | 1.0 |     | 1.0 |     | 1.0 | ns |
| t <sub>IOCOMB</sub> |             | 0.3 |     | 0.2 |     | 0.1 | ns |
| t <sub>IOSU</sub>   | 1.4         |     | 1.6 |     | 1.8 |     | ns |
| t <sub>IOH</sub>    | 0.0         |     | 0.0 |     | 0.0 |     | ns |
| t <sub>IOCLR</sub>  |             | 1.2 |     | 1.2 |     | 1.2 | ns |
| t <sub>IN</sub>     |             | 1.5 |     | 1.6 |     | 1.7 | ns |
| t <sub>OD1</sub>    |             | 1.1 |     | 1.4 |     | 1.7 | ns |
| t <sub>OD2</sub>    |             | -   |     | -   |     | -   | ns |
| t <sub>OD3</sub>    |             | 4.6 |     | 4.9 |     | 5.2 | ns |
| t <sub>XZ</sub>     |             | 1.4 |     | 1.6 |     | 1.8 | ns |
| t <sub>ZX1</sub>    |             | 1.4 |     | 1.6 |     | 1.8 | ns |
| t <sub>ZX2</sub>    |             | -   |     | -   |     | -   | ns |
| t <sub>ZX3</sub>    |             | 4.9 |     | 5.1 |     | 5.3 | ns |

# Table 31. EPF8452A Interconnect Timing Parameters

| Symbol                | Speed Grade |     |     |     |     |     |    |  |
|-----------------------|-------------|-----|-----|-----|-----|-----|----|--|
|                       | A-2         |     | A-3 |     | A-4 |     | 1  |  |
|                       | Min         | Max | Min | Max | Min | Max | 1  |  |
| t <sub>LABCASC</sub>  |             | 0.3 |     | 0.4 |     | 0.4 | ns |  |
| t <sub>LABCARRY</sub> |             | 0.3 |     | 0.4 |     | 0.4 | ns |  |
| t <sub>LOCAL</sub>    |             | 0.5 |     | 0.5 |     | 0.7 | ns |  |
| t <sub>ROW</sub>      |             | 5.0 |     | 5.0 |     | 5.0 | ns |  |
| t <sub>COL</sub>      |             | 3.0 |     | 3.0 |     | 3.0 | ns |  |
| t <sub>DIN_C</sub>    |             | 5.0 |     | 5.0 |     | 5.5 | ns |  |
| t <sub>DIN_D</sub>    |             | 7.0 |     | 7.0 |     | 7.5 | ns |  |
| t <sub>DIN_IO</sub>   |             | 5.0 |     | 5.0 |     | 5.5 | ns |  |

٦

| Symbol             |     |     | Speed G | rade |     |     | Unit |
|--------------------|-----|-----|---------|------|-----|-----|------|
|                    | A   | -2  | A-3     |      | A-4 |     |      |
|                    | Min | Max | Min     | Max  | Min | Max |      |
| t <sub>LUT</sub>   |     | 2.0 |         | 2.3  |     | 3.0 | ns   |
| t <sub>CLUT</sub>  |     | 0.0 |         | 0.2  |     | 0.1 | ns   |
| t <sub>RLUT</sub>  |     | 0.9 |         | 1.6  |     | 1.6 | ns   |
| t <sub>GATE</sub>  |     | 0.0 |         | 0.0  |     | 0.0 | ns   |
| t <sub>CASC</sub>  |     | 0.6 |         | 0.7  |     | 0.9 | ns   |
| t <sub>CICO</sub>  |     | 0.4 |         | 0.5  |     | 0.6 | ns   |
| t <sub>CGEN</sub>  |     | 0.4 |         | 0.9  |     | 0.8 | ns   |
| t <sub>CGENR</sub> |     | 0.9 |         | 1.4  |     | 1.5 | ns   |
| t <sub>C</sub>     |     | 1.6 |         | 1.8  |     | 2.4 | ns   |
| t <sub>CH</sub>    | 4.0 |     | 4.0     |      | 4.0 |     | ns   |
| t <sub>CL</sub>    | 4.0 |     | 4.0     |      | 4.0 |     | ns   |
| t <sub>CO</sub>    |     | 0.4 |         | 0.5  |     | 0.6 | ns   |
| t <sub>COMB</sub>  |     | 0.4 |         | 0.5  |     | 0.6 | ns   |
| t <sub>SU</sub>    | 0.8 |     | 1.0     |      | 1.1 |     | ns   |
| t <sub>H</sub>     | 0.9 |     | 1.1     |      | 1.4 |     | ns   |
| t <sub>PRE</sub>   |     | 0.6 |         | 0.7  |     | 0.8 | ns   |
| t <sub>CLR</sub>   |     | 0.6 |         | 0.7  |     | 0.8 | ns   |

## Table 37. EPF8636A External Timing Parameters

| Symbol           | Speed Grade |      |     |      |     |      |    |  |  |
|------------------|-------------|------|-----|------|-----|------|----|--|--|
|                  | A           | -2   | A   | -3   | A   |      |    |  |  |
|                  | Min         | Max  | Min | Max  | Min | Max  |    |  |  |
| t <sub>DRR</sub> |             | 16.0 |     | 20.0 |     | 25.0 | ns |  |  |
| t <sub>ODH</sub> | 1.0         |      | 1.0 |      | 1.0 |      | ns |  |  |

| Symbol             | Speed Grade |     |     |     |     |     |    |  |
|--------------------|-------------|-----|-----|-----|-----|-----|----|--|
|                    | A           | -2  | A-3 |     | A-4 |     |    |  |
|                    | Min         | Max | Min | Max | Min | Max |    |  |
| t <sub>LUT</sub>   |             | 2.0 |     | 2.5 |     | 3.2 | ns |  |
| t <sub>CLUT</sub>  |             | 0.0 |     | 0.0 |     | 0.0 | ns |  |
| t <sub>RLUT</sub>  |             | 0.9 |     | 1.1 |     | 1.5 | ns |  |
| t <sub>GATE</sub>  |             | 0.0 |     | 0.0 |     | 0.0 | ns |  |
| t <sub>CASC</sub>  |             | 0.6 |     | 0.7 |     | 0.9 | ns |  |
| t <sub>CICO</sub>  |             | 0.4 |     | 0.5 |     | 0.6 | ns |  |
| t <sub>CGEN</sub>  |             | 0.4 |     | 0.5 |     | 0.7 | ns |  |
| t <sub>CGENR</sub> |             | 0.9 |     | 1.1 |     | 1.5 | ns |  |
| t <sub>C</sub>     |             | 1.6 |     | 2.0 |     | 2.5 | ns |  |
| t <sub>CH</sub>    | 4.0         |     | 4.0 |     | 4.0 |     | ns |  |
| t <sub>CL</sub>    | 4.0         |     | 4.0 |     | 4.0 |     | ns |  |
| t <sub>CO</sub>    |             | 0.4 |     | 0.5 |     | 0.6 | ns |  |
| t <sub>COMB</sub>  |             | 0.4 |     | 0.5 |     | 0.6 | ns |  |
| t <sub>SU</sub>    | 0.8         |     | 1.1 |     | 1.2 |     | ns |  |
| t <sub>H</sub>     | 0.9         |     | 1.1 |     | 1.5 |     | ns |  |
| t <sub>PRE</sub>   |             | 0.6 |     | 0.7 |     | 0.8 | ns |  |
| t <sub>CLR</sub>   |             | 0.6 |     | 0.7 |     | 0.8 | ns |  |

| Table 41. EPF882 | 20A External T | iming Parame | ters |      |     |      |    |  |  |
|------------------|----------------|--------------|------|------|-----|------|----|--|--|
| Symbol           |                | Speed Grade  |      |      |     |      |    |  |  |
|                  | A-2            |              | A-3  |      | A-4 |      | 1  |  |  |
|                  | Min            | Max          | Min  | Max  | Min | Max  |    |  |  |
| t <sub>DRR</sub> |                | 16.0         |      | 20.0 |     | 25.0 | ns |  |  |
| t <sub>ODH</sub> | 1.0            |              | 1.0  |      | 1.0 |      | ns |  |  |

# Power Consumption

The supply power (P) for FLEX 8000 devices can be calculated with the following equation:

 $P = P_{INT} + P_{IO} = [(I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC}] + P_{IO}$ 

Typical I<sub>CCSTANDBY</sub> values are shown as I<sub>CC0</sub> in Table 11 on page 28 and Table 15 on page 30. The P<sub>IO</sub> value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note* 74 (*Evaluating Power for Altera Devices*). The I<sub>CCACTIVE</sub> value depends on the switching frequency and the application logic. This value can be calculated based on the amount of current that each LE typically consumes.

The following equation shows the general formula for calculating  $I_{\mbox{\scriptsize CCACTIVE}}$ :

$$I_{CCACTIVE} = K \times f_{MAX} \times N \times tog_{LC} \times \frac{\mu A}{MHz \times LE}$$

The parameters in this equation are shown below:

| f <sub>MAX</sub>  | = | Maximum operating frequency in MHz                       |
|-------------------|---|----------------------------------------------------------|
| Ν                 | = | Total number of logic cells used in the device           |
| tog <sub>LC</sub> | = | Average percentage of logic cells toggling at each clock |
| Κ                 | = | Constant, shown in Table 50                              |
|                   |   |                                                          |

| Table 50. Values for Constant K |    |  |  |  |  |  |
|---------------------------------|----|--|--|--|--|--|
| Device                          | к  |  |  |  |  |  |
| 5.0-V FLEX 8000 devices         | 75 |  |  |  |  |  |
| 3.3-V FLEX 8000 devices         | 60 |  |  |  |  |  |

This calculation provides an  $I_{CC}$  estimate based on typical conditions with no output load. The actual  $I_{CC}$  value should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

Figure 20 shows the relationship between  $\rm I_{\rm CC}$  and operating frequency for several LE utilization values.

#### FLEX 8000 Programmable Logic Device Family Data Sheet

| Table 52. FLEX             | X 8000 84-, 100            | )-, 144- & 160                         | )-Pin Package                            | Pin-Outs (Pa                                                             | art 3 of 3)                                              |                                                                                                   |                                                                                        |
|----------------------------|----------------------------|----------------------------------------|------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| Pin Name                   | 84-Pin<br>PLCC<br>EPF8282A | 84-Pin<br>PLCC<br>EPF8452A<br>EPF8636A | 100-Pin<br>TQFP<br>EPF8282A<br>EPF8282AV | 100-Pin<br>TQFP<br>EPF8452A                                              | 144-Pin<br>TQFP<br>EPF8820A                              | 160-Pin<br>PGA<br>EPF8452A                                                                        | 160-Pin<br>PQFP<br>EPF8820A<br>(1)                                                     |
| GND                        | 5, 26, 47, 68              | 5, 26, 47,<br>68                       | 2, 13, 30, 44,<br>52, 63, 80,<br>94      | 19, 44, 69,<br>94                                                        | 7, 17, 27,<br>39, 54,<br>80, 81,<br>100,101,<br>128, 142 | C12, D4,<br>D7, D9,<br>D13, G4,<br>G13, H3,<br>H12, J4,<br>J13, L1,<br>M3, M8,<br>M12, M15,<br>N4 | 12, 13, 34,<br>35, 51, 63,<br>75, 80, 83,<br>93, 103,<br>115, 126,<br>131, 143,<br>155 |
| No Connect<br>(N.C.)       | -                          | -                                      | -                                        | 2, 6, 13, 30,<br>37, 42, 43,<br>50, 52, 56,<br>63, 80, 87,<br>92, 93, 99 | -                                                        | -                                                                                                 | -                                                                                      |
| Total User I/O<br>Pins (9) | 64                         | 64                                     | 74                                       | 64                                                                       | 108                                                      | 116                                                                                               | 116                                                                                    |

| Pin Name                | 160-Pin<br>PQFP<br>EPF8452A | 160-Pin<br>PQFP<br>EPF8636A | 192-Pin PGA<br>EPF8636A<br>EPF8820A | 208-Pin<br>PQFP<br>EPF8636A (1) | 208-Pin<br>PQFP<br>EPF8820A (1) | 208-Pin<br>PQFP<br>EPF81188A <i>(1)</i> |
|-------------------------|-----------------------------|-----------------------------|-------------------------------------|---------------------------------|---------------------------------|-----------------------------------------|
| nSP (2)                 | 120                         | 1                           | R15                                 | 207                             | 207                             | 5                                       |
| MSEL0 (2)               | 117                         | 3                           | T15                                 | 4                               | 4                               | 3<br>21                                 |
| MSELU (2)<br>MSEL1 (2)  | 84                          | 38                          | T3                                  | 49                              | 49                              | 33                                      |
| nSTATUS (2)             | 37                          | 83                          | B3                                  | 108                             | 108                             | 124                                     |
|                         | 40                          | 81                          | C3                                  | 103                             | 103                             | 107                                     |
| nCONFIG (2)<br>DCLK (2) | 1                           | 120                         | C15                                 | 158                             | 158                             | 154                                     |
|                         | 4                           |                             |                                     |                                 |                                 | 134                                     |
| CONF_DONE (2)           | 4                           | 118                         | B15                                 | 153                             | 153                             | 138                                     |
| nWS                     | 30                          | 89                          | C5                                  | 114                             | 114                             | 118                                     |
| nRS                     | 71                          | 50                          | B5                                  | 66                              | 116                             | 121                                     |
| RDCLK                   | 73                          | 48                          | C11                                 | 64                              | 137                             | 137                                     |
| nCS                     | 29                          | 91                          | B13                                 | 116                             | 145                             | 142                                     |
| CS                      | 27                          | 93                          | A16                                 | 118                             | 148                             | 144                                     |
| RDYnBUSY                | 125                         | 155                         | A8                                  | 201                             | 127                             | 128                                     |
| CLKUSR                  | 76                          | 44                          | A10                                 | 59                              | 134                             | 134                                     |
| ADD17                   | 78                          | 43                          | R5                                  | 57                              | 43                              | 46                                      |
| ADD16                   | 91                          | 33                          | U3                                  | 43                              | 42                              | 45                                      |
| ADD15                   | 92                          | 31                          | T5                                  | 41                              | 41                              | 44                                      |
| ADD14                   | 94                          | 29                          | U4                                  | 39                              | 40                              | 39                                      |
| ADD13                   | 95                          | 27                          | R6                                  | 37                              | 39                              | 37                                      |
| ADD12                   | 96                          | 24                          | Т6                                  | 31                              | 35                              | 36                                      |
| ADD11                   | 97                          | 23                          | R7                                  | 30                              | 33                              | 31                                      |
| ADD10                   | 98                          | 22                          | T7                                  | 29                              | 31                              | 30                                      |
| ADD9                    | 99                          | 21                          | Т8                                  | 28                              | 29                              | 29                                      |
| ADD8                    | 101                         | 20                          | U9                                  | 24                              | 25                              | 26                                      |
| ADD7                    | 102                         | 19                          | U10                                 | 23                              | 23                              | 25                                      |
| ADD6                    | 103                         | 18                          | U11                                 | 22                              | 21                              | 24                                      |
| ADD5                    | 104                         | 17                          | U12                                 | 21                              | 19                              | 18                                      |
| ADD4                    | 105                         | 13                          | R12                                 | 14                              | 14                              | 17                                      |
| ADD3                    | 106                         | 11                          | U14                                 | 12                              | 13                              | 16                                      |
| ADD2                    | 109                         | 9                           | U15                                 | 10                              | 11                              | 10                                      |
| ADD1                    | 110                         | 7                           | R13                                 | 8                               | 10                              | 9                                       |
| ADD0                    | 123                         | 157                         | U16                                 | 203                             | 9                               | 8                                       |
| DATA7                   | 144                         | 137                         | H17                                 | 178                             | 178                             | 177                                     |
| DATA6                   | 150                         | 132                         | G17                                 | 172                             | 176                             | 175                                     |
| DATA5                   | 152                         | 129                         | F17                                 | 169                             | 174                             | 172                                     |

Altera Corporation

| Pin Name                  | 225-Pin<br>BGA<br>EPF8820A                                                                                    | 232-Pin<br>PGA<br>EPF81188A                                      | 240-Pin<br>PQFP<br>EPF81188A                                   | 240-Pin<br>PQFP<br>EPF81500A                                        | 280-Pin<br>PGA<br>EPF81500A                                | 304-Pin<br>RQFP<br>EPF81500A                              |
|---------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------|
| DATA4                     | A5                                                                                                            | C7                                                               | 198                                                            | 194                                                                 | W16                                                        | 248                                                       |
| data3                     | B5                                                                                                            | D7                                                               | 196                                                            | 193                                                                 | W17                                                        | 246                                                       |
| DATA2                     | E6                                                                                                            | B5                                                               | 194                                                            | 190                                                                 | V16                                                        | 243                                                       |
| DATA1                     | D5                                                                                                            | A3                                                               | 191                                                            | 189                                                                 | U16                                                        | 241                                                       |
| DATA0                     | C4                                                                                                            | A2                                                               | 189                                                            | 187                                                                 | V17                                                        | 239                                                       |
| SDOUT (3)                 | K1                                                                                                            | N2                                                               | 135                                                            | 136                                                                 | F19                                                        | 169                                                       |
| TDI                       | F15 (4)                                                                                                       | -                                                                | -                                                              | 63 (14)                                                             | B1 (14)                                                    | 80 (14)                                                   |
| TDO                       | J2 (4)                                                                                                        | -                                                                | -                                                              | 117                                                                 | C17                                                        | 149                                                       |
| тск <i>(6)</i>            | J14 <i>(4)</i>                                                                                                | -                                                                | -                                                              | 116 (14)                                                            | A19 (14)                                                   | 148 (14)                                                  |
| TMS                       | J12 <i>(4)</i>                                                                                                | -                                                                | -                                                              | 64 (14)                                                             | C2 (14)                                                    | 81 (14)                                                   |
| TRST (7)                  | P14                                                                                                           | -                                                                | -                                                              | 115 (14)                                                            | A18 (14)                                                   | 145 (14)                                                  |
| Dedicated Inputs (10)     | F4, L1, K12,<br>E15                                                                                           | C1, C17, R1,<br>R17                                              | 10, 51, 130,<br>171                                            | 8, 49, 131,<br>172                                                  | F1, F16, P3,<br>P19                                        | 12, 64, 164,<br>217                                       |
| VCCINT<br>(5.0 V)         | F5, F10, E1,<br>L2, K4, M12,<br>P15, H13,<br>H14, B15,<br>C13                                                 | E4, H4, L4,<br>P12, L14,<br>H14, E14,<br>R14, U1                 | 20, 42, 64, 66,<br>114, 128, 150,<br>172, 236                  | 18, 40, 60, 62,<br>91, 114, 129,<br>151, 173, 209,<br>236           | E8, E10, E12,                                              | 24, 54, 77,<br>144, 79, 115,<br>162, 191, 218<br>266, 301 |
| VCCIO<br>(5.0 V or 3.3 V) | H3, H2, P6,<br>R6, P10, N10,<br>R14, N13,<br>H15, H12,<br>D12, A14,<br>B10, A10, B6,<br>C6, A2, C3,<br>M4, R2 | N10, M13,<br>M5, K13, K5,<br>H13, H5, F5,<br>E10, E8, N8,<br>F13 | 19, 41, 65, 81,<br>99, 116, 140,<br>162, 186, 202,<br>220, 235 | 17, 39, 61, 78,<br>94, 108, 130,<br>152, 174, 191,<br>205, 221, 235 | D14, E7, E9,<br>E11, E13, R6,<br>R8, R10, R12,<br>T13, T15 |                                                           |