## 



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                                |
|----------------------------|-----------------------------------------------------------------------------------------|
| Core Processor             | -                                                                                       |
| Core Size                  | -                                                                                       |
| Speed                      | -                                                                                       |
| Connectivity               | -                                                                                       |
| Peripherals                | -                                                                                       |
| Number of I/O              | -                                                                                       |
| Program Memory Size        | -                                                                                       |
| Program Memory Type        | -                                                                                       |
| EEPROM Size                | -                                                                                       |
| RAM Size                   | -                                                                                       |
| Voltage - Supply (Vcc/Vdd) | -                                                                                       |
| Data Converters            | -                                                                                       |
| Oscillator Type            | -                                                                                       |
| Operating Temperature      | -                                                                                       |
| Mounting Type              | -                                                                                       |
| Package / Case             | -                                                                                       |
| Supplier Device Package    | -                                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/upd70f3621m2gca-ueu-ax |
|                            |                                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Legal Notes

- The information in this document is current as of January 2007. The information is subject to change
  without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or
  data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all products
  and/or types are available in every country. Please check with an NEC sales representative for
  availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without prior written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may appear in this document.
- NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC Electronics products listed in this document or any other liability arising from the use of such NEC Electronics products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of customer's equipment shall be done under the full responsibility of customer. NEC Electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information.
- While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics
  products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated
  entirely. To minimize risks of damage to property or injury (including death) to persons arising from
  defects in NEC Electronics products, customers must incorporate sufficient safety measures in their
  design, such as redundancy, fire-containment and anti-failure features.
- NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific".

The "Specific" quality grade applies only to NEC Electronics products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application.

- "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots.
- "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support).
- "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact NEC Electronics sales representative in advance to determine NEC Electronics 's willingness to support a given application.

- **Notes: 1.** "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries.
  - **2.** "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).
  - **3.** SuperFlash<sup>®</sup> is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan. This product uses SuperFlash<sup>®</sup> technology licensed from Silicon Storage Technology, Inc.

## **Regional Information**

Some information contained in this document may vary from country to country. Before using any NEC product in your application, please contact the NEC office in your country to obtain a list of authorized representatives and distributors. They will verify:

- · Device availability
- Ordering information
- Product release schedule
- · Availability of related technical literature
- Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth)
- Network requirements

In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country.

For further information please contact:

#### **NEC Electronics Corporation**

1753, Shimonumabe, Nakahara-ku, Kawasaki, Kanagawa 211-8668, Japan Tel: 044 4355111 http://www.necel.com/

## [America]

## NEC Electronics America, Inc.

2880 Scott Blvd. Santa Clara, CA 95050-2554,I U.S.A. Tel: 408 5886000 http://www.am.necel.com/ [Europe]

#### NEC Electronics (Europe) GmbH Arcadiastrasse 10

40472 Düsseldorf, Germany Tel: 0211 6503-0

http://www.eu.necel.com/ United Kingdom Branch

Cygnus House, Sunrise Parkway Linford Wood Milton Keynes, MK14 6NP, U.K. Tel: 01908 691133

#### Succursale Française

9, rue Paul Dautier, B.P. 52 78142 Velizy-Villacoublay Cédex France Tel: 01 30675800

#### **Tyskland Filial**

Täby Centrum Entrance S (7th floor) 18322 Täby, Sweden Tel: 08 6387200

#### Filiale Italiana

Via Fabio Filzi, 25A 20124 Milano, Italy Tel: 02 667541

#### **Branch The Netherlands**

Steijgerweg 6 5616 HS Eindhoven, The Netherlands Tel: 040 2654010

## [Asia & Oceania]

#### NEC Electronics (China) Co., Ltd

7th Floor, Quantum Plaza, No. 27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: 010 82351155 http://www.cn.necel.com/

#### NEC Electronics Shanghai Ltd.

Room 2511-2512, Bank of China Tower, 200 Yincheng Road Central, Pudong New Area, Shanghai 200120, P.R. China Tel: 021 5888 5400 http://www.cn.necel.com/

#### NEC Electronics Hong Kong Ltd.

Unit 1601-1613, 16/F., Tower 2 Grand Century Place 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: 2886 9318 http://www.hk.necel.com/

#### NEC Electronics Taiwan Ltd.

7F, No. 363 Fu Shing North Road Taipei, Taiwan, R.O.C. Tel: 02 8175-9600

#### NEC Electronics Singapore Pte. Ltd.

238A Thomson Road, #12-08 Novena Square, Singapore 307684 Tel: 6253-8311 http://www.sg.necel.com/

#### **NEC Electronics Korea Ltd.**

11F., Samik Lavied'or Bldg., 720-2, Yeoksam-Dong, Kangnam-Ku, Seoul, 135-080, Korea Tel: 02-558-3737 http://www.kr.necel.com/

## 1. Pin Group Information

## 1.1 Device package information

The V850ES/Fx3-L device series comprises several members. An overview with the pin and package information is given in the following table:

| Series Member | # Pins | Device package information |
|---------------|--------|----------------------------|
| µPD70F3610    |        |                            |
| µPD70F3611    |        |                            |
| µPD70F3612    | 64     | FE3-L                      |
| µPD70F3613    |        |                            |
| µPD70F3614    |        |                            |
| µPD70F3615    |        |                            |
| µPD70F3616    |        |                            |
| µPD70F3617    | 80     | FF3-L                      |
| µPD70F3618    |        |                            |
| µPD70F3619    |        |                            |
| µPD70F3620    |        |                            |
| µPD70F3621    | 100    | FG3-L                      |
| µPD70F3622    |        |                            |

This document describes the specification for the V850ES/FF3-L.

## 1.2 Pin Groups 1x: Pins supplied by EVDD

## 1B: (SHMT1)

- P04, P30-31, P34; P40, P91, P913-915 (FE3-L)
- P04, P30-31, P34; P38-39, P40, P91, P913-915 (FF3-L)
- P04, P30-31, P34; P36-39, P40, P91, P911, P913-915 (FG3-L)
- 1D: (SHMT3)
  - P00-03, P05-P06, P32-33, P35, P41-42, P50-55, P90, P96-99 (FE3-L)
  - P00-03, P05-P06, P32-33, P35, P41-42, P50-55, P90, P96-99 (FF3-L)
  - P00-03, P05-P06, P10-11, P32-33, P35, P41-42, P50-55, P90, P92-910, P912 (FG3-L)

## 1.3 Pin Groups 2x: Pins supplied by EVDD

2A: (CMOS)

- PCM0-1 (FE3-L)
- PCM0-3, PCS0-1, PCT0-1, PCT4, PCT6 (FF3-L)
- 2D: (SHMT3)
  - PDL0-7 (FE3-L)
  - PDL0-11 (FF3-L)

## NEC

## 1.4 Pin Groups 3x: Pins supplied by BVDD

3A: (CMOS) - PCM0-3, PCS0-1, PCT0-1, PCT4, PCT6 (FG3-L) 3D: (SHMT3) - PDL0-13 (FG3-L)

## 1.5 Pin Groups 4: Pins supplied by AVREF0

- 4: (CMOS)

  - P70-79 (FE3-L) P70-711 (FF3-L)
  - P70-715 (FG3-L)

## 1.6 Pin Groups 6: Pins supplied by EVDD

- RESET (SHMT2)
- IC, FLMD0

## 1.7 Pin Groups 7: Pins supplied by VRO

- X1, X2, XT1, XT2

## 2.2 Capacities

| (Ta - 25°C |                                                | N. |
|------------|------------------------------------------------|----|
| (ia = 25 C | C, VDD = EVDD = AVREF0 = VSS = EVSS = AVSS = 0 | V) |

| Parameter                | Symbol | Conditions                       | MIN. | TYP. | MAX. | Unit |
|--------------------------|--------|----------------------------------|------|------|------|------|
| Input/output capacitance | CIO    | f=1MHz, Not measured pins is 0V. |      |      | 10   | рF   |

## 2.3 Operating condition

(Ta = -40 to +85°C for (A)-Grade, Ta = -40 to +110°C for (A1)-Grade, Ta = -40 to +125°C for (A2)-Grade, C=4.7uF, VDD = EVDD = 3.3 to 5.5V, AVREF0 = 3.3 to 5.5V, VSS = EVSS = AVSS = 0V)

| Internal System clock frequency (f <sub>VBCLK</sub> )  | Supply voltage                 | Operating Condition                                                                                                                                                                                                            |
|--------------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                        | 3.5V≤VDD≤5.5V <sup>Note1</sup> | Operation of functions is enabled                                                                                                                                                                                              |
| 4.0≤f <sub>xx</sub> ≤20MHz<br>Note1                    | 3.3V≤VDD<3.5V                  | The following functions are operable: <ul> <li>CPU</li> <li>Flash (including programming</li> <li>RAM</li> <li>IO Buffer</li> <li>Port</li> <li>WT</li> <li>WDT</li> <li>INT</li> <li>CLM</li> <li>POC</li> <li>LVI</li> </ul> |
|                                                        | 3.3V≤AVRF0≤5.5V                | <ul> <li>A/D Converter</li> <li>stop ADC for AVREF0 &lt; 4.0V<br/>(ADA0CE bit =0)</li> <li>Refer to chapter '2.8 A/D Converter' for<br/>details.</li> </ul>                                                                    |
| 32kHz≤f <sub>XT</sub> ≤35kHz (Crystal)                 | 3.3V≤VDD<5.5V                  |                                                                                                                                                                                                                                |
| 12.5kHz⊴f <sub>XT</sub> ≤27.5kHz <sup>Note2</sup> (RC) | Note1                          | -                                                                                                                                                                                                                              |
| f <sub>RL</sub> (240kHz Internal-OSC)                  | 3.3V≤VDD<5.5V <sup>Note1</sup> | -                                                                                                                                                                                                                              |

Notes: 1. VDD = EVDD

2. RC Oscillation frequency is min. 25kHz max. 55kHz. This clock is divided by 2 internally.

## 2.5.2 Sub System Clock Oscillation Circuit Characteristics

| (1a = -40 to +o | $5 C, C=4.7 \mu r, VDD = EVDL$ | 0 = 3.3 10 5.5 V, AVREFU                         | $= 3.3 10 5.5 \text{V}, \text{V} 35 = \text{E}^{-1}$ | v 33 = Av | 33 = UV) |      |      |
|-----------------|--------------------------------|--------------------------------------------------|------------------------------------------------------|-----------|----------|------|------|
| Resonator       | Recommended Circuit            | Parameter                                        | Conditions                                           | MIN.      | TYP.     | MAX. | Unit |
| Crystal         | stal Refer to Figure 1         | Oscillator fre-<br>quency (fxt) <sup>Note1</sup> |                                                      | 32        | 32.768   | 35   | kHz  |
| resonator       |                                | Oscillation stabiliza-<br>tion time Note2        |                                                      |           |          | 10   | s    |

## (Ta = -40 to +85°C, C=4.7uF, VDD = EVDD = 3.3 to 5.5V, AVREF0 = 3.3 to 5.5V, VSS = EVSS = AVSS = 0V)

(Ta = -40 to +85°C for (A)-Grade, Ta = -40 to +110°C for (A1)-Grade, Ta = -40 to +125°C for (A2)-Grade, C=4.7uF, VDD = EVDD = 3.3 to 5.5V, AVREF0 = 3.3 to 5.5V, VSS = EVSS = AVSS = 0V)

| 0 4.1 al , 100 | = EVDD = 3.3 to 3.3V, AVI | 10 - 0.0 10 - 0.01                         | - L100 - A100 - 01)                                           |      |      |      |      |
|----------------|---------------------------|--------------------------------------------|---------------------------------------------------------------|------|------|------|------|
| Resonator      | Recommended Circuit       | Parameter                                  | Conditions                                                    | MIN. | TYP. | MAX. | Unit |
| RC             | Refer to Figure 2         | Oscillator<br>frequency <sup>Note1,4</sup> | R=390KΩ ±5% <sup>Note3</sup> ,<br>C=47pF±10% <sup>Note3</sup> | 25   | 40   | 55   | kHz  |
| resonator      |                           | Oscillation stabiliza-<br>tion time Note2  |                                                               |      |      | 100  | μs   |

**Notes: 1.** Indicates only oscillation circuit characteristics. Refer to "AC Characteristic" for cpu operation clock.

- 2. Time required to stabilize oscillation after VDD reaches oscillator voltage range min. 3.3V
- 3. In order to avoid the influence of wiring capacity, shorten wiring as much as possible.
- 4. RC Oscillation frequency is typ. 40kHz. This clock is divided (1/2) internally. In case of RC Oscillator, internal system clock frequency (fxt) is min. 12.5kHz, typ. 20kHz, max. 27.5kHz.





## 2.5.3 Internal-OSC Characteristics

(Ta = -40 to +85°C for (A)-Grade, Ta = -40 to +110°C for (A1)-Grade, Ta = -40 to +125°C for (A2)-Grade, C=4.7uF, VDD = EVDD = 3.3 to 5.5V, AVREF0 = 3.3 to 5.5V, VSS = EVSS = AVSS = 0V)

| Parameter             | Symbol          | Conditions          | MIN. | TYP. | MAX. | Unit |
|-----------------------|-----------------|---------------------|------|------|------|------|
| Output                | f <sub>RL</sub> | 240kHz Internal-OSC | 204  | 240  | 276  | kHz  |
| frequency             | f <sub>RH</sub> | 8MHz Internal-OSC   | 7.2  | 8.0  | 8.8  | MHz  |
| Oscillation           |                 | 240kHz Internal-OSC |      | 10   | 36   | μs   |
| stabilization<br>time |                 | 8MHz Internal-OSC   | 51   | 92   | 256  | μs   |

## 2.6.2 PIN leakage current

## (C=4.7uF, VDD = EVDD = 3.3 to 5.5V, AVREF0 = 3.3 to 5.5V, VSS = EVSS = AVSS = 0V)

| Parameter              | Symbol | Co     | nditions         | MIN.    | TYP. |      | MAX. |      | Unit |
|------------------------|--------|--------|------------------|---------|------|------|------|------|------|
| Faiametei              | Symbol | 0      | nullions         | IVIIIN. | ITF. | (A)  | (A1) | (A2) | Onit |
| High level input leak- | ILIH1  | VI=VDD | Analog pins      |         |      | 0.2  | 0.4  | 0.5  |      |
| age current            |        |        | Other pins Note1 |         |      | 0.5  | 0.8  | 1.0  |      |
| Low level input        | ILIL1  | VI=0V  | Analog pins      |         |      | -0.2 | -0.4 | -0.5 |      |
| leakage current        |        | VI=0V  | Other pins Note1 |         |      | -0.5 | -0.8 | -1.0 |      |
| High level output      | ILOH1  | VO=VDD | Analog pins      |         |      | 0.2  | 0.4  | 0.5  | μA   |
| leakage current        | ILUHI  | VO=VDD | Other pins       |         |      | 0.5  | 0.8  | 1.0  |      |
| Low level output       | ILOL1  | VO=0V  | Analog pins      |         |      | -0.2 | -0.4 | -0.5 |      |
| leakage current        | ILULI  | v0-0v  | Other pins       |         |      | -0.5 | -0.8 | -1.0 |      |

Notes: 1. The input leakage current of FLMD0 is as follows:

High level input leakage current :

- (A)-Grade 2.0µA
- (A1)-Grade 4.0µA
- (A2)-Grade  $5.0 \mu A$

Low level input leakage current:

- (A)-Grade -2.0µA
- (A1)-Grade -4.0µA
- (A2)-Grade 5.0µA

| Mode | Symbol | Condition                  |                                                  |                                         |                                                                 |     |      | MAX. |      | Unit |
|------|--------|----------------------------|--------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------|-----|------|------|------|------|
| wode | Symbol |                            |                                                  |                                         | TYP.                                                            | (A) | (A1) | (A2) | Unit |      |
|      |        |                            |                                                  | PLL: ON                                 | f <sub>xx</sub> =10MHz<br>f <sub>x</sub> =5MHz                  | 10  |      | 15   |      | mA   |
|      |        |                            | Dorinhoroly f                                    | 16MHz≤f <sub>xx</sub> ≤20MHz            | f <sub>xx</sub> =20MHz<br>f <sub>x</sub> =10MHz                 | 17  |      | 25   |      | mA   |
|      |        | All peripherals running    |                                                  | PLL: OFF<br>4MHz≤f <sub>xx</sub> ≤16MHz | f <sub>xx</sub> =8MHz<br>8MHz Internal-<br>OSC <sup>Note3</sup> | 7   |      | 11   |      | mA   |
|      |        |                            |                                                  |                                         | f <sub>xx</sub> =16MHz<br>f <sub>x</sub> =16MHz                 | 12  |      | 18   |      | mA   |
| HALT | IDD2   |                            | Peripheral: f <sub>xx</sub> /2<br>PRSI option: 1 | PLL: ON<br>10MHz≤f <sub>xx</sub> ≤20MHz | f <sub>xx</sub> =20MHz<br>f <sub>x</sub> =10MHz                 | 14  |      | 21   |      | mA   |
| mode | IDD2   |                            |                                                  | PLL: ON<br>16MHz⊴f <sub>xx</sub> ≤20MHz | f <sub>xx</sub> =10MHz<br>f <sub>x</sub> =5MHz                  | 7   |      |      |      | mA   |
|      |        |                            | Peripheral: f <sub>xx</sub><br>PRSI option: 0    |                                         | f <sub>xx</sub> =20MHz<br>f <sub>x</sub> =10MHz                 | 12  |      |      |      | mA   |
|      |        | All peripherals<br>stopped |                                                  | PLL: OFF                                | f <sub>xx</sub> =8MHz<br>8MHz Internal-<br>OSC <sup>Note3</sup> | 5   |      | -    |      | mA   |
|      |        |                            |                                                  | 4MHz≤f <sub>xx</sub> ≤16MHz             | f <sub>xx</sub> =16MHz<br>f <sub>x</sub> =16MHz                 | 9   |      |      |      | mA   |
|      |        |                            | Peripheral: f <sub>xx</sub> /2<br>PRSI option: 1 | PLL: ON<br>10MHz≤f <sub>xx</sub> ≤20MHz | f <sub>xx</sub> =20MHz<br>f <sub>x</sub> =10MHz                 | 11  |      |      |      | mA   |

| Mada                  | Cumpheal |                                        | 0.0                                                         | a diti a a                                                  |                                                 | TVD         |      | MAX. |      | Linit |
|-----------------------|----------|----------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------|-------------|------|------|------|-------|
| Mode                  | Symbol   |                                        | Condition                                                   |                                                             |                                                 | TYP.        | (A)  | (A1) | (A2) | Unit  |
|                       |          |                                        |                                                             |                                                             | f <sub>xx</sub> =5MHz<br>f <sub>x</sub> =5MHz   | 1.4         | 2.2  | 2.5  | 2.8  | mA    |
|                       |          | Peripheral (TAA,                       | ,                                                           | PLL: OFF<br>4MHz≤f <sub>xx</sub> ≤16MHz<br><sub>Note7</sub> | f <sub>xx</sub> =12MHz<br>f <sub>x</sub> =12MHz | 2.0         | 3.1  | 3.4  | 3.7  | mA    |
|                       |          | ning                                   | }                                                           | NOLE/                                                       | f <sub>xx</sub> =16MHz<br>f <sub>x</sub> =16MHz | 2.4         | 3.6  | 3.9  | 4.2  | mA    |
| IDLE1                 | 1000     |                                        |                                                             | fxx=8MHz, 8MHz In                                           | ternal-OSC <sup>Note3</sup>                     | 1.5         | 2.3  | 2.6  | 2.9  | mA    |
| mode                  | IDD3     |                                        |                                                             |                                                             | f <sub>xx</sub> =5MHz<br>f <sub>x</sub> =5MHz   | 1.2         |      |      |      | mA    |
|                       |          | All peripherals stopped                | PLL: OFF<br>4MHz≤f <sub>xx</sub> ≤16MHz<br><sub>Note7</sub> | f <sub>xx</sub> =12MHz<br>f <sub>x</sub> =12MHz             | 1.4                                             |             | -    |      | mA   |       |
|                       |          |                                        |                                                             | f <sub>xx</sub> =16MHz<br>f <sub>x</sub> =16MHz             | 1.6                                             |             |      |      | mA   |       |
|                       |          |                                        |                                                             | fxx=8MHz, 8MHz In                                           | ternal-OSC <sup>Note3</sup>                     | 1.1         |      |      |      | mA    |
|                       |          |                                        |                                                             |                                                             | f <sub>xx</sub> =5MHz<br>f <sub>x</sub> =5MHz   | 0.4         | 0.7  | 0.9  | 1.1  | mA    |
| IDLE2                 | IDD4     | PLL: OFF<br>4MHz≤f <sub>xx</sub> ≤16Ml |                                                             | Hz                                                          | f <sub>xx</sub> =12MHz<br>f <sub>x</sub> =12MHz | 0.7         | 1.0  | 1.2  | 1.5  | mA    |
| mode                  |          |                                        | Note7                                                       |                                                             | f <sub>xx</sub> =16MHz<br>f <sub>x</sub> =16MHz | 0.8         | 1.2  | 1.4  | 1.7  | mA    |
|                       |          | fz                                     | xx=8MHz, 8MH                                                | z Internal-OSC Note3                                        | 0.2                                             | 0.5         | 0.7  | 1.0  | mA   |       |
| SUB                   |          |                                        |                                                             | or (fxt = 32,768kHz)                                        |                                                 | 80          | 400  | -    | -    | μA    |
| operating             | IDD5     |                                        | RC resonator                                                | (fxt=20kHz) Note6                                           |                                                 | 80          | 400  | 600  | 850  | μA    |
| mode <sup>Note5</sup> |          | 240                                    | ) kHz Internal-O                                            | SC (SubOSC stoppe                                           | d)                                              | 220         | 1000 | 1200 | 1450 | μA    |
| SubIDLE               |          |                                        | Crystal resonate                                            | or (fxt = 32,768kHz)                                        |                                                 | 20          | 190  | -    | -    | μA    |
| mode                  | IDD6     | RC resonator (fxt=20kHz) Note6         |                                                             |                                                             |                                                 | 40          | 220  | 420  | 670  | μΑ    |
| Note3,5               |          | 240                                    | 240kHz Internal-OSC (SubOSC stopped)                        |                                                             |                                                 |             | 180  | 380  | 630  | μA    |
| STOP                  |          | POC stop                               |                                                             | 0kHz Internal-OSC st                                        |                                                 | 7.5<br>15.5 | 80   | 280  | 530  | μA    |
| mode                  | IDD7     |                                        |                                                             |                                                             | Hz Internal-OSC working                         |             | 95   | 295  | 545  | μA    |
| Note3,4               |          | POC work                               |                                                             | 0kHz Internal-OSC st                                        |                                                 | 10.5        | 85   | 285  | 535  | μA    |
|                       |          | POC work 240kHz Internal-OS            |                                                             |                                                             | king                                            | 18.5        | 100  | 300  | 550  | μA    |

18

Datasheet U19191EE1V0DS00

NEC

V850ES/FF3-L

- **Notes: 1.** VDD and EVDD total current. (Ports are stopped). AVREF0 current, port buffer current (including a current flowing in the on-chip pull-up/pulldown resistor) are not included.
  - The code flash is in read mode. When the device is in programming mode (Self-programming mode) the current value (MAX. value) adds by the following value:
    - Self-programming mode:
       + In case of PLL OFF: 7-(0.33\*fxx+0.1) [mA]
       + In case of PLL ON: 7-(0.18\*fxx+3.0) [mA]
  - **3.** Main OSC is stopped.
  - 4. Do not use SubOSC.
  - 5. POC is working. 240kHz Internal-OSC is working. 8MHz Internal-OSC is stopped.
  - 6. RC Oscillation frequency is typ.40kHz. This clock is divided by 1/2 internally.
  - 7. 8MHz Internal-OSC is stopped
  - **8.** The formulas are for reference only. Not all possible values for  $f_{xx}$  are tested in the outgoing device inspection.

## 2.7.2 RESET, Interrupt, ADTRG Timing

 $(Ta = -40 \text{ to } +85^{\circ}\text{C} \text{ for (A})-\text{Grade}, Ta = -40 \text{ to } +110^{\circ}\text{C} \text{ for (A1)-Grade}, Ta = -40 \text{ to } +125^{\circ}\text{C} \text{ for (A2)-Grade}, VDD = EVDD = 3.3 \text{ to } 5.5\text{V}, AVREF0 = 3.3 \text{ to } 5.5\text{V}, VSS = EVSS = AVSS = 0\text{V}, CL=50\text{pF})$ 

| Parameter                                     | Symbol | Conditions           | MIN.  | TYP. | MAX. | Unit |
|-----------------------------------------------|--------|----------------------|-------|------|------|------|
| _RESET input low level width                  | tWRSL  | analog filter        | 250   |      |      | ns   |
| NMI input high level width                    | tWNIH  | analog filter        | 250   |      |      | ns   |
| NMI input low level width                     | tWNIL  | analog filter        | 250   |      |      | ns   |
| INTPn <sup>Note1</sup> input high level width | tWITH  | analog filter ,n=0-8 | 250   |      |      | ns   |
|                                               |        | digital filter ,n=3  | Note2 |      |      | ns   |
| INTPn Note1 input low level width             | tWITL  | analog filter ,n=0-8 | 250   |      |      | ns   |
|                                               |        | digital filter ,n=3  | Note2 |      |      | ns   |

Notes: 1. ADTRG is same spec (P03/INTP0/ADTRG). DRST is same spec (P05/INTP2/DRST)
2. 2Tsamp+20 or 3Tsamp+20 ("Tsamp" is Noise reject sampling clock (NF macro))

- **Remarks: 1.** The above minimum values show pulse widths that are surely detected as an effective edge. An effective may also be detected even if the input pulse width is less than the above minimum specification.
  - 2. RESET, NMI, INTPn, ADTRG and DRST have analog noise filter. The typical filter time is typ=60ns.

## 2.7.3 Key Return Timing

 $(Ta = -40 \text{ to } +85^{\circ}\text{C} \text{ for (A})-\text{Grade}, Ta = -40 \text{ to } +110^{\circ}\text{C} \text{ for (A1)-Grade}, Ta = -40 \text{ to } +125^{\circ}\text{C} \text{ for (A2)-Grade}, VDD = EVDD = 3.3 \text{ to } 5.5V, AVREF0 = 3.3 \text{ to } 5.5V, VSS = EVSS = AVSS = 0V, CL=50\text{pF})$ 

| vbb = Evbb = 0.0 to 0.000, Avite v = 0.0 to 0.000, vbb = Evbb = Avbb = 000, ot = 0001) |        |                      |      |      |      |      |  |  |  |  |  |
|----------------------------------------------------------------------------------------|--------|----------------------|------|------|------|------|--|--|--|--|--|
| Parameter                                                                              | Symbol | Conditions           | MIN. | TYP. | MAX. | Unit |  |  |  |  |  |
| KRn input high level width                                                             | tWKRH  | analog filter ,n=0-7 | 250  |      |      | ns   |  |  |  |  |  |
| KRn input low level width                                                              | tWKRL  | analog filter ,n=0-7 | 250  |      |      | ns   |  |  |  |  |  |

**Remarks: 1.** The above minimum values show pulse widths that are surely detected as an effective edge. An effective may also be detected even if the input pulse width is less than the above minimum specification.

2. KRn inputs have analog noise filter. The typical filter time is typ=60ns.

## 2.7.4 Timer Timing

 $(Ta = -40 \text{ to } +85^{\circ}\text{C} \text{ for (A})\text{-}Grade, Ta = -40 \text{ to } +110^{\circ}\text{C} \text{ for (A1)-}Grade, Ta = -40 \text{ to } +125^{\circ}\text{C} \text{ for (A2)-}Grade, VDD = EVDD = 3.5 \text{ to } 5.5\text{V}, AVREF0 = 3.5 \text{ to } 5.5\text{V}, VSS = EVSS = AVSS = 0\text{V}, CL = 50\text{pF})$ 

| VDD = EVDD = 5.5 to 5.50, AVREPU = 5.5 to 5.50, V35 = EV35 = AV35 = 00, CE=50PP) |        |                                |             |      |      |      |      |  |  |  |  |
|----------------------------------------------------------------------------------|--------|--------------------------------|-------------|------|------|------|------|--|--|--|--|
| Parameter                                                                        | Symbol | Conditions                     |             | MIN. | TYP. | MAX. | Unit |  |  |  |  |
| TI input high level<br>width                                                     | tTIH   | TIAA00-01,10-11,20-21,30-31,4  | 0-41 Note1  | 250  |      |      | ns   |  |  |  |  |
| TI input low level<br>width                                                      | tTIL   | TIAA00-01,10-11,20-21,30-31,4  | 0-41 Note1  | 250  |      |      | ns   |  |  |  |  |
| TO output cycle                                                                  | tTCYK  | TIAA00-01,10-11,20-21,30-31, 4 | 40-41 Note1 |      |      | 10   | MHz  |  |  |  |  |

Notes: 1. Except for the external trigger and external event function.

- **Remarks: 1.** The above minimum values show pulse widths that are surely detected as an effective edge. An effective may also be detected even if the input pulse width is less than the above minimum specification.
  - 2. TIAAn inputs have analog noise filter. The typical filter time is typ=60ns.

## 2.7.5 CSI Timing

## (a) Master mode

(Ta = -40 to +85°C for (A)-Grade, Ta = -40 to +110°C for (A1)-Grade, Ta = -40 to +125°C for (A2)-Grade, VDD = EVDD = 3.5 to 5.5V, AVREF0 = 3.5 to 5.5V, VSS = EVSS = AVSS = 0V, CL=50pF)

| Parameter                     | Symbol | Conditions | MIN.       | MAX. | Unit |
|-------------------------------|--------|------------|------------|------|------|
| SCKBn cycle time              | tKCY1  |            | 125        |      | ns   |
| SCKBn high level width        | tKH1   |            | tKCY1/2-15 |      | ns   |
| SCKBn low level width         | tKL1   |            | tKCY1/2-15 |      | ns   |
| SIBn setup time ( to SCKBn )  | tSIK1  |            | 30         |      | ns   |
| SIBn hold time ( from SCKBn ) | tKSI1  |            | 25         |      | ns   |
| Delay time from SCKBn to SOBn | tKSO1  |            |            | 25   | ns   |

#### (b) Slave mode

 $(Ta = -40 \text{ to } +85^{\circ}\text{C} \text{ for (A})-\text{Grade}, Ta = -40 \text{ to } +110^{\circ}\text{C} \text{ for (A1)-Grade}, Ta = -40 \text{ to } +125^{\circ}\text{C} \text{ for (A2)-Grade}, VDD = EVDD = 3.5 \text{ to } 5.5V, AVREF0 = 3.5 \text{ to } 5.5V, VSS = EVSS = AVSS = 0V, CL=50\text{pF})$ 

| $v_{DD} = Ev_{DD} = 5.5 \text{ (b} 5.5^{\circ}, \text{AVREFU} = 5.5 \text{ (b} 5.5^{\circ}, v_{33} = Ev_{33} = Av_{33} = 0^{\circ}, \text{CL}=50\text{pr}$ |        |            |      |      |      |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------|------|------|------|--|--|--|--|--|
| Parameter                                                                                                                                                  | Symbol | Conditions | MIN. | MAX. | Unit |  |  |  |  |  |
| SCKBn cycle time                                                                                                                                           | tKCY1  |            | 200  |      | ns   |  |  |  |  |  |
| SCKBn high level width                                                                                                                                     | tKH1   |            | 90   |      | ns   |  |  |  |  |  |
| SCKBn low level width                                                                                                                                      | tKL1   |            | 90   |      | ns   |  |  |  |  |  |
| SIBn setup time ( to SCKBn )                                                                                                                               | tSIK1  |            | 50   |      | ns   |  |  |  |  |  |
| SIBn hold time ( from SCKBn )                                                                                                                              | tKSI1  |            | 50   |      | ns   |  |  |  |  |  |
| Delay time from SCKBn to SOBn                                                                                                                              | tKSO1  |            |      | 50   | ns   |  |  |  |  |  |



## 2.7.6 UART Timing

(Ta = -40 to +85°C for (A)-Grade, Ta = -40 to +110°C for (A1)-Grade, Ta = -40 to +125°C for (A2)-Grade, VDD = EVDD = 3.5 to 5.5V, AVREF0 = 3.5 to 5.5V, VSS = EVSS = AVSS = 0V, CL=50pF)

| ,               |        | · · · · · · · · · · · · · · · · · · · | ,,   |      |      |      |
|-----------------|--------|---------------------------------------|------|------|------|------|
| Parameter       | Symbol | Conditions                            | MIN. | TYP. | MAX. | Unit |
| Transfer rate   |        |                                       |      |      | 1.5  | Mbps |
| ASCK0 frequency |        |                                       |      |      | 10   | MHz  |

## 2.7.7 IIC Timing

(Ta = -40 to +85°C for (A)-Grade, Ta = -40 to +110°C for (A1)-Grade, Ta = -40 to +125°C for (A2)-Grade, VDD = EVDD = 3.5 to 5.5V, AVREF0 = 3.5 to 5.5V, VSS = EVSS = AVSS = 0V, CL=50pF)

|                                                       | Parameter                  | Symbol  | Normal             | mode | High-spee            | d mode               | Unit |
|-------------------------------------------------------|----------------------------|---------|--------------------|------|----------------------|----------------------|------|
|                                                       | Falametei                  | Symbol  | min.               | max. | min.                 | max.                 | Unit |
| SCL00 clock                                           | frequency                  | fCLK    | 0                  | 100  | 0                    | 400                  | kHz  |
| Bus-free time tions)                                  | (between stop/start condi- | tBUF    | 4.7                |      | 1.3                  |                      | μs   |
| Hold time <sup>Note</sup>                             | 1                          | tHD:STA | 4.0                |      | 0.6                  |                      | μs   |
| SCL00 clock                                           | low-level width            | tLOW    | 4.7                |      | 1.3                  |                      | μs   |
| SCL00 clock                                           | high-level width           | tHIGH   | 4.0                |      | 0.6                  |                      | μs   |
| Setup time for                                        | r start/restart conditions | tSU:STA | 4.7                |      | 0.6                  |                      | μs   |
| Data hold                                             | CBUS compatible master     |         | 5.0                |      |                      |                      | μs   |
| time                                                  | IIC mode                   | tHD:DAT | 0 <sup>Note2</sup> |      | 0 <sup>Note2</sup>   | 0.9 <sup>Note3</sup> | μs   |
| Data setup tin                                        | ne                         | tSU:DAT | 250                |      | 100 <sup>Note4</sup> |                      | ns   |
| SDA00 and S                                           | CL00 signal rise time      | tR      |                    | 1000 | 20+0.1Cb             | 300                  | ns   |
| SDA00 and SCL00 signal fall time                      |                            | tF      |                    | 300  | 20+0.1Cb             | 300                  | ns   |
| Stop condition setup time                             |                            | tSU:STO | 4.0                |      | 0.6                  |                      | μs   |
| Pilse width with spike supporessed by<br>input filter |                            | tSP     |                    |      | 0                    | 50                   | ns   |
| Capacitance I                                         | oad of each bus line       | Cb      |                    | 400  |                      | 400                  | pF   |

Notes: 1. At the start condition, the first clock pulse is generated after the hold time

**2.** The system requires a minimum of 300ns hold time Internally for the SDA signal ( at VIH-min. of SCL00 signal )

In order to occupy the undefined area at the falling edge of SCL00.

- **3.** If the system does not extend the SCL00 signal low hold time ( tlow ), only the maximum data hold time (tHD:DAT ) needs to be satisfied.
- 4. The high-speed-mode IIC bus can be used In a normal-mode IIC bus system. In this case, set the high-speed-mode IIC bus so that It meets the following conditions.
  If the system does not extend the SCL00 signal's low state hold time: SU:DAT?250ns

- If the system extends the SCL00 signal's low state hold time:

Transmit the following data bit to the SDA00 line prior to releasing the SCL00 line (tRmax.+tSU:DAT=1000+250=1250ns: Normal mode IIC bus specification ).

**5.** Cb: Total capacitance of one bus line (unit: pF)

## 2.8 A/D Converter

(Ta = -40 to +85°C for (A)-Grade, Ta = -40 to +110°C for (A1)-Grade, Ta = -40 to +125°C for (A2)-Grade, C=4.7uF, VDD = EVDD = 3.5 to 5.5V, AVREF0 = 4.0 to 5.5V, VSS = EVSS = AVSS = 0V)

| Parameter                                                         | Symbol | Conditions                   | MIN. | TYP.  | M/<br>(A),(A1) | AX.<br>(A2) | Unit |
|-------------------------------------------------------------------|--------|------------------------------|------|-------|----------------|-------------|------|
| Resolution                                                        |        |                              |      |       | 1              | 0           | bit  |
| Overall error <sup>Note1</sup>                                    |        | 4.0V≤AVREF0<5.5V             |      | ±0.15 | ±0.3           | ±0.35       | %FSR |
| Conversion time                                                   | tCONV  |                              | 3.10 |       | 1              | 6           | μs   |
| Stabilization time                                                | tSTA   | After ADA0PS bit = 0 -><br>1 | 2    |       |                |             | μs   |
| Recovery time for power down mode                                 | tDPU   |                              | 1    |       |                |             | μs   |
| Zero-scale error <sup>Note1</sup>                                 | ZSE    |                              |      |       | ±0.3           | ±0.35       | %FSR |
| Full-scale error <sup>Note1</sup>                                 | FSE    |                              |      |       | ±0.3           | ±0.35       | %FSR |
| Integral non-liniearity error <sup>Note2</sup>                    | INL    |                              |      |       | ±ź             | 2.5         | LSB  |
| Differential non-liniearity error <sup>Note2</sup>                | DNL    |                              |      |       | ±´             | 1.5         | LSB  |
| Analog input voltage                                              | VIAN   |                              | AVSS |       | AVF            | REF0        | V    |
| Analog input equivalent<br>circuit capacitance <sup>Note3,4</sup> | CINA   |                              |      |       | 6.             | 19          | pF   |
| Analog input equivalent<br>circuit resistance <sup>Note3</sup>    | RINA   |                              |      |       | 2.             | 55          | kΩ   |
| AVREF0 current                                                    | IAREF0 | A/D operating                |      | 4     |                | 7           | mA   |
|                                                                   | IAREFU | A/D operation stop           |      | 1     | 1              | 0           | μA   |
| Conversion rusult when using                                      |        | AVREF0 conversion            | 3FC  |       | 3              | FF          | HEX  |
| Diagnostic function                                               |        | AVSS conversion              | 000  |       | 0              | 03          | HEX  |

Notes: 1. Overall error excluding quantization error (±0.05%FSE). It is indicated as a ratio to the fullscale value.

- Excluding quantization error (±1/2 LSB)
   Reference value. Not tested in production.
- 4. Does not include input/output capacitance CIO

## 2.9 POC

#### (Ta = -40 to +85°C for (A)-Grade, Ta = -40 to +110°C for (A1)-Grade, Ta = -40 to +125°C for (A2)-Grade, C=4.7uF, VDD = EVDD, VSS = EVSS = AVSS = 0V)

| • III al , 100 2100, 100 | 2100 /1100 | •••                                             |       |      |      |      |
|--------------------------|------------|-------------------------------------------------|-------|------|------|------|
| Parameter                | Symbol     | Conditions                                      | MIN.  | TYP. | MAX. | Unit |
| Detect voltage           | VPOC0      |                                                 | 3.3   | 3.5  | 3.7  | V    |
| Supply voltage rise time | tPTH       | From VDD=0V to<br>VDD=3.3V                      | 0.002 |      |      | ms   |
| Response time1 Note1     | tPTHD      | In case of power on.<br>After VDD reaches 3.7V. |       |      | 2.0  | ms   |
| Response time2 Note2     | tPD        | In case of power off.<br>After VDD drop 3.3V.   |       | 0.2  | 1.0  | ms   |
| VDD minimum width        | tPW        |                                                 | 0.2   |      |      | ms   |

Notes: 1. From detect voltage to release reset signal

2. From detect voltage to occurrence of reset signal



**Note:** POC is available only in M2 devices. Refer to 'Ordering information' in the V850ES/Fx3-L User'sManual.

## 2.12 Data Retention Characteristics

(Ta = -40 to +85°C for (A)-Grade, Ta = -40 to +110°C for (A1)-Grade, Ta = -40 to +125°C for (A2)-Grade, C=4.7uF, VDD = EVDD = 1.9 to 5.5V, VSS = EVSS = AVSS = 0V) (

|                                            | ,      |                                                             |           |      |           |      |
|--------------------------------------------|--------|-------------------------------------------------------------|-----------|------|-----------|------|
| Parameter                                  | Symbol | Conditions                                                  | MIN.      | TYP. | MAX.      | Unit |
| Data retention power<br>supply voltage     | VDDDR  | STOP mode<br>(All function is stopped)                      | 1.9       |      | 5.5       | V    |
| Data retention power<br>supply current     | IDDDR  | VDDDR=2.0V(<br>All function is stopped)                     |           | 6.5  | 70        | μA   |
| Supply voltage rise time                   | tRVD   |                                                             | 1         |      |           | μs   |
| Supply voltage fall time                   | tFVD   |                                                             | 1         |      |           | μs   |
| Supply voltage hold time                   | tHVD   | After STOP mode                                             | 0         |      |           | ms   |
| STOP release signal input time             | tDREL  | After VDD reaches operat-<br>ing voltage range MIN.<br>3.3V | 0         |      |           | ms   |
| Data retention high-level<br>input voltage | VIHDR  | All input port                                              | 0.9-VDDDR |      | VDDDR     | V    |
| Data retention low-level<br>input voltage  | VILDR  | All input port                                              | 0         |      | 0.1.VDDDR | V    |

Remark: When STOP mode is entered/released operation voltage range must be controlled.





## 3.2 Product Marking

3.2.1 Marking of pin 1 at a QFP (Quad Flat Package)



Example 1: The index mark for pin 1 is the beveled edge of the package

- Example 2: The index mark for pin 1 is a round notch at one of the 4 edges. In this case, the shape of all edges is identical (usually beveled).
- Example 3: For production reasons, two or more similar notches may be located at the top of the package. In such a case the index marker for pin 1 is a round notch with an additional mark in it.
- **Note:** RoHS compliant devices have an additional dot at the top side. Do not mix it up with the marking for pin 1. For details see 3.2.2 "Identification of Lead-Free Products" on page 34.



## 4. Change History

| Version | Chapter | Comment         |
|---------|---------|-----------------|
| V1.0    |         | Initial release |

# NEC

# Facsimile Message

FAX

Although NEC has taken all possible steps to ensure that the documentation supplied to our customers is complete, bug free and up-to-date, we readily accept that errors may occur. Despite all the care and precautions we've taken, you may encounter problems in the documentation. Please complete this form whenever you'd like to report errors or suggest improvements to us.

Address

Tel.

From:

Name

Company

Thank you for your kind support.

| North America<br>NEC Electronics America Inc.<br>Corporate Communications Dept.<br>Fax: 1-800-729-9288<br>1-408-588-6130 | Hong Kong, Philippines, Oceania<br>NEC Electronics Hong Kong Ltd.<br>Fax: +852-2886-9022/9044 | Asian Nations except Philippines<br>NEC Electronics Singapore Pte. Ltd.<br>Fax: +65-6250-3583 |
|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| Europe<br>NEC Electronics (Europe) GmbH<br>Market Communication Dept.<br>Fax: +49(0)-211-6503-1344                       | <b>Korea</b><br>NEC Electronics Hong Kong Ltd.<br>Seoul Branch<br>Fax: 02-528-4411            | Japan<br>NEC Semiconductor Technical Hotline<br>Fax: +81- 44-435-9608                         |
|                                                                                                                          | <b>Taiwan</b><br>NEC Electronics Taiwan Ltd.<br>Fax: 02-2719-5951                             |                                                                                               |

I would like to report the following error/make the following suggestion:

Document title: \_\_\_

Document number: \_\_\_\_

\_\_\_\_\_ Page number: \_\_\_\_\_

If possible, please fax the referenced page or drawing.

| <b>Document Rating</b> | Excellent | Good | Acceptable | Poor |
|------------------------|-----------|------|------------|------|
| Clarity                |           |      |            |      |
| Technical Accuracy     |           |      |            |      |
| Organization           |           |      |            |      |

[MEMO]