Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, LCD, POR, PWM, WDT | | Number of I/O | 53 | | Program Memory Size | 1MB (1M x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V | | Data Converters | A/D 8x12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-TQFP | | Supplier Device Package | 64-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm32gg842f1024g-e-gfp64r | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 2.1.3 Memory System Controller (MSC) The Memory System Controller (MSC) is the program memory unit of the EFM32GG microcontroller. The flash memory is readable and writable from both the Cortex-M3 and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block. Additionally, the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in the energy modes EM0 and EM1. #### 2.1.4 Direct Memory Access Controller (DMA) The Direct Memory Access (DMA) controller performs memory operations independently of the CPU. This has the benefit of reducing the energy consumption and the workload of the CPU, and enables the system to stay in low energy modes when moving for instance data from the USART to RAM or from the External Bus Interface to a PWM-generating timer. The DMA controller uses the PL230 $\mu$ DMA controller licensed from ARM. #### 2.1.5 Reset Management Unit (RMU) The RMU is responsible for handling the reset functionality of the EFM32GG. #### 2.1.6 Energy Management Unit (EMU) The Energy Management Unit (EMU) manage all the low energy modes (EM) in EFM32GG microcontrollers. Each energy mode manages if the CPU and the various peripherals are available. The EMU can also be used to turn off the power to unused SRAM blocks. #### 2.1.7 Clock Management Unit (CMU) The Clock Management Unit (CMU) is responsible for controlling the oscillators and clocks on-board the EFM32GG. The CMU provides the capability to turn on and off the clock on an individual basis to all peripheral modules in addition to enable/disable and configure the available oscillators. The high degree of flexibility enables software to minimize energy consumption in any specific application by not wasting power on peripherals and oscillators that are inactive. ## 2.1.8 Watchdog (WDOG) The purpose of the watchdog timer is to generate a reset in case of a system failure, to increase application reliability. The failure may e.g. be caused by an external event, such as an ESD pulse, or by a software failure. ## 2.1.9 Peripheral Reflex System (PRS) The Peripheral Reflex System (PRS) system is a network which lets the different peripheral module communicate directly with each other without involving the CPU. Peripheral modules which send out Reflex signals are called producers. The PRS routes these reflex signals to consumer peripherals which apply actions depending on the data received. The format for the Reflex signals is not given, but edge triggers and other functionality can be applied by the PRS. ## 2.1.10 Inter-Integrated Circuit Interface (I2C) The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C-bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. The interface provided to software by the I<sup>2</sup>C module, allows both fine-grained control of the transmission process and close to automatic transfers. Automatic recognition of slave addresses is provided in all energy modes. # 2.1.11 Universal Synchronous/Asynchronous Receiver/Transmitter (US-ART) The Universal Synchronous Asynchronous serial Receiver and Transmitter (USART) is a very flexible serial I/O module. It supports full duplex asynchronous UART communication as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with ISO7816 SmartCards, IrDA and I2S devices. #### 2.1.12 Pre-Programmed UART Bootloader The bootloader presented in application note AN0003 is pre-programmed in the device at factory. Auto-baud and destructive write are supported. The autobaud feature, interface and commands are described further in the application note. # 2.1.13 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART) The unique LEUART<sup>TM</sup>, the Low Energy UART, is a UART that allows two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud/s. The LEUART includes all necessary hardware support to make asynchronous serial communication possible with minimum of software intervention and energy consumption. #### 2.1.14 Timer/Counter (TIMER) The 16-bit general purpose Timer has 3 compare/capture channels for input capture and compare/Pulse-Width Modulation (PWM) output. TIMER0 also includes a Dead-Time Insertion module suitable for motor control applications. ### 2.1.15 Real Time Counter (RTC) The Real Time Counter (RTC) contains a 24-bit counter and is clocked either by a 32.768 kHz crystal oscillator, or a 32.768 kHz RC oscillator. In addition to energy modes EM0 and EM1, the RTC is also available in EM2. This makes it ideal for keeping track of time since the RTC is enabled in EM2 where most of the device is powered down. ## 2.1.16 Backup Real Time Counter (BURTC) The Backup Real Time Counter (BURTC) contains a 32-bit counter and is clocked either by a 32.768 kHz crystal oscillator, a 32.768 kHz RC oscillator or a 1 kHz ULFRCO. The BURTC is available in all Energy Modes and it can also run in backup mode, making it operational even if the main power should drain out. ### 2.1.17 Low Energy Timer (LETIMER) The unique LETIMER<sup>TM</sup>, the Low Energy Timer, is a 16-bit timer that is available in energy mode EM2 in addition to EM1 and EM0. Because of this, it can be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. It is also connected to the Real Time Counter (RTC), and can be configured to start counting on compare matches from the RTC. ## 2.1.18 Pulse Counter (PCNT) The Pulse Counter (PCNT) can be used for counting pulses on a single input or to decode quadrature encoded inputs. It runs off either the internal LFACLK or the PCNTn\_S0IN pin as external clock source. The module may operate in energy mode EM0 - EM3. # **3.4 Current Consumption** Table 3.3. Current Consumption | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----|------------------|-------------------|------------| | | | 48 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 219 | 240 | μΑ/<br>MHz | | | | 28 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 205 | 225 | μΑ/<br>MHz | | | EM0 current. No prescaling. Run- | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 206 | 229 | μΑ/<br>MHz | | I <sub>EM0</sub> | ning prime num-<br>ber calculation code<br>from flash. (Produc- | 14 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 209 | 232 | μΑ/<br>MHz | | | tion test condition = 14MHz) | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 211 | 234 | μΑ/<br>MHz | | | | 6.6 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 215 | 242 | μΑ/<br>MHz | | | | 1.2 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 243 | 327 | μΑ/<br>MHz | | | | 48 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 80 | 90 | μΑ/<br>MHz | | | EM1 current (Production test condition = 14MHz) | 28 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 80 | 90 | μΑ/<br>MHz | | | | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 81 | 91 | μΑ/<br>MHz | | I <sub>EM1</sub> | | 14 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 83 | 99 | μΑ/<br>MHz | | | | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 85 | 100 | μΑ/<br>MHz | | | | 6.6 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 90 | 102 | μΑ/<br>MHz | | | | 1.2 MHz HFRCO. all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 122 | 152 | μΑ/<br>MHz | | | EM2 ourrent | EM2 current with RTC prescaled to 1 Hz, 32.768 kHz LFRCO, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 1.11 | 1.9 <sup>1</sup> | μΑ | | <b>І</b> ЕМ2 | EM2 current | EM2 current with RTC prescaled to 1 Hz, 32.768 kHz LFRCO, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 8.81 | 21.5 <sup>1</sup> | μΑ | | I | EM3 current | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 0.81 | 1.5 <sup>1</sup> | μΑ | | I <sub>EM3</sub> | LIVIS CUITETIL | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 8.2 <sup>1</sup> | 20.3 <sup>1</sup> | μΑ | | I | EM4 current | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 0.02 | 0.08 | μΑ | | I <sub>EM4</sub> | EM4 current | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 0.5 | 2.5 | μΑ | Only one RAM block enabled. The RAM block size is 32 kB. #### Table 3.5. Power Management | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------|------|------|------|------| | ., | BOD threshold on | ЕМО | 1.74 | | 1.96 | V | | V <sub>BODextthr</sub> - | falling external sup-<br>ply voltage | EM2 | 1.74 | | 1.98 | V | | V <sub>BODintthr</sub> - | BOD threshold on falling internally regulated supply voltage | | 1.57 | | 1.70 | V | | V <sub>BODextthr+</sub> | BOD threshold on rising external supply voltage | | | 1.85 | 1.98 | V | | V <sub>PORthr+</sub> | Power-on Reset<br>(POR) threshold on<br>rising external sup-<br>ply voltage | | | | 1.98 | V | | <sup>t</sup> RESET | Delay from reset<br>is released until<br>program execution<br>starts | Applies to Power-on Reset,<br>Brown-out Reset and pin reset. | | 163 | | μs | | C <sub>DECOUPLE</sub> | Voltage regulator decoupling capacitor. | X5R capacitor recommended.<br>Apply between DECOUPLE pin<br>and GROUND | | 1 | | μF | ## 3.7 Flash Table 3.6. Flash | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------|------|-----------------|--------| | EC <sub>FLASH</sub> | Flash erase cycles before failure | | 20000 | | | cycles | | | | T <sub>AMB</sub> <150°C | 10000 | | | h | | $RET_FLASH$ | Flash data retention | T <sub>AMB</sub> <85°C | 10 | | | years | | | | T <sub>AMB</sub> <70°C | 20 | | | years | | t <sub>W_PROG</sub> | Word (32-bit) programming time | | 20 | | | μs | | | Page erase time | LPERASE == 0 | 20 | 20.4 | 20.8 | ms | | t <sub>PERASE</sub> | | LPERASE == 1 | 40 | 40.4 | 40.8 | ms | | t <sub>DERASE</sub> | Device erase time | | | | 161.6 | ms | | | Francisco de la compansa compa | LPERASE == 0 | | | 14 <sup>1</sup> | mA | | I <sub>ERASE</sub> | Erase current | LPERASE == 1 | | | 7 <sup>1</sup> | mA | | | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | LPWRITE == 0 | | | 14 <sup>1</sup> | mA | | I <sub>WRITE</sub> | Write current | LPWRITE == 1 | | | 7 <sup>1</sup> | mA | | V <sub>FLASH</sub> | Supply voltage during flash erase and write | | 1.98 | | 3.8 | V | <sup>&</sup>lt;sup>1</sup>Measured at 25°C Figure 3.6. Typical Low-Level Output Current, 3V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|---------------------------------------------------------|------------------------------|-----|------------------|-----|------| | | | f <sub>HFRCO</sub> = 28 MHz | | 165 | 190 | μΑ | | | | f <sub>HFRCO</sub> = 21 MHz | | 134 | 155 | μΑ | | | Current consumption (Production test condition = 14MHz) | f <sub>HFRCO</sub> = 14 MHz | | 106 | 120 | μΑ | | IHFRCO | | f <sub>HFRCO</sub> = 11 MHz | | 94 | 110 | μA | | | | f <sub>HFRCO</sub> = 6.6 MHz | | 77 | 90 | μΑ | | | | f <sub>HFRCO</sub> = 1.2 MHz | | 25 | 32 | μΑ | | TUNESTEP <sub>H</sub> . | Frequency step<br>for LSB change in<br>TUNING value | | | 0.3 <sup>3</sup> | | % | <sup>&</sup>lt;sup>1</sup>For devices with prod. rev. < 19, Typ = 7MHz and Min/Max values not applicable. Figure 3.11. Calibrated HFRCO 1 MHz Band Frequency vs Supply Voltage and Temperature Figure 3.12. Calibrated HFRCO 7 MHz Band Frequency vs Supply Voltage and Temperature $<sup>^{2}</sup>$ For devices with prod. rev. < 19, Typ = 1MHz and Min/Max values not applicable. <sup>&</sup>lt;sup>3</sup>The TUNING field in the CMU\_HFRCOCTRL register may be used to adjust the HFRCO frequency. There is enough adjustment range to ensure that the frequency bands above 7 MHz will always have some overlap across supply voltage and temperature. By using a stable frequency reference such as the LFXO or HFXO, a firmware calibration routine can vary the TUNING bits and the frequency band to maintain the HFRCO frequency at any arbitrary value between 7 MHz and 28 MHz across operating conditions. Figure 3.16. Calibrated HFRCO 28 MHz Band Frequency vs Supply Voltage and Temperature #### 3.9.5 AUXHFRCO Table 3.12. AUXHFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------------------|-----------------------------------------------------|--------------------------------|-------------------|-------------------|-------------------|--------| | | | 28 MHz frequency band | 27.5 | 28.0 | 28.5 | MHz | | | | 21 MHz frequency band | 20.6 | 21.0 | 21.4 | MHz | | ļ | Oscillation frequen- | 14 MHz frequency band | 13.7 | 14.0 | 14.3 | MHz | | † <sub>AUXHFRCO</sub> | cy, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | 11 MHz frequency band | 10.8 | 11.0 | 11.2 | MHz | | | | 7 MHz frequency band | 6.48 <sup>1</sup> | 6.60 <sup>1</sup> | 6.72 <sup>1</sup> | MHz | | | | 1 MHz frequency band | 1.15 <sup>2</sup> | 1.20 <sup>2</sup> | 1.25 <sup>2</sup> | MHz | | t <sub>AUXHFRCO_settlir</sub> | <sub>g</sub> Settling time after<br>start-up | f <sub>AUXHFRCO</sub> = 14 MHz | | 0.6 | | Cycles | | DC <sub>AUXHFRCO</sub> | Duty cycle | f <sub>AUXHFRCO</sub> = 14 MHz | 48.5 | 50 | 51 | % | | TUNESTEP <sub>AUX</sub><br>HFRCO | Frequency step<br>for LSB change in<br>TUNING value | | | 0.3 <sup>3</sup> | | % | <sup>&</sup>lt;sup>1</sup>For devices with prod. rev. < 19, Typ = 7MHz and Min/Max values not applicable. <sup>&</sup>lt;sup>2</sup>For devices with prod. rev. < 19, Typ = 1MHz and Min/Max values not applicable. <sup>&</sup>lt;sup>3</sup>The TUNING field in the CMU\_AUXHFRCOCTRL register may be used to adjust the AUXHFRCO frequency. There is enough adjustment range to ensure that the frequency bands above 7 MHz will always have some overlap across supply voltage and temperature. By using a stable frequency reference such as the LFXO or HFXO, a firmware calibration routine can vary the TUNING bits and the frequency band to maintain the AUXHFRCO frequency at any arbitrary value between 7 MHz and 28 MHz across operating conditions. Figure 3.18. Differential Non-Linearity (DNL) | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------|-------------------------------|--------------------------------------------------------------------------------------|-----------------|------|----------------------|-------------------| | | | (OPA2)BIASPROG=0x0,<br>(OPA2)HALFBIAS=0x1, Unity<br>Gain | | 13 | 17 | μΑ | | | | (OPA2)BIASPROG=0xF,<br>(OPA2)HALFBIAS=0x0 | | 101 | | dB | | G <sub>OL</sub> | Open Loop Gain | (OPA2)BIASPROG=0x7,<br>(OPA2)HALFBIAS=0x1 | | 98 | | dB | | | | (OPA2)BIASPROG=0x0,<br>(OPA2)HALFBIAS=0x1 | | 91 | | dB | | | | (OPA2)BIASPROG=0xF,<br>(OPA2)HALFBIAS=0x0 | | 6.1 | | MHz | | GBW <sub>OPAMP</sub> | Gain Bandwidth<br>Product | (OPA2)BIASPROG=0x7,<br>(OPA2)HALFBIAS=0x1 | | 1.8 | | MHz | | | | (OPA2)BIASPROG=0x0,<br>(OPA2)HALFBIAS=0x1 | | 0.25 | | MHz | | | | (OPA2)BIASPROG=0xF,<br>(OPA2)HALFBIAS=0x0, C <sub>L</sub> =75<br>pF | | 64 | | 0 | | PM <sub>OPAMP</sub> | Phase Margin | (OPA2)BIASPROG=0x7,<br>(OPA2)HALFBIAS=0x1, C <sub>L</sub> =75<br>pF | | 58 | | 0 | | | | (OPA2)BIASPROG=0x0,<br>(OPA2)HALFBIAS=0x1, C <sub>L</sub> =75<br>pF | | 58 | | 0 | | R <sub>INPUT</sub> | Input Resistance | | | 100 | | Mohm | | R <sub>LOAD</sub> | Load Resistance | | 200 | | | Ohm | | I <sub>LOAD_DC</sub> | DC Load Current | | | | 11 | mA | | V | Input Voltage | OPAxHCMDIS=0 | V <sub>SS</sub> | | V <sub>DD</sub> | V | | V <sub>INPUT</sub> | input voltage | OPAxHCMDIS=1 | V <sub>SS</sub> | | V <sub>DD</sub> -1.2 | V | | V <sub>OUTPUT</sub> | Output Voltage | | V <sub>SS</sub> | | $V_{DD}$ | V | | V <sub>OFFSET</sub> | Input Offset Voltage | Unity Gain, V <sub>SS</sub> <v<sub>in<v<sub>DD,<br/>OPAxHCMDIS=0</v<sub></v<sub> | -13 | 0 | 11 | mV | | VOFFSET | input Onset voitage | Unity Gain, V <sub>SS</sub> <v<sub>in<v<sub>DD-1.2,<br/>OPAxHCMDIS=1</v<sub></v<sub> | | 1 | | mV | | V <sub>OFFSET_DRIFT</sub> | Input Offset Voltage<br>Drift | | | | 0.02 | mV/°C | | | | (OPA2)BIASPROG=0xF,<br>(OPA2)HALFBIAS=0x0 | | 3.2 | | V/µs | | SR <sub>OPAMP</sub> | Slew Rate | (OPA2)BIASPROG=0x7,<br>(OPA2)HALFBIAS=0x1 | | 0.8 | | V/µs | | | | (OPA2)BIASPROG=0x0,<br>(OPA2)HALFBIAS=0x1 | | 0.1 | | V/µs | | N <sub>OPAMP</sub> | Valence No. | V <sub>out</sub> =1V, RESSEL=0,<br>0.1 Hz <f<10 khz,="" opax-<br="">HCMDIS=0</f<10> | | 101 | | μV <sub>RMS</sub> | | | Voltage Noise | V <sub>out</sub> =1V, RESSEL=0,<br>0.1 Hz <f<10 khz,="" opax-<br="">HCMDIS=1</f<10> | | 141 | | μV <sub>RMS</sub> | # 3.13 Analog Comparator (ACMP) Table 3.17. ACMP | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|---------------------------------------------------|----------------------------------------------------------------------------|-----|------|-----------------|------| | V <sub>ACMPIN</sub> | Input voltage range | | 0 | | V <sub>DD</sub> | V | | V <sub>ACMPCM</sub> | ACMP Common<br>Mode voltage range | | 0 | | V <sub>DD</sub> | V | | | | BIASPROG=0b0000, FULL-<br>BIAS=0 and HALFBIAS=1 in<br>ACMPn_CTRL register | | 0.1 | 0.6 | μΑ | | I <sub>ACMP</sub> | Active current | BIASPROG=0b1111, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | | 2.87 | 12 | μΑ | | | | BIASPROG=0b1111, FULL-<br>BIAS=1 and HALFBIAS=0 in<br>ACMPn_CTRL register | | 250 | 520 | μΑ | | I <sub>ACMPREF</sub> | Current consumption of internal voltage reference | Internal voltage reference off. Using external voltage reference | | 0 | | μА | | | | Internal voltage reference | | 5 | | μA | | V <sub>ACMPOFFSET</sub> | Offset voltage | BIASPROG= 0b1010, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | -12 | 0 | 12 | mV | | V <sub>ACMPHYST</sub> | ACMP hysteresis | Programmable | | 17 | | mV | | | | CSRESSEL=0b00 in<br>ACMPn_INPUTSEL | | 43 | | kOhm | | <b>D</b> | Capacitive Sense | CSRESSEL=0b01 in<br>ACMPn_INPUTSEL | | 78 | | kOhm | | R <sub>CSRES</sub> | Internal Resistance | CSRESSEL=0b10 in<br>ACMPn_INPUTSEL | | 111 | | kOhm | | | | CSRESSEL=0b11 in<br>ACMPn_INPUTSEL | | 145 | | kOhm | | t <sub>ACMPSTART</sub> | Startup time | | | | 10 | μs | The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference as given in Equation 3.1 (p. 43) . $I_{ACMPREF}$ is zero if an external voltage reference is used. $I_{ACMPTOTAL} = I_{ACMP} + I_{ACMPREF}$ (3.1) Figure 3.30. ACMP Characteristics, Vdd = 3V, Temp = 25°C, FULLBIAS = 0, HALFBIAS = 1 Response time ## 3.15 LCD Table 3.19. LCD | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | f <sub>LCDFR</sub> | Frame rate | | 30 | | 200 | Hz | | NUM <sub>SEG</sub> | Number of seg-<br>ments supported | | | 18×8 | | seg | | V <sub>LCD</sub> | LCD supply voltage range | Internal boost circuit enabled | 2.0 | | 3.8 | V | | | | Display disconnected, static mode, framerate 32 Hz, all segments on. | | 250 | | nA | | ILCD | Steady state current consumption. | Display disconnected, quadruplex mode, framerate 32 Hz, all segments on, bias mode to ONETHIRD in LCD_DISPCTRL register. | | 550 | | nA | | | Steady state Cur- | Internal voltage boost off | | 0 | | μΑ | | I <sub>LCDBOOST</sub> | rent contribution of internal boost. | Internal voltage boost on, boosting from 2.2 V to 3.0 V. | | 8.4 | | μΑ | | | | VBLEV of LCD_DISPCTRL register to LEVEL0 | | 3.02 | | V | | | | VBLEV of LCD_DISPCTRL register to LEVEL1 | | 3.15 | | V | | | | VBLEV of LCD_DISPCTRL register to LEVEL2 | | 3.28 | | V | | V | Paget Voltage | VBLEV of LCD_DISPCTRL register to LEVEL3 | | 3.41 | | V | | V <sub>BOOST</sub> | Boost Voltage | VBLEV of LCD_DISPCTRL register to LEVEL4 | | 3.54 | | V | | | | VBLEV of LCD_DISPCTRL register to LEVEL5 | | 3.67 | | V | | | | VBLEV of LCD_DISPCTRL register to LEVEL6 | | 3.73 | | V | | | | VBLEV of LCD_DISPCTRL register to LEVEL7 | | 3.74 | | V | The total LCD current is given by Equation 3.3 (p. 46) . $I_{LCDBOOST}$ is zero if internal boost is off. # Total LCD Current Based on Operational Mode and Internal Boost $I_{LCDTOTAL} = I_{LCD} + I_{LCDBOOST}$ (3.3) Table 3.22. I2C Fast-mode Plus (Fm+) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------|--------------------------------------------------|------|-----|-------------------|------| | f <sub>SCL</sub> | SCL clock frequency | 0 | | 1000 <sup>1</sup> | kHz | | t <sub>LOW</sub> | SCL clock low time | 0.5 | | | μs | | t <sub>HIGH</sub> | SCL clock high time | 0.26 | | | μs | | t <sub>SU,DAT</sub> | SDA set-up time | 50 | | | ns | | t <sub>HD,DAT</sub> | SDA hold time | 8 | | | ns | | t <sub>SU,STA</sub> | Repeated START condition set-up time | 0.26 | | | μs | | t <sub>HD,STA</sub> | (Repeated) START condition hold time | 0.26 | | | μs | | t <sub>SU,STO</sub> | STOP condition set-up time | 0.26 | | | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 0.5 | | | μs | <sup>&</sup>lt;sup>1</sup>For the minimum HFPERCLK frequency required in Fast-mode Plus, see the I2C chapter in the EFM32GG Reference Manual. #### 3.17 USART SPI Figure 3.31. SPI Master Timing Table 3.23. SPI Master Timing | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------|------------------|----------------|-------------------------|-----|------|------| | t <sub>SCLK</sub> 1 2 | SCLK period | | 2 * t <sub>HFPER-</sub> | | | ns | | | | | CLK | | | | | t <sub>CS_MO</sub> 12 | CS to MOSI | | -2.00 | | 1.00 | ns | | t <sub>SCLK_MO</sub> 1 2 | SCLK to MOSI | | -4.00 | | 3.00 | ns | | to | MISO setup time | IOVDD = 1.98 V | 36.00 | | | ns | | tsu_мі <sup>1 2</sup> | Wildo Setup time | IOVDD = 3.0 V | 29.00 | | | ns | | t <sub>H_MI</sub> 1 2 | MISO hold time | | -4.00 | | | ns | <sup>&</sup>lt;sup>1</sup>Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0) $<sup>^2\</sup>mbox{Measurement}$ done at 10% and 90% of $\mbox{V}_{DD}$ (figure shows 50% of $\mbox{V}_{DD})$ Figure 3.32. SPI Slave Timing Table 3.24. SPI Slave Timing | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------------|--------------------|-----------------------------------|-----|-----------------------------------|------| | t <sub>SCLK_sl</sub> 1 2 | SCKL period | 2 * t <sub>HFPER</sub> - | | | ns | | t <sub>SCLK_hi</sub> 12 | SCLK high period | 3 * t <sub>HFPER-</sub><br>CLK | | | ns | | t <sub>SCLK_lo</sub> 1 2 | SCLK low period | 3 * t <sub>HFPER</sub> -<br>CLK | | | ns | | t <sub>CS_ACT_MI</sub> 1 2 | CS active to MISO | 4.00 | | 30.00 | ns | | t <sub>CS_DIS_MI</sub> 1 2 | CS disable to MISO | 4.00 | | 30.00 | ns | | t <sub>SU_MO</sub> 1 2 | MOSI setup time | 4.00 | | | ns | | t <sub>H_MO</sub> 1 2 | MOSI hold time | 2 + 2* t <sub>HF-</sub><br>PERCLK | | | ns | | t <sub>SCLK_MI</sub> 12 | SCLK to MISO | 9 + t <sub>HFPER</sub> - | | 36 + 2*t <sub>HF-</sub><br>PERCLK | ns | Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0) # 3.18 Digital Peripherals Table 3.25. Digital Peripherals | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|-----------------|-------------------------------------|-----|-----|-----|------------| | I <sub>USART</sub> | USART current | USART idle current, clock enabled | | 4.9 | | μΑ/<br>MHz | | I <sub>UART</sub> | UART current | UART idle current, clock enabled | | 3.4 | | μΑ/<br>MHz | | I <sub>LEUART</sub> | LEUART current | LEUART idle current, clock enabled | 140 | | nA | | | I <sub>I2C</sub> | I2C current | I2C idle current, clock enabled | | 6.1 | | μΑ/<br>MHz | | I <sub>TIMER</sub> | TIMER current | TIMER_0 idle current, clock enabled | | 6.9 | | μΑ/<br>MHz | | ILETIMER | LETIMER current | LETIMER idle current, clock enabled | | 119 | | nA | $<sup>^2 \</sup>text{Measurement}$ done at 10% and 90% of $\text{V}_{\text{DD}}$ (figure shows 50% of $\text{V}_{\text{DD}})$ | Alternate | | | L | OCATIO | N | | | | | | |---------------------------------|------|------|------|--------|-----|-----|------|------------------------------------------------------------------------------------------------|--|--| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | | | ADC0_CH7 | PD7 | | | | | | | Analog to digital converter ADC0, input channel number 7. | | | | BOOT_RX | PE11 | | | | | | | Bootloader RX. | | | | BOOT_TX | PE10 | | | | | | | Bootloader TX. | | | | BU_VIN | PD8 | | | | | | | Battery input for Backup Power Domain | | | | CMU_CLK0 | PA2 | PC12 | PD7 | | | | | Clock Management Unit, clock output number 0. | | | | CMU_CLK1 | PA1 | PD8 | PE12 | | | | | Clock Management Unit, clock output number 1. | | | | OPAMP_N0 | PC5 | | | | | | | Operational Amplifier 0 external negative input. | | | | OPAMP_N1 | PD7 | | | | | | | Operational Amplifier 1 external negative input. | | | | OPAMP_N2 | PD3 | | | | | | | Operational Amplifier 2 external negative input. | | | | DAC0_OUT0 /<br>OPAMP_OUT0 | PB11 | | | | | | | Digital to Analog Converter DAC0_OUT0 / OPAMP output channel number 0. | | | | DAC0_OUT0ALT /<br>OPAMP_OUT0ALT | | | | | PD0 | | | Digital to Analog Converter DAC0_OUT0ALT / OPAMP alternative output for channel 0. | | | | DAC0_OUT1ALT /<br>OPAMP_OUT1ALT | PC12 | PC13 | PC14 | PC15 | PD1 | | | Digital to Analog Converter DAC0_OUT1ALT / OPAMP alternative output for channel 1. | | | | OPAMP_OUT2 | PD5 | PD0 | | | | | | Operational Amplifier 2 output. | | | | OPAMP_P0 | PC4 | | | | | | | Operational Amplifier 0 external positive input. | | | | OPAMP_P1 | PD6 | | | | | | | Operational Amplifier 1 external positive input. | | | | OPAMP_P2 | PD4 | | | | | | | Operational Amplifier 2 external positive input. | | | | | | | | | | | | Debug-interface Serial Wire clock input. | | | | DBG_SWCLK | PF0 | PF0 | PF0 | PF0 | | | | Note that this function is enabled to pin out of reset, and a built-in pull down. | | | | | | | | | | | | Debug-interface Serial Wire data input / output. | | | | DBG_SWDIO | PF1 | PF1 | PF1 | PF1 | | | | Note that this function is enabled to pin out of reset, and has a built-in pull up. | | | | | | | | | | | | Debug-interface Serial Wire viewer Output. | | | | DBG_SWO | PF2 | PC15 | PD1 | PD2 | | | | Note that this function is not enabled after reset, and must b enabled by software to be used. | | | | ETM_TCLK | PD7 | | PC6 | | | | | Embedded Trace Module ETM clock . | | | | ETM_TD0 | PD6 | | PC7 | PA2 | | | | Embedded Trace Module ETM data 0. | | | | ETM_TD1 | PD3 | | PD3 | PA3 | | | | Embedded Trace Module ETM data 1. | | | | ETM_TD2 | PD4 | | PD4 | PA4 | | | | Embedded Trace Module ETM data 2. | | | | ETM_TD3 | PD5 | PF3 | PD5 | PA5 | | | | Embedded Trace Module ETM data 3. | | | | GPIO_EM4WU0 | PA0 | | | | | | | Pin can be used to wake the system up from EM4 | | | | GPIO_EM4WU3 | PF1 | | | | | | | Pin can be used to wake the system up from EM4 | | | | GPIO_EM4WU4 | PF2 | | | | | | | Pin can be used to wake the system up from EM4 | | | | GPIO_EM4WU5 | PE13 | | | | | | | Pin can be used to wake the system up from EM4 | | | | HFXTAL_N | PB14 | | | | | | | High Frequency Crystal negative pin. Also used as external optional clock input pin. | | | | HFXTAL_P | PB13 | | | | | | | High Frequency Crystal positive pin. | | | | I2C0_SCL | PA1 | PD7 | PC7 | | | PF1 | PE13 | I2C0 Serial Clock Line input / output. | | | | I2C0_SDA | PA0 | PD6 | PC6 | | | PF0 | PE12 | I2C0 Serial Data input / output. | | | | I2C1_SCL | PC5 | | | | | | | I2C1 Serial Clock Line input / output. | | | | I2C1_SDA | PC4 | PB11 | | | 1 | | | I2C1 Serial Data input / output. | | | | Alternate | | L | OCATIO | N | | | | | |------------------------|------|---|--------|---|---|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | LCD_BCAP_N | PA13 | | | | | | | LCD voltage booster (optional), boost capacitor, negative pin. If using the LCD voltage booster, connect a 22 nF capacitor between LCD_BCAP_N and LCD_BCAP_P. | | LCD_BCAP_P | PA12 | | | | | | | LCD voltage booster (optional), boost capacitor, positive pin. If using the LCD voltage booster, connect a 22 nF capacitor between LCD_BCAP_N and LCD_BCAP_P. | | LCD_BEXT | PA14 | | | | | | | LCD voltage booster (optional), boost output. If using the LCD voltage booster, connect a 1 uF capacitor between this pin and VSS. An external LCD voltage may also be applied to this pin if the booster is not enabled. If AVDD is used directly as the LCD supply voltage, this pin may be left unconnected or used as a GPIO. | | LCD_COM0 | PE4 | | | | | | | LCD driver common line number 0. | | LCD_COM1 | PE5 | | | | | | | LCD driver common line number 1. | | LCD_COM2 | PE6 | | | | | | | LCD driver common line number 2. | | LCD_COM3 | PE7 | | | | | | | LCD driver common line number 3. | | LCD_SEG0 | PF2 | | | | | | | LCD segment line 0. Segments 0, 1, 2 and 3 are controlled by SEGEN0. | | LCD_SEG1 | PF3 | | | | | | | LCD segment line 1. Segments 0, 1, 2 and 3 are controlled by SEGEN0. | | LCD_SEG2 | PF4 | | | | | | | LCD segment line 2. Segments 0, 1, 2 and 3 are controlled by SEGEN0. | | LCD_SEG3 | PF5 | | | | | | | LCD segment line 3. Segments 0, 1, 2 and 3 are controlled by SEGEN0. | | LCD_SEG4 | PE8 | | | | | | | LCD segment line 4. Segments 4, 5, 6 and 7 are controlled by SEGEN1. | | LCD_SEG5 | PE9 | | | | | | | LCD segment line 5. Segments 4, 5, 6 and 7 are controlled by SEGEN1. | | LCD_SEG6 | PE10 | | | | | | | LCD segment line 6. Segments 4, 5, 6 and 7 are controlled by SEGEN1. | | LCD_SEG7 | PE11 | | | | | | | LCD segment line 7. Segments 4, 5, 6 and 7 are controlled by SEGEN1. | | LCD_SEG8 | PE12 | | | | | | | LCD segment line 8. Segments 8, 9, 10 and 11 are controlled by SEGEN2. | | LCD_SEG9 | PE13 | | | | | | | LCD segment line 9. Segments 8, 9, 10 and 11 are controlled by SEGEN2. | | LCD_SEG10 | PE14 | | | | | | | LCD segment line 10. Segments 8, 9, 10 and 11 are controlled by SEGEN2. | | LCD_SEG11 | PE15 | | | | | | | LCD segment line 11. Segments 8, 9, 10 and 11 are controlled by SEGEN2. | | LCD_SEG13 | PA0 | | | | | | | LCD segment line 13. Segments 12, 13, 14 and 15 are controlled by SEGEN3. | | LCD_SEG14 | PA1 | | | | | | | LCD segment line 14. Segments 12, 13, 14 and 15 are controlled by SEGEN3. | | LCD_SEG15 | PA2 | | | | | | | LCD segment line 15. Segments 12, 13, 14 and 15 are controlled by SEGEN3. | | LCD_SEG16 | PA3 | | | | | | | LCD segment line 16. Segments 16, 17, 18 and 19 are controlled by SEGEN4. | | LCD_SEG17 | PA4 | | | | | | | LCD segment line 17. Segments 16, 17, 18 and 19 are controlled by SEGEN4. | | LCD_SEG18 | PA5 | | | | | | | LCD segment line 18. Segments 16, 17, 18 and 19 are controlled by SEGEN4. | | LCD_SEG20/<br>LCD_COM4 | PB3 | | | | | | | LCD segment line 20. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD COM line 4 | | Alternate | | | L | OCATIO | N | | | | |------------------------|------|------|------|--------|-----|---|---|-----------------------------------------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | LCD_SEG21/<br>LCD_COM5 | PB4 | | | | | | | LCD segment line 21. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD COM line 5 | | LCD_SEG22/<br>LCD_COM6 | PB5 | | | | | | | LCD segment line 22. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD COM line 6 | | LCD_SEG23/<br>LCD_COM7 | PB6 | | | | | | | LCD segment line 23. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD COM line 7 | | LES_ALTEX0 | PD6 | | | | | | | LESENSE alternate exite output 0. | | LES_ALTEX1 | PD7 | | | | | | | LESENSE alternate exite output 1. | | LES_ALTEX2 | PA3 | | | | | | | LESENSE alternate exite output 2. | | LES_ALTEX3 | PA4 | | | | | | | LESENSE alternate exite output 3. | | LES_ALTEX4 | PA5 | | | | | | | LESENSE alternate exite output 4. | | LES_ALTEX5 | PE11 | | | | | | | LESENSE alternate exite output 5. | | LES_ALTEX6 | PE12 | | | | | | | LESENSE alternate exite output 6. | | LES_ALTEX7 | PE13 | | | | | | | LESENSE alternate exite output 7. | | LES_CH4 | PC4 | | | | | | | LESENSE channel 4. | | LES_CH5 | PC5 | | | | | | | LESENSE channel 5. | | LES_CH6 | PC6 | | | | | | | LESENSE channel 6. | | LES_CH7 | PC7 | | | | | | | LESENSE channel 7. | | LES_CH12 | PC12 | | | | | | | LESENSE channel 12. | | LES_CH13 | PC13 | | | | | | | LESENSE channel 13. | | LES_CH14 | PC14 | | | | | | | LESENSE channel 14. | | LES_CH15 | PC15 | | | | | | | LESENSE channel 15. | | LETIMO_OUT0 | PD6 | PB11 | PF0 | PC4 | | | | Low Energy Timer LETIM0, output channel 0. | | LETIM0_OUT1 | PD7 | | PF1 | PC5 | | | | Low Energy Timer LETIM0, output channel 1. | | LEU0_RX | PD5 | PB14 | PE15 | PF1 | PA0 | | | LEUART0 Receive input. | | LEU0_TX | PD4 | PB13 | PE14 | PF0 | PF2 | | | LEUART0 Transmit output. Also used as receive input in half duplex communication. | | LEU1_RX | PC7 | | | | | | | LEUART1 Receive input. | | LEU1_TX | PC6 | PA5 | | | | | | LEUART1 Transmit output. Also used as receive input in half duplex communication. | | LFXTAL_N | PB8 | | | | | | | Low Frequency Crystal (typically 32.768 kHz) negative pin.<br>Also used as an optional external clock input pin. | | LFXTAL_P | PB7 | | | | | | | Low Frequency Crystal (typically 32.768 kHz) positive pin. | | PCNT0_S0IN | PC13 | | | PD6 | | | | Pulse Counter PCNT0 input number 0. | | PCNT0_S1IN | PC14 | | | PD7 | | | | Pulse Counter PCNT0 input number 1. | | PCNT1_S0IN | PC4 | PB3 | | | | | | Pulse Counter PCNT1 input number 0. | | PCNT1_S1IN | PC5 | PB4 | | | | | | Pulse Counter PCNT1 input number 1. | | PCNT2_S0IN | PD0 | PE8 | | | | | | Pulse Counter PCNT2 input number 0. | | PCNT2_S1IN | PD1 | PE9 | | | | | | Pulse Counter PCNT2 input number 1. | | PRS_CH0 | PA0 | PF3 | | | | | | Peripheral Reflex System PRS, channel 0. | | PRS_CH1 | PA1 | PF4 | | | | | | Peripheral Reflex System PRS, channel 1. | | PRS_CH2 | | PF5 | | | | | | Peripheral Reflex System PRS, channel 2. | | PRS_CH3 | | PE8 | | | | | | Peripheral Reflex System PRS, channel 3. | Table 4.3. GPIO Pinout | Port | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin<br>9 | Pin<br>8 | Pin<br>7 | Pin<br>6 | Pin<br>5 | Pin<br>4 | Pin<br>3 | Pin<br>2 | Pin<br>1 | Pin<br>0 | |--------|-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------| | Port A | - | PA14 | PA13 | PA12 | - | - | - | - | - | - | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | Port B | - | PB14 | PB13 | - | PB11 | - | - | PB8 | PB7 | PB6 | PB5 | PB4 | PB3 | - | - | - | | Port C | PC15 | PC14 | PC13 | PC12 | - | - | - | - | PC7 | PC6 | PC5 | PC4 | - | - | - | - | | Port D | - | - | - | - | - | - | - | PD8 | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | Port E | PE15 | PE14 | PE13 | PE12 | PE11 | PE10 | PE9 | PE8 | PE7 | PE6 | PE5 | PE4 | - | - | - | - | | Port F | - | - | - | - | - | - | - | - | - | - | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | ## **4.4 Opamp Pinout Overview** The specific opamp terminals available in *EFM32GG842* is shown in Figure 4.2 (p. 59) . Figure 4.2. Opamp Pinout # **5 PCB Layout and Soldering** # **5.1 Recommended PCB Layout** Figure 5.1. TQFP64 PCB Land Pattern Table 5.1. QFP64 PCB Land Pattern Dimensions (Dimensions in mm) | Symbol | Dim. (mm) | Symbol | Pin number | Symbol | Pin number | |--------|-----------|--------|------------|--------|------------| | а | 1.60 | P1 | 1 | P6 | 48 | | b | 0.30 | P2 | 16 | P7 | 49 | | С | 0.50 | P3 | 17 | P8 | 64 | | d | 11.50 | P4 | 32 | - | - | | е | 11.50 | P5 | 33 | - | - | # **7 Revision History** #### 7.1 Revision 1.40 March 21st, 2016 Added clarification on conditions for INL<sub>ADC</sub> and DNL<sub>ADC</sub> parameters. Reduced maximum and typical current consumption for all EM0 entries except 48 MHz in the Current Consumption table in the Electrical Characteristics section. Increased maximum specifications for EM2 current, EM3 current, and EM4 current in the Current Consumption table in the Electrical Characteristics section. Increased typical specification for EM2 and EM3 current at 85 C in the Current Consumption table in the Electrical Characteristics section. Added EM2, EM3, and EM4 current consumption vs. temperature graphs. Added a new EM2 entry and specified the existing specification is for EM0 for the BOD threshold on falling external supply voltage in the Power Management table in the Electrical Characteristics section. Reduced maximum input leakage current in the GPIO table in the Electrical Characteristics section. Added a maximum current consumption specification to the LFRCO table in the Electrical Characteristics section. Added maximum specifications for the active current including references for two channels to the DAC table in the Electrical Characteristics section. Increased the maximum specification for DAC offset voltage in the DAC table in the Electrical Characteristics section. Increased the typical specifications for active current with FULLBIAS=1 and capacitive sense internal resistance in the ACMP table in the Electrical Characteristics section. Added minimum and maximum specifications and updated the typical value for the VCMP offset voltage in the VCMP table in the Electrical Characteristics section. Removed the maximum specification and reduced the typical value for hysteresis in the VCMP table in the Electrical Characteristics section. Updated all graphs in the Electrical Characteristics section to display data for 2.0 V as the minimum voltage. #### **7.2 Revision 1.30** May 23rd, 2014 Removed "preliminary" markings Updated HFRCO figures. Corrected single power supply voltage minimum value from 1.85V to 1.98V. Updated Current Consumption information. Updated Power Management information.