



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                             |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | ST7                                                                  |
| Core Size                  | 8-Bit                                                                |
| Speed                      | 8MHz                                                                 |
| Connectivity               | LINbusSCI, SPI                                                       |
| Peripherals                | LVD, POR, PWM, WDT                                                   |
| Number of I/O              | 24                                                                   |
| Program Memory Size        | 48KB (48K x 8)                                                       |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | -                                                                    |
| RAM Size                   | 2K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 3.8V ~ 5.5V                                                          |
| Data Converters            | A/D 6x10b                                                            |
| Oscillator Type            | External                                                             |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 32-LQFP                                                              |
| Supplier Device Package    | -                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/st72f361k7t6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Table of Contents -

\_\_\_\_\_

| 1 DES   | CRIPTION                         | 4  |
|---------|----------------------------------|----|
| 2 PIN I | DESCRIPTION                      | 5  |
| 3 REG   | ISTER AND MEMORY MAP             | 11 |
| 4 FLAS  |                                  | 14 |
| 4.1     |                                  | 14 |
| 4.2     |                                  | 14 |
| 4.3     |                                  | 14 |
| 4.4     |                                  | 15 |
| 4.5     | ICP (IN-CIRCUIT PROGRAMMING)     | 16 |
| 4.6     | IAP (IN-APPLICATION PROGRAMMING) | 16 |
| 4.7     | RELATED DOCUMENTATION            | 16 |
| 4.8     | REGISTER DESCRIPTION             | 16 |
| 5 CEN   | TRAL PROCESSING UNIT             | 17 |
| 5.1     |                                  | 17 |
| 5.2     | MAIN FEATURES                    | 17 |
| 5.3     | CPU REGISTERS                    | 17 |
| 6 SUP   | PLY, RESET AND CLOCK MANAGEMENT  | 20 |
| 6.1     | PHASE LOCKED LOOP                | 20 |
| 6.2     | MULTI-OSCILLATOR (MO)            | 21 |
| 6.3     | RESET SEQUENCE MANAGER (RSM)     | 22 |
| 6.4     | SYSTEM INTEGRITY MANAGEMENT (SI) | 24 |
| 7 INTE  | RRUPTS                           | 28 |
| 7.1     |                                  | 28 |
| 7.2     | MASKING AND PROCESSING FLOW      | 28 |
| 7.3     | INTERRUPTS AND LOW POWER MODES   | 30 |
| 7.4     | CONCURRENT & NESTED MANAGEMENT   | 30 |
| 7.5     |                                  | 31 |
| 7.6     | EXTERNAL INTERRUPTS              | 34 |
| 8 POW   | /ER SAVING MODES                 | 37 |
| 8.1     |                                  | 37 |
| 8.2     | SLOW MODE                        | 37 |
| 8.3     | WAIT MODE                        | 38 |
| 8.4     | HALT MODE                        | 39 |
| 8.5     |                                  | 40 |
| 8.6     |                                  | 42 |
| 9 I/O P | PORTS                            | 45 |
| 9.1     |                                  | 45 |
| 9.2     | FUNCTIONAL DESCRIPTION           | 45 |
| 9.3     | I/O PORT IMPLEMENTATION          | 48 |
| 9.4     | LOW POWER MODES                  | 48 |
| 9.5     | INTERRUPTS                       | 48 |
| 9.6     | I/O PORT REGISTER CONFIGURATIONS | 49 |

57

### INTERRUPTS (Cont'd)

## Table 10. Nested Interrupts Register Map and Reset Values

| Ac<br>( | ldress<br>Hex.) | Register<br>Label    | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
|---------|-----------------|----------------------|------------|------------|------------|------------|------------|------------|------------|------------|
|         |                 |                      | е          | i1         | e          | 0          | CL         | KM         | Т          | LI         |
| C       | 025h            | ISPR0<br>Reset Value | l1_3<br>1  | 10_3<br>1  | l1_2<br>1  | 10_2<br>1  | l1_1<br>1  | 10_1<br>1  | 1          | 1          |
|         |                 |                      |            |            |            |            | е          | i3         | е          | i2         |
| C       | 026h            | ISPR1<br>Reset Value | l1_7<br>1  | 10_7<br>1  | l1_6<br>1  | 10_6<br>1  | l1_5<br>1  | 10_5<br>1  | 11_4<br>1  | 10_4<br>1  |
|         |                 |                      | LINS       | SCI 2      | TIME       | R 16       | TIM        | ER 8       | S          | PI         |
| C       | 027h            | ISPR2<br>Reset Value | l1_11<br>1 | 10_11<br>1 | l1_10<br>1 | l0_10<br>1 | l1_9<br>1  | 10_9<br>1  | l1_8<br>1  | 10_8<br>1  |
|         |                 |                      |            |            |            |            | A          | RT Σ       | LINS       | SCI 1      |
| C       | 028h            | ISPR3<br>Reset Value | 1          | 1          | 1          | 1          | l1_13<br>1 | 10_13<br>1 | 11_12<br>1 | 10_12<br>1 |
| C       | 029h            | EICR0<br>Reset Value | IS31<br>0  | IS30<br>0  | IS21<br>0  | IS20<br>0  | IS11<br>0  | IS10<br>0  | IS01<br>0  | IS00<br>0  |
| 0       | 02Ah            | EICR1<br>Reset Value | 0          | 0          | 0          | 0          | 0          | 0          | TLIS<br>0  | TLIE<br>0  |
| 0,0     | 5018            | stepr                | 0010       | cils       |            | 03         |            |            |            |            |



## I/O PORTS (Cont'd)

## Figure 32. I/O Port General Block Diagram



## Table 12. I/O Port Mode Options

|        | Configuration Mode              | Pull-Up | P-Buffor | Diodes             |                    |  |
|--------|---------------------------------|---------|----------|--------------------|--------------------|--|
|        | comgutation mode                | Full-Op | r-builei | to V <sub>DD</sub> | to V <sub>SS</sub> |  |
| Input  | Floating with/without Interrupt | Off     | 0#       |                    |                    |  |
| input  | Pull-up with/without Interrupt  | On      | - On     | On                 |                    |  |
|        | Push-pull                       | Off     | On       |                    | On                 |  |
| Output | Open Drain (logic level)        |         | Off      |                    |                    |  |
|        | True Open Drain                 | NI      | NI       | NI (see note)      |                    |  |

Legend: NI - not implemented

Off - implemented not activated On - implemented and activated **Note**: The diode to  $V_{DD}$  is not implemented in the true open drain pads. A local protection between the pad and  $V_{SS}$  is implemented to protect the device against positive stress.

## **ON-CHIP PERIPHERALS** (Cont'd)

## **10.2 MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK MCC/RTC**

The Main Clock Controller consists of three different functions:

- a programmable CPU clock prescaler
- a clock-out signal to supply external devices
- a real time clock timer with interrupt capability

Each function can be used independently and simultaneously.

## 10.2.1 Programmable CPU Clock Prescaler

The programmable CPU clock prescaler supplies the clock for the ST7 CPU and its internal peripherals. It manages SLOW power saving mode (See Section 8.2 "SLOW MODE" for more details).

The prescaler selects the  $f_{CPU}$  main clock frequency and is controlled by three bits in the MCCSR register: CP[1:0] and SMS.

## 10.2.2 Clock-out Capability

The clock-out capability is an alternate function of an I/O port pin that outputs a  $f_{OSC2}$  clock to drive external devices. It is controlled by the MCO bit in the MCCSR register.

## 10.2.3 Real Time Clock Timer (RTC)

The counter of the real time clock timer allows an interrupt to be generated based on an accurate real time clock. Four different time bases depending directly on  $f_{OSC2}$  are available. The whole functionality is controlled by 4 bits of the MCCSR register: TB[1:0], OIE and OIF.

When the RTC interrupt is enabled (OIE bit set), the ST7 enters ACTIVE HALT mode when the HALT instruction is executed. See Section 8.5 "ACTIVE HALT MODE" for more details.

**/رک**ا

## Figure 39. Main Clock Controller (MCC/RTC) Block Diagram



### MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK (Cont'd)

Bit 0 = **OIF** Oscillator interrupt flag This bit is set by hardware and cleared by software reading the CSR register. It indicates when set that the main oscillator has reached the selected elapsed time (TB1:0). 0: Timeout not reached 1: Timeout reached **CAUTION**: The BRES and BSET instructions must not be used on the MCCSR register to avoid unintentionally clearing the OIF bit.

<u>ل</u>رک

#### Table 16. Main Clock Controller Register Map and Reset Values

| ſ | Address<br>(Hex.) | Register<br>Label    | 7        | 6        | 5        | 4        | 3        | 2        | 14       | 50         |
|---|-------------------|----------------------|----------|----------|----------|----------|----------|----------|----------|------------|
|   | 002Dh             | SICSR<br>Reset Value | 0        | AVDIE    | AVDF     | LVDRF    | 0        | 0        | 0        | WDGRF<br>x |
|   | 002Eh             | MCCSR<br>Reset Value | MCO<br>0 | CP1<br>0 | CP0<br>0 | SMS<br>0 | TB1<br>0 | ТВ0<br>0 | OIE<br>0 | OIF<br>0   |
| 0 | 05019             | stepr                | 0010     | cils     |          | 0501     | ete      |          |          |            |

60/225

## 16-BIT TIMER (Cont'd)

# Figure 52. Input Capture Block Diagram



# Figure 53. Input Capture Timing Diagram

| TIMER CLOCK      | - cits                   |        |
|------------------|--------------------------|--------|
| COUNTER REGISTER | FF01 X FF02 X            | FF03 X |
| ICAPI FLAG       |                          |        |
| ICAPi REGISTER   | edge is the active edge. | XFF03  |
|                  |                          |        |



## 8-BIT TIMER (Cont'd) CONTROL REGISTER 2 (CR2)

#### Read/Write

Reset Value: 0000 0000 (00h)

| 7    |      |     |     |     |     |       | 0 |
|------|------|-----|-----|-----|-----|-------|---|
| OC1E | OC2E | ОРМ | PWM | CC1 | CC0 | IEDG2 | 0 |

## Bit 7 = **OC1E** *Output Compare 1 Pin Enable.*

This bit is used only to output the signal from the timer on the OCMP1 pin (OLV1 in Output Compare mode, both OLV1 and OLV2 in PWM and one-pulse mode). Whatever the value of the OC1E bit, the Output Compare 1 function of the timer remains active.

- 0: OCMP1 pin alternate function disabled (I/O pin free for general-purpose I/O).
- 1: OCMP1 pin alternate function enabled.

#### Bit 6 = **OC2E** Output Compare 2 Pin Enable.

This bit is used only to output the signal from the timer on the OCMP2 pin (OLV2 in Output Compare mode). Whatever the value of the OC2E bit, the Output Compare 2 function of the timer remains active.

- 0: OCMP2 pin alternate function disabled (I/O pin free for general-purpose I/O).
- 1: OCMP2 pin alternate function enabled.

Bit 5 = **OPM** One Pulse Mode.

- 0: One Pulse Mode is not active.
- 1: One Pulse Mode is active, the ICAP1 pin can be used to trigger one pulse on the OCMP1 pin; the active transition is given by the IEDG1 bit. The length of the generated pulse depends on the contents of the OC1R register.



Bit 4 = **PWM** Pulse Width Modulation.

- 0: PWM mode is not active.
- 1: PWM mode is active, the OCMP1 pin outputs a programmable cyclic signal; the length of the pulse depends on the value of OC1R register; the period depends on the value of OC2R register.

#### Bit 3, 2 = **CC[1:0]** *Clock Control.*

The timer clock mode depends on these bits:

#### Table 20. Clock Control Bits

| Timer Clock               | CC1 | CC0 |
|---------------------------|-----|-----|
| f <sub>CPU</sub> / 4      | 0   | 0   |
| f <sub>CPU</sub> / 2      | 0   | 1   |
| f <sub>CPU</sub> / 8      | KU1 | 0   |
| f <sub>OSC2</sub> / 8000* | 1   | 1   |

16

\* Not available in Slow mode in ST72F561.

Bit 1 = IEDG2 Input Edge 2.

This bit determines which type of level transition on the ICAP2 pin will trigger the capture.

0: A falling edge triggers the capture.

1: A rising edge triggers the capture.

Bit 0 = Reserved, must be kept at 0.



#### LINSCI<sup>TM</sup> SERIAL COMMUNICATION INTERFACE (SCI Mode) (cont'd)

#### 10.7.5.3 Receiver

The SCI can receive data words of either 8 or 9 bits. When the M bit is set, word length is 9 bits and the MSB is stored in the R8 bit in the SCICR1 register.

#### Character reception

During a SCI reception, data shifts in least significant bit first through the RDI pin. In this mode, the SCIDR register consists or a buffer (RDR) between the internal bus and the received shift register (see Figure 1).

#### Procedure

- Select the M bit to define the word length.
- Select the desired baud rate using the SCIBRR and the SCIERPR registers.
- Set the RE bit, this enables the receiver which begins searching for a start bit.

When a character is received:

- The RDRF bit is set. It indicates that the content of the shift register is transferred to the RDR.
- An interrupt is generated if the RIE bit is set and the I[1:0] bits are cleared in the CCR register.
- The error flags can be set if a frame error, noise or an overrun error has been detected during reception.

Clearing the RDRF bit is performed by the following software sequence done by:

- 1. An access to the SCISR register
- 2. A read to the SCIDR register.

The RDRF bit must be cleared before the end of the reception of the next character to avoid an overrun error.

#### **Idle Line**

When an idle line is detected, there is the same procedure as a data received character plus an interrupt if the ILIE bit is set and the I[I1:0] bits are cleared in the CCR register.

#### Overrun Error

An overrun error occurs when a character is received when RDRF has not been reset. Data can not be transferred from the shift register to the TDR register as long as the RDRF bit is not cleared.

When an overrun error occurs:

- The OR bit is set.
- The RDR content will not be lost.
- The shift register will be overwritten.
- An interrupt is generated if the RIE bit is set and the I[I1:0] bits are cleared in the CCR register.

The OR bit is reset by an access to the SCISR register followed by a SCIDR register read operation.

#### **Noise Error**

Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise.

When noise is detected in a character:

- The NF bit is set at the rising edge of the RDRF bit.
- Data is transferred from the Shift register to the SCIDR register.
- No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt.
- The NF bit is reset by a SCISR register read operation followed by a SCIDR register read operation.

#### Framing Error

A framing error is detected when:

- The stop bit is not recognized on reception at the expected time, following either a desynchronization or excessive noise.
- A break is received.

When the framing error is detected:

- the FE bit is set by hardware
- Data is transferred from the Shift register to the SCIDR register.
- No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt.

The FE bit is reset by a SCISR register read operation followed by a SCIDR register read operation.

#### **Break Character**

 When a break character is received, the SCI handles it as a framing error. To differentiate a break character from a framing error, it is necessary to read the SCIDR. If the received value is 00h, it is a break character. Otherwise it is a framing error.

<u>/</u>ک

#### LINSCI™ SERIAL COMMUNICATION INTERFACE (LIN Mode) (cont'd)

#### 10.7.9.7 LINSCI Clock Tolerance

#### LINSCI Clock Tolerance when unsynchronized

When LIN slaves are unsynchronized (meaning no characters have been transmitted for a relatively long time), the maximum tolerated deviation of the LINSCI clock is +/-15%.

If the deviation is within this range then the LIN Synch Break is detected properly when a new reception occurs.

This is made possible by the fact that masters send 13 low bits for the LIN Synch Break, which can be interpreted as 11 low bits (13 bits -15% = 11.05) by a "fast" slave and then considered as a LIN Synch Break. According to the LIN specification, a LIN Synch Break is valid when its duration is greater than  $t_{\text{SBRKTS}} = 10$ . This means that the LIN Synch Break must last at least 11 low bits.

**Note:** If the period desynchronization of the slave is +15% (slave too slow), the character "00h" which represents a sequence of 9 low bits must not be interpreted as a break character (9 bits + 15% = 10.35). Consequently, a valid LIN Synch break must last at least 11 low bits.

#### LINSCI Clock Tolerance when Synchronized

When synchronization has been performed, following reception of a LIN Synch Break, the LINS-CI, in LIN mode, has the same clock deviation tolerance as in SCI mode, which is explained below:

During reception, each bit is oversampled 16 times. The mean of the 8th, 9th and 10th samples is considered as the bit value.

Figure 86.Bit Sampling in Reception Mode

67/

Consequently, the clock frequency should not vary more than 6/16 (37.5%) within one bit.

The sampling clock is resynchronized at each start bit, so that when receiving 10 bits (one start bit, 1 data byte, 1 stop bit), the clock deviation should not exceed 3.75%.

#### 10.7.9.8 Clock Deviation Causes

The causes which contribute to the total deviation are:

- D<sub>TRA</sub>: Deviation due to transmitter error.
  Note: The transmitter can be either a master or a slave (in case of a slave listening to the response of another slave).
- D<sub>MEAS</sub>: Error due to the LIN Synch measurement performed by the receiver.
- D<sub>QUANT</sub>: Error due to the baud rate quantization of the receiver.
- D<sub>REC</sub>: Deviation of the local oscillator of the receiver: This deviation can occur during the reception of one complete LIN message assuming that the deviation has been compensated at the beginning of the message.
- D<sub>TCL</sub>: Deviation due to the transmission line (generally due to the transceivers)

All the deviations of the system should be added and compared to the LINSCI clock tolerance:

 $D_{TRA} + D_{MEAS} + D_{QUANT} + D_{REC} + D_{TCL} < 3.75\%$ 



## LINSCI<sup>TM</sup> SERIAL COMMUNICATION INTERFACE (LIN Mode) (cont'd)

## **CONTROL REGISTER 2 (SCICR2)**

Read/Write Reset Value: 0000 0000 (00h)

| 7   |      |     |      |    |    |     | 0   |
|-----|------|-----|------|----|----|-----|-----|
| TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK |

Bits 7:2 Same function as in SCI mode; please refer to Section 0.1.8 SCI Mode Register Description.

## Bit 1 = RWU Receiver wake-up.

This bit determines if the SCI is in mute mode or not. It is set and cleared by software and can be cleared by hardware when a wake-up sequence is recognized.

- 0: Receiver in active mode
- 1: Receiver in mute mode

#### Notes:

- Mute mode is recommended for detecting only the Header and avoiding the reception of any other characters. For more details, please refer to Section 0.1.9.3 LIN Reception.
- In LIN slave mode, when RDRF is set, the software can not set or clear the RWU bit.

Bit 0 = **SBK** Send break.

This bit set is used to send break characters. It is set and cleared by software.

0: No break character is transmitted

1: Break characters are transmitted

**Note:** If the SBK bit is set to "1" and then to "0", the transmitter will send a BREAK word at the end of the current word.

#### CONTROL REGISTER 3 (SCICR3) Read/Write

Reset Value: 0000 0000 (00h)



|  | 0 |
|--|---|

LDUM LINE LSLV LASE LHDM LHIE LHDF LSF

Bit 7 = **LDUM** *LIN Divider Update Method.* 

This bit is set and cleared by software and is also cleared by hardware (when RDRF = 1). It is only used in LIN Slave mode. It determines how the LIN Divider can be updated by software.

0: LDIV is updated as soon as LPR is written (if no Auto Synchronization update occurs at the same time).

1: LDIV is updated at the next received character (when RDRF = 1) after a write to the LPR register

#### Notes:

- If no write to LPR is performed between the setting of LDUM bit and the reception of the next character, LDIV will be updated with the old value.

- After LDUM has been set, it is possible to reset the LDUM bit by software. In this case, LDIV can be modified by writing into LPR / LPFR registers.

| Bits 6:5 = LINE, LSLV LIN Mode Enable Bits | 2 |
|--------------------------------------------|---|
| These bits configure the LIN mode:         |   |

| LSLV | Meaning           |
|------|-------------------|
| х    | LIN mode disabled |
| 0    | LIN Master Mode   |
|      | LIN Slave Mode    |
|      | x<br>0<br>1       |

The LIN Master configuration enables:

The capability to send LIN Synch Breaks (13 low bits) using the SBK bit in the SCICR2 register.

The LIN Slave configuration enables:

- The LIN Slave Baud Rate generator. The LIN Divider (LDIV) is then represented by the LPR and LPFR registers. The LPR and LPFR registers are read/write accessible at the address of the SCIBRR register and the address of the SCIETPR register
- Management of LIN Headers.
- LIN Synch Break detection (11-bit dominant).
- LIN Wake-Up method (see LHDM bit) instead of the normal SCI Wake-Up method.
- Inhibition of Break transmission capability (SBK has no effect)
- LIN Parity Checking (in conjunction with the PCE bit)

Bit 4 = **LASE** *LIN Auto Synch Enable*.

This bit enables the Auto Synch Unit (ASU). It is set and cleared by software. It is only usable in LIN Slave mode.

0: Auto Synch Unit disabled

1: Auto Synch Unit enabled.

Bit 3 =LHDM *LIN* Header Detection Method This bit is set and cleared by software. It is only usable in LIN Slave mode. It enables the Header Detection Method. In addition if the RWU bit in the



# LINSCI<sup>TM</sup> SERIAL COMMUNICATION INTERFACE (LIN Master/Slave) (Cont'd)

## Table 24. LINSCI1 Register Map and Reset Values

| Addr.<br>(Hex.<br>) | Register Name         | 7     | 6     | 5     | 4     | 3      | 2     | 1     | 0     |
|---------------------|-----------------------|-------|-------|-------|-------|--------|-------|-------|-------|
| 40                  | SCI1SR                | TDRE  | тс    | RDRF  | IDLE  | OR/LHE | NF    | FE    | PE    |
| 40                  | Reset Value           | 1     | 1     | 0     | 0     | 0      | 0     | 0     | 0     |
| 40                  | SCI1DR                | DR7   | DR6   | DR5   | DR4   | DR3    | DR2   | DR1   | DR0   |
| 49                  | Reset Value           | -     | -     | -     | -     | -      | -     | -     | -     |
|                     | SCI1BRR               | SCP1  | SCP0  | SCT2  | SCT1  | SCT0   | SCR2  | SCR1  | SCR0  |
| 4A                  | LPR (LIN Slave Mode)  | LPR7  | LPR6  | LPR5  | LPR4  | LPR3   | LPR2  | LPR1  | LPR0  |
|                     | Reset Value           | 0     | 0     | 0     | 0     | 0      | 0     | 0     | 0     |
| 40                  | SCI1CR1               | R8    | Т8    | SCID  | М     | WAKE   | PCE   | PS    | PIE   |
| 4D                  | Reset Value           | х     | 0     | 0     | 0     | 0      | 0     | 0     | 0     |
| 10                  | SCI1CR2               | TIE   | TCIE  | RIE   | ILIE  | TE     | RE    | RWU   | SBK   |
| 40                  | Reset Value           | 0     | 0     | 0     | 0     | 0      | 0     | 0     | 0     |
| 40                  | SCI1CR3               | LDUM  | LINE  | LSLV  | LASE  | LHDM   | LHIE  | LHDF  | LSF   |
| 4D                  | Reset Value           | 0     | 0     | 0     | 0     | 0      | 0     | 0     | 0     |
|                     | SCI1ERPR              | ERPR7 | ERPR6 | ERPR5 | ERPR4 | ERPR3  | ERPR2 | ERPR1 | ERPR0 |
| 4E                  | LHLR (LIN Slave Mode) | LHL7  | LHL6  | LHL5  | LHL4  | LHL3   | LHL2  | LHL1  | LHL0  |
|                     | Reset Value           | 0     | 0     | 0     | 0     | 0      | 0     | 0     | 0     |
|                     | SCI1ETPR              | ETPR7 | ETPR6 | ETPR5 | ETPR4 | ETPR3  | ETPR2 | ETPR1 | ETPR0 |
| 4F                  | LPFR (LIN Slave Mode) | 0     | 0     | 0     | 0     | LPFR3  | LPFR2 | LPFR1 | LPFR0 |
|                     | Reset Value           | 0     | 0     | 0     | 0     | 0      | 0     | 0     | 0     |
| 05                  | blete Prod            | JCI   |       |       |       |        |       |       |       |

57

## LINSCI<sup>TM</sup> SERIAL COMMUNICATION INTERFACE (LIN Master Only) (Cont'd)

#### 10.8.4.7 Parity control

Parity control (generation of parity bit in transmission and parity checking in reception) can be enabled by setting the PCE bit in the SCICR1 register. Depending on the frame length defined by the M bit, the possible SCI frame formats are as listed in Table 24.

#### Table 25. Frame Formats

| M bit | PCE bit | SCI frame                  |
|-------|---------|----------------------------|
| 0     | 0       | SB   8 bit data   STB      |
| 0     | 1       | SB   7-bit data   PB   STB |
| 1     | 0       | SB   9-bit data   STB      |
| I     | 1       | SB   8-bit data PB   STB   |

## Legend:

SB: Start Bit

STB: Stop Bit

**PB:** Parity Bit

**Note**: In case of wake up by an address mark, the MSB bit of the data is taken into account and not the parity bit

**Even parity:** The parity bit is calculated to obtain an even number of "1s" inside the frame made of the 7 or 8 LSB bits (depending on whether M is equal to 0 or 1) and the parity bit.

Example: data = 00110101; 4 bits set => parity bit is 0 if even parity is selected (PS bit = 0).

**Odd parity:** The parity bit is calculated to obtain an odd number of "1s" inside the frame made of the 7 or 8 LSB bits (depending on whether M is equal to 0 or 1) and the parity bit.

Example: data = 00110101; 4 bits set => parity bit is 1 if odd parity is selected (PS bit = 1).

<u>**Transmission mode:**</u> If the PCE bit is set then the MSB bit of the data written in the data register is not transmitted but is changed by the parity bit.

**<u>Reception mode:</u>** If the PCE bit is set then the interface checks if the received data byte has an

even number of "1s" if even parity is selected (PS = 0) or an odd number of "1s" if odd parity is selected (PS = 1). If the parity check fails, the PE flag is set in the SCISR register and an interrupt is generated if PIE is set in the SCICR1 register.

#### 10.8.5 Low Power Modes

| Mode | Description                                                                        |
|------|------------------------------------------------------------------------------------|
|      | No effect on SCI.                                                                  |
| WAIT | SCI interrupts cause the device to exit from Wait mode.                            |
|      | SCI registers are frozen.                                                          |
| HALT | In Halt mode, the SCI stops transmitting/re-<br>ceiving until Halt mode is exited. |
|      |                                                                                    |

#### 10.8.6 Interrupts

| Interrupt Event                 | Event<br>Flag | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt |
|---------------------------------|---------------|--------------------------|----------------------|----------------------|
| Transmit Data Register<br>Empty | TDRE          | TIE                      |                      |                      |
| Transmission Com-<br>plete      | тС            | TCIE                     |                      |                      |
| Received Data Ready to be Read  | RDRF          | DIE                      | Yes                  | No                   |
| Overrun Error Detect-<br>ed     | OR            | 111                      |                      |                      |
| Idle Line Detected              | IDLE          | ILIE                     |                      |                      |
| Parity Error                    | PE            | PIE                      |                      |                      |

The SCI interrupt events are connected to the same interrupt vector.

These events generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in the CC register is reset (RIM instruction).



#### LINSCI<sup>TM</sup> SERIAL COMMUNICATION INTERFACE (LIN Master Only) (Cont'd)

#### 10.8.7 SCI Synchronous Transmission

The SCI transmitter allows the user to control a one way synchronous serial transmission. The SCLK pin is the output of the SCI transmitter clock. No clock pulses are sent to the SCLK pin during start bit and stop bit. Depending on the state of the LBCL bit in the SCICR3 register, clock pulses are or are not be generated during the last valid data bit (address mark). The CPOL bit in the SCICR3 register allows the user to select the clock polarity, and the CPHA bit in the SCICR3 register allows the user to select the phase of the external clock (see Figure 91, Figure 92 and Figure 93).

During idle, preamble and send break, the external SCLK clock is not activated.

**/رک** 

These options allow the user to serially control peripherals which consist of shift registers, without losing any functions of the SCI transmitter which can still talk to other SCI receivers. These options do not affect the SCI receiver which is independent from the transmitter.

**Note:** The SCLK pin works in conjunction with the TDO pin. When the SCI transmitter is disabled (TE and RE = 0), the SCLK and TDO pins go into high impedance state.

**Note:** The LBCL, CPOL and CPHA bits have to be selected before enabling the transmitter to ensure that the clock pulses function correctly. These bits should not be changed while the transmitter is enabled.



#### Figure 91. SCI Example of Synchronous and Asynchronous Transmission

## LINSCI<sup>TM</sup> SERIAL COMMUNICATION INTERFACE (LIN Master Only) (Cont'd)

## Figure 92. SCI Data Clock Timing Diagram (M = 0)



## Figure 93. SCI Data Clock Timing Diagram (M = 1)



## LINSCI™ SERIAL COMMUNICATION INTERFACE (LIN Master Only) (Cont'd)

### DATA REGISTER (SCIDR)

Read/Write

Reset Value: Undefined

Contains the Received or Transmitted data character, depending on whether it is read from or written to.

| 7   |     |     |     |     |     |     | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| DR7 | DR6 | DR5 | DR4 | DR3 | DR2 | DR1 | DR0 |

The Data register performs a double function (read and write) since it is composed of two registers, one for transmission (TDR) and one for reception (RDR).

The TDR register provides the parallel interface between the internal bus and the output shift register (see Figure 88 on page 153).

The RDR register provides the parallel interface between the input shift register and the internal bus (see Figure 88).

#### **BAUD RATE REGISTER (SCIBRR)**

Read/Write

**67/** 

Reset Value: 0000 0000 (00h)

| 7    |      |      |      |      | 2    | 6    | 0    |
|------|------|------|------|------|------|------|------|
| SCP1 | SCP0 | SCT2 | SCT1 | SCT0 | SCR2 | SCR1 | SCR0 |

#### Bits 7:6 = **SCP[1:0]** *First SCI Prescaler*

These 2 prescaling bits allow several standard clock division ranges:

|            | PR Prescaling factor | SCP1 | SCP0 |
|------------|----------------------|------|------|
|            |                      | 0    | 0    |
| $\sim$     | 3                    | 0    | 1    |
| $\bigcirc$ | 4                    | 1    | 0    |
|            | 13                   |      | 1    |

Bits 5:3 = **SCT[2:0]** *SCI Transmitter rate divisor* These 3 bits, in conjunction with the SCP1 and SCP0 bits define the total division applied to the bus clock to yield the transmit rate clock in conventional Baud Rate Generator mode.

| TR dividing factor | SCT2 | SCT1 | SCT0 |    |
|--------------------|------|------|------|----|
| 1                  |      | 0    | 0    |    |
| 2                  | 0    | 0    | 1    |    |
| 4                  |      | U    | 1    | 0  |
| 8                  |      | I    | 1    |    |
| 16                 | 1    |      | 0    | 50 |
| 32                 |      | 0    | 1    |    |
| 64                 |      |      | 0    |    |
| 128                |      |      | 1    |    |

**Note:** This TR factor is used only when the ETPR fine tuning factor is equal to 00h; otherwise, TR is replaced by the (TR\*ETPR) dividing factor.

Bits 2:0 = **SCR[2:0]** *SCI Receiver rate divisor.* These 3 bits, in conjunction with the SCP1 and SCP0 bits define the total division applied to the bus clock to yield the receive rate clock in conventional Baud Rate Generator mode.

| RR dividing factor | SCR2 | SCR1 | SCR0 |
|--------------------|------|------|------|
| 1                  |      | 0    | 0    |
| 2                  | 0    | 0    | 1    |
| 4                  | 0    | 1    | 0    |
| 8                  |      | 1    | 1    |
| 16                 | 1    | 0    | 0    |
| 32                 |      | 0    | 1    |
| 64                 |      | 1    | 0    |
| 128                |      | I    | 1    |

**Note:** This RR factor is used only when the ERPR fine tuning factor is equal to 00h; otherwise, RR is replaced by the (RR\*ERPR) dividing factor.

165/225

## CLOCK CHARACTERISTICS (Cont'd)

## 12.6 Auto Wakeup from Halt Oscillator (AWU)

| Symbol             | Parameter                              | Conditions | Min | Тур | Max | Unit |
|--------------------|----------------------------------------|------------|-----|-----|-----|------|
| f <sub>AWU</sub>   | AWU oscillator frequency <sup>1)</sup> |            | 50  | 100 | 250 | kHz  |
| t <sub>RCSRT</sub> | AWU oscillator startup time            |            |     | 10  |     | μs   |

1. Data based on characterization results, not tested in production.

## Figure 102. AWU Oscillator Freq. @ T<sub>A</sub> 25°C







#### **12.8 EMC CHARACTERISTICS**

Susceptibility tests are performed on a sample basis during product characterization.

# 12.8.1 Functional EMS (Electro Magnetic Susceptibility)

Based on a simple running application on the product (toggling two LEDs through I/O ports), the product is stressed by two electro magnetic events until a failure occurs (indicated by the LEDs).

- ESD: Electro-Static Discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 1000-4-2 standard.
- FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 1000-4-4 standard.

A device reset allows normal operations to be resumed. The test results are given in the table below based on the EMS levels and classes defined in application note AN1709.

# 12.8.1.1 Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

#### Software recommendations:

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)

#### **Prequalification trials:**

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the RE-SET pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

| Symbol            | Parameter                                               | Conditions                                                                                    | Level/<br>Class |
|-------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------|
| V                 | Voltage limits to be applied on any I/O pin to induce a | LQFP64, $V_{DD} = 5V$ , $T_A = +25^{\circ}C$ ,<br>$f_{OSC} = 8$ MHz, conforms to IEC 1000-4-2 | 3B              |
| <pre>♥FESD</pre>  | functional disturbance                                  | LQFP44, $V_{DD} = 5V$ , $T_A = +25^{\circ}C$ , $f_{OSC} = 8$<br>MHz, conforms to IEC 1000-4-2 | 2B              |
| V                 | Fast transient voltage burst limits to be applied       | LQFP64, $V_{DD} = 5V$ , $T_A = +25^{\circ}C$ ,<br>$f_{OSC} = 8$ MHz, conforms to IEC 1000-4-4 | 3B              |
| V <sub>FFTB</sub> | tional disturbance                                      | LQFP44, $V_{DD} = 5V$ , $T_A = +25^{\circ}C$ ,<br>$f_{OSC} = 8$ MHz, conforms to IEC 1000-4-4 | 2B              |

## I/O PORT PIN CHARACTERISTICS (Cont'd)

# Figure 111. Typical V<sub>OH</sub> vs V<sub>DD</sub>

57



197/225

### ADC CHARACTERISTICS (Cont'd)



## Figure 121. Typical Application with ADC



#### Notes:

57

1.  $C_{PARASITIC}$  represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (3pF). A high  $C_{PARASITIC}$  value will downgrade conversion accuracy. To remedy this,  $f_{ADC}$  should be reduced. 2. Any added external serial resistor will downgrade the ADC accuracy (especially for resistance greater than 10k $\Omega$ ). Data based on characterization results, not tested in production.

3. This graph shows that depending on the input signal variation ( $f_{AIN}$ ),  $C_{AIN}$  can be increased for stabilization time and reduced to allow the use of a larger serial resistor ( $R_{AIN}$ ). It is valid for all  $f_{ADC}$  frequencies  $\leq 4$  MHz.

205/225

# **14 DEVICE CONFIGURATION AND ORDERING INFORMATION**

Each device is available for production in user programmable versions (FLASH) as well as in factory coded versions (ROM/FASTROM).

ST72361 devices are ROM versions. ST72P361 devices are Factory Advanced Service Technique ROM (FASTROM) versions: They are factory-programmed HDFlash devices.

ST72F361 FLASH devices are shipped to customers with a default content (FFh), while ROM factory coded parts contain the code supplied by the customer. This implies that FLASH devices have to be configured by the customer using the Option Bytes while the ROM devices are factory-configured.

#### **14.1 FLASH OPTION BYTES**

The option bytes allows the hardware configuration of the microcontroller to be selected. They have no address in the memory map and can be accessed only in programming mode (for example using a standard ST7 programming tool). The default content of the FLASH is fixed to FFh. To program directly the FLASH devices using ICP, FLASH devices are shipped to customers with a reserved internal clock source enabled. In masked ROM devices, the option bytes are fixed in hardware by the ROM code (see option list).

#### **OPTION BYTE 0**

OPT7 = **WDGHALT** Watchdog reset on HALT This option bit determines if a RESET is generated when entering HALT mode while the Watchdog is active.

- 0: No Reset generation when entering Halt mode
- 1: Reset generation when entering Halt mode

OPT6 = **WDGSW** *Hardware or software watchdog* This option bit selects the watchdog type. 0: Hardware (watchdog always enabled)

1: Software (watchdog to be enabled by software)

OPT5 = Reserved, must be kept at default value.

OPT4 = **LVD** Voltage detection This option bit enables the voltage detection block (LVD).

| Selected Low Voltage Detector | VD |  |  |  |
|-------------------------------|----|--|--|--|
| LVD Off                       | 1  |  |  |  |
| LVD On                        | 0  |  |  |  |
|                               |    |  |  |  |

#### OPT3 = PLL OFF PLL activation

This option bit activates the PLL which allows multiplication by two of the main input clock frequency. The PLL is guaranteed only with an input frequency between 2 and 4 MHz.

0: PLL x2 enabled

1: PLL x2 disabled

**Caution**: The PLL can be enabled only if the "OSC RANGE" (OPT11:10) bits are configured to "MP - 2~4 MHz". Otherwise, the device functionality is not guaranteed.

|   |                 | STATIC OPTION BYTE 0 |    |       |   |      |     |   |     |         | STATIC OPTION BYTE 1 |         |   |          |   |       |    |  |
|---|-----------------|----------------------|----|-------|---|------|-----|---|-----|---------|----------------------|---------|---|----------|---|-------|----|--|
|   | 7 0             |                      |    |       |   |      |     |   |     | 7       | 7                    |         |   |          |   |       | 0  |  |
|   | ~               | WDG                  |    | irved |   | DFF  | PKG |   | ш   | AFI_MAP |                      | OSCTYPE |   | OSCRANGE |   | irved | 1C |  |
| 0 | 02              | HALT                 | SW | Rese  |   | PLL( | 1   | 0 | FMF | 1       | 0                    | 1       | 0 | 1        | 0 | Rese  | RS |  |
|   | De-<br>fault(*) | 1                    | 1  | 1     | 1 | 1    | 1   | 1 | 1   | 1       | 1                    | 1       | 0 | 1        | 1 | 1     | 1  |  |

(\*): Option bit values programmed by ST

