# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                             |
|----------------------------|-----------------------------------------------------------------|
| Core Processor             | 8051                                                            |
| Core Size                  | 8-Bit                                                           |
| Speed                      | 25MHz                                                           |
| Connectivity               | SMBus (2-Wire/I²C), SPI, UART/USART                             |
| Peripherals                | Cap Sense, POR, PWM, Temp Sensor, WDT                           |
| Number of I/O              | 13                                                              |
| Program Memory Size        | 16KB (16K x 8)                                                  |
| Program Memory Type        | FLASH                                                           |
| EEPROM Size                | -                                                               |
| RAM Size                   | 512 x 8                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                     |
| Data Converters            | A/D 12x10b                                                      |
| Oscillator Type            | Internal                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                               |
| Mounting Type              | Surface Mount                                                   |
| Package / Case             | 16-SOIC (0.154", 3.90mm Width)                                  |
| Supplier Device Package    | 16-SOIC                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f804-gsr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| SFR | Definition | 21.2. | RSTSRC: Reset Source                        | 128 |
|-----|------------|-------|---------------------------------------------|-----|
| SFR | Definition | 22.1. | CLKSEL: Clock Select                        | 130 |
| SFR | Definition | 22.2. | OSCICL: Internal H-F Oscillator Calibration | 131 |
| SFR | Definition | 22.3. | OSCICN: Internal H-F Oscillator Control     | 132 |
| SFR | Definition | 22.4. | OSCXCN: External Oscillator Control         | 134 |
| SFR | Definition | 23.1. | XBR0: Port I/O Crossbar Register 0          | 148 |
| SFR | Definition | 23.2. | XBR1: Port I/O Crossbar Register 1          | 149 |
| SFR | Definition | 23.3. | P0MASK: Port 0 Mask Register                | 151 |
| SFR | Definition | 23.4. | P0MAT: Port 0 Match Register                | 151 |
| SFR | Definition | 23.5. | P1MASK: Port 1 Mask Register                | 152 |
| SFR | Definition | 23.6. | P1MAT: Port 1 Match Register                | 152 |
| SFR | Definition | 23.7. | P0: Port 0                                  | 153 |
| SFR | Definition | 23.8. | P0MDIN: Port 0 Input Mode                   | 154 |
| SFR | Definition | 23.9. | P0MDOUT: Port 0 Output Mode                 | 154 |
| SFR | Definition | 23.10 | ). P0SKIP: Port 0 Skip                      | 155 |
| SFR | Definition | 23.11 | I. P1: Port 1                               | 155 |
| SFR | Definition | 23.12 | 2. P1MDIN: Port 1 Input Mode                | 156 |
| SFR | Definition | 23.13 | B. P1MDOUT: Port 1 Output Mode              | 156 |
| SFR | Definition | 23.14 | I. P1SKIP: Port 1 Skip                      | 157 |
| SFR | Definition | 23.15 | 5. P2: Port 2                               | 157 |
| SFR | Definition | 23.16 | 6. P2MDOUT: Port 2 Output Mode              | 158 |
| SFR | Definition | 24.1. | CRC0CN: CRC0 Control                        | 163 |
| SFR | Definition | 24.2. | CRC0IN: CRC Data Input                      | 164 |
| SFR | Definition | 24.3. | CRC0DATA: CRC Data Output                   | 164 |
| SFR | Definition | 24.4. | CRC0AUTO: CRC Automatic Control             | 165 |
| SFR | Definition | 24.5. | CRC0CNT: CRC Automatic Flash Sector Count   | 165 |
| SFR | Definition | 24.6. | CRC0FLIP: CRC Bit Flip                      | 166 |
| SFR | Definition | 25.1. | SPI0CFG: SPI0 Configuration                 | 174 |
| SFR | Definition | 25.2. | SPI0CN: SPI0 Control                        | 175 |
| SFR | Definition | 25.3. | SPI0CKR: SPI0 Clock Rate                    | 176 |
| SFR | Definition | 25.4. | SPI0DAT: SPI0 Data                          | 176 |
| SFR | Definition | 26.1. | SMB0CF: SMBus Clock/Configuration           | 186 |
| SFR | Definition | 26.2. | SMB0CN: SMBus Control                       | 188 |
| SFR | Definition | 26.3. | SMB0ADR: SMBus Slave Address                | 191 |
| SFR | Definition | 26.4. | SMB0ADM: SMBus Slave Address Mask           | 191 |
| SFR | Definition | 26.5. | SMB0DAT: SMBus Data                         | 192 |
| SFR | Definition | 27.1. | SCON0: Serial Port 0 Control                | 206 |
| SFR | Definition | 27.2. | SBUF0: Serial (UART0) Port Data Buffer      | 207 |
| SFR | Definition | 28.1. | CKCON: Clock Control                        | 210 |
| SFR | Definition | 28.2. | TCON: Timer Control                         | 215 |
| SFR | Definition | 28.3. | TMOD: Timer Mode                            | 216 |
| SFR | Definition | 28.4. | TL0: Timer 0 Low Byte                       | 217 |
| SFR | Definition | 28.5. | TL1: Timer 1 Low Byte                       | 217 |
| SFR | Definition | 28.6. | TH0: Timer 0 High Byte                      | 218 |
| SFR | Definition | 28.7. | TH1: Timer 1 High Byte                      | 218 |



## C8051F80x-83x



Figure 1.3. C8051F802, C8051F808, C8051F814, C8051F820 Block Diagram



| Part<br>Number    | Digital<br>Port I/Os | Capacitive Sense<br>Channels | Flash<br>Memory<br>(kB) | RAM<br>(Bytes) | 10-bit<br>500 ksps<br>ADC | ADC<br>Channels | Temperature<br>Sensor | Package (RoHS) |
|-------------------|----------------------|------------------------------|-------------------------|----------------|---------------------------|-----------------|-----------------------|----------------|
| C8051F821-GS      | 13                   | 12                           | 8                       | 512            | —                         |                 | —                     | SOIC-16        |
| C8051F822-GS      | 13                   | 8                            | 8                       | 512            | —                         | —               |                       | SOIC-16        |
| C8051F823-GS      | 13                   | _                            | 8                       | 512            | —                         | —               |                       | SOIC-16        |
| C8051F824-GS      | 13                   | 12                           | 8                       | 256            | $\checkmark$              | 12              | $\checkmark$          | SOIC-16        |
| C8051F825-GS      | 13                   | 8                            | 8                       | 256            | $\checkmark$              | 12              | ~                     | SOIC-16        |
| C8051F826-GS      | 13                   | _                            | 8                       | 256            | $\checkmark$              | 12              | $\checkmark$          | SOIC-16        |
| C8051F827-GS      | 13                   | 12                           | 8                       | 256            | —                         |                 |                       | SOIC-16        |
| C8051F828-GS      | 13                   | 8                            | 8                       | 256            | —                         |                 |                       | SOIC-16        |
| C8051F829-GS      | 13                   | _                            | 8                       | 256            | —                         |                 |                       | SOIC-16        |
| C8051F830-GS      | 13                   | 12                           | 4                       | 256            | $\checkmark$              | 12              | $\checkmark$          | SOIC-16        |
| C8051F831-GS      | 13                   | 8                            | 4                       | 256            | $\checkmark$              | 12              | $\checkmark$          | SOIC-16        |
| C8051F832-GS      | 13                   | _                            | 4                       | 256            | $\checkmark$              | 12              | $\checkmark$          | SOIC-16        |
| C8051F833-GS      | 13                   | 12                           | 4                       | 256            | —                         |                 |                       | SOIC-16        |
| C8051F834-GS      | 13                   | 8                            | 4                       | 256            | —                         |                 | —                     | SOIC-16        |
| C8051F835-GS      | 13                   | —                            | 4                       | 256            | —                         | —               | —                     | SOIC-16        |
| Lead finish mater | rial on a            | Il devices is 10             | 00% matte               | tin (Sn).      |                           |                 |                       |                |

Table 2.1. Product Selection Guide (Continued)



### 4. QFN-20 Package Specifications



### Figure 4.1. QFN-20 Package Drawing

| Dimension | Min  | Тур       | Max  | Dimension | Min  | Тур  | Max  |
|-----------|------|-----------|------|-----------|------|------|------|
| A         | 0.80 | 0.90      | 1.00 | L         | 0.45 | 0.55 | 0.65 |
| A1        | 0.00 | 0.02      | 0.05 | L1        | 0.00 | —    | 0.15 |
| b         | 0.18 | 0.25      | 0.30 | aaa       | _    | —    | 0.15 |
| D         |      | 4.00 BSC. |      | bbb       |      | —    | 0.10 |
| D2        | 2.00 | 2.15      | 2.25 | ddd       | _    | —    | 0.05 |
| е         |      | 0.50 BSC. |      | eee       | _    | —    | 0.08 |
| E         |      | 4.00 BSC. |      | Z         | _    | 0.43 | —    |
| E2        | 2.00 | 2.15      | 2.25 | Y         | —    | 0.18 | —    |

#### Table 4.1. QFN-20 Package Dimensions

#### Notes:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- **3.** This drawing conforms to the JEDEC Solid State Outline MO-220, variation VGGD except for custom features D2, E2, Z, Y, and L which are toleranced per supplier designation.
- **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.





### 6. SOIC-16 Package Specifications

Figure 6.1. SOIC-16 Package Drawing

| Dimension | Min  | Nom      | Max  | Dimension | Min      | Nom  | Max  |  |
|-----------|------|----------|------|-----------|----------|------|------|--|
| A         |      |          | 1.75 | L         | 0.40     |      | 1.27 |  |
| A1        | 0.10 |          | 0.25 | L2        | 0.25 BSC |      |      |  |
| A2        | 1.25 |          | _    | h         | 0.25     |      | 0.50 |  |
| b         | 0.31 |          | 0.51 | θ         | 0°       |      | 8°   |  |
| С         | 0.17 |          | 0.25 | aaa       |          | 0.10 |      |  |
| D         |      | 9.90 BSC |      | bbb       |          | 0.20 |      |  |
| E         |      | 6.00 BSC |      | CCC       |          | 0.10 |      |  |
| E1        |      | 3.90 BSC |      | ddd       | 0.25     |      |      |  |
| е         |      | 1.27 BSC |      |           |          |      |      |  |

### Table 6.1. SOIC-16 Package Dimensions

Notes:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to the JEDEC Solid State Outline MS-012, Variation AC.

 Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



### Table 7.10. Power Management Electrical Characteristics

 $V_{DD}$  = 1.8 to 3.6 V;  $T_A$  = -40 to +85 °C unless otherwise specified. Use factory-calibrated settings.

| Parameter                 | Conditions | Min | Тур | Max | Units   |
|---------------------------|------------|-----|-----|-----|---------|
| Idle Mode Wake-Up Time    |            | 2   |     | 3   | SYSCLKs |
| Suspend Mode Wake-up Time |            | _   | 500 |     | ns      |

#### Table 7.11. Temperature Sensor Electrical Characteristics

 $V_{DD}$  = 3.0 V, -40 to +85 °C unless otherwise specified.

| Parameter                          | Conditions                                              | Min   | Тур  | Max   | Units |  |  |  |  |  |  |
|------------------------------------|---------------------------------------------------------|-------|------|-------|-------|--|--|--|--|--|--|
| Linearity                          | 1                                                       | [ _ ' | 1    | [ _ ] | °C    |  |  |  |  |  |  |
| Slope                              |                                                         | [     | 2.43 |       | mV/°C |  |  |  |  |  |  |
| Slope Error*                       | 1                                                       | [     | ±45  |       | µV/°C |  |  |  |  |  |  |
| Offset                             | Temp = 0 °C                                             | ['    | 873  |       | mV    |  |  |  |  |  |  |
| Offset Error*                      | Temp = 0 °C                                             | [     | 14.5 |       | mV    |  |  |  |  |  |  |
| *Note: Represents one standard dev | *Note: Represents one standard deviation from the mean. |       |      |       |       |  |  |  |  |  |  |

#### Table 7.12. Voltage Reference Electrical Characteristics

 $V_{DD}$  = 1.8 to 3.6 V; -40 to +85 °C unless otherwise specified.

| Parameter                                       | rameter Conditions                   |      |      |                 |    |  |  |  |  |  |  |
|-------------------------------------------------|--------------------------------------|------|------|-----------------|----|--|--|--|--|--|--|
| Internal High Speed Reference (REFSL[1:0] = 11) |                                      |      |      |                 |    |  |  |  |  |  |  |
| Output Voltage                                  | 25 °C ambient                        | 1.55 | 1.65 | 1.75            | V  |  |  |  |  |  |  |
| Turn-on Time                                    |                                      | —    | _    | 1.7             | μs |  |  |  |  |  |  |
| Supply Current                                  |                                      | —    | 180  | _               | μA |  |  |  |  |  |  |
|                                                 | External Reference (REF0E = 0)       | •    |      |                 |    |  |  |  |  |  |  |
| Input Voltage Range                             |                                      | 0    | —    | V <sub>DD</sub> |    |  |  |  |  |  |  |
| Input Current                                   | Sample Rate = 500 ksps; VREF = 3.0 V |      | 7    | _               | μA |  |  |  |  |  |  |



### SFR Definition 8.1. ADC0CF: ADC0 Configuration

| Bit   | 7             | 6                                                                                                                                                                                                                                                                                                                                                          | 5                                                                                                                                                              | 4                                                                                                              | 3                                                                                                                  | 2                     | 1                         | 0                    |  |  |  |
|-------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------|----------------------|--|--|--|
| Nam   | e             | 1                                                                                                                                                                                                                                                                                                                                                          | AD0SC[4:0]                                                                                                                                                     |                                                                                                                |                                                                                                                    | AD0LJST               | AD08BE                    | AMP0GN0              |  |  |  |
| Туре  | •             |                                                                                                                                                                                                                                                                                                                                                            | R/W                                                                                                                                                            |                                                                                                                |                                                                                                                    | R/W                   | R/W                       | R/W                  |  |  |  |
| Rese  | et 1          | 1                                                                                                                                                                                                                                                                                                                                                          | 1 1 1 1 0 0 1                                                                                                                                                  |                                                                                                                |                                                                                                                    |                       |                           |                      |  |  |  |
| SFR A | Address = 0xB | C                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                |                                                                                                                |                                                                                                                    |                       |                           |                      |  |  |  |
| Bit   | Name          |                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                |                                                                                                                | Function                                                                                                           |                       |                           |                      |  |  |  |
| 2     | ADOSC[4:0]    | ADC0 SAR<br>SAR Conver<br>AD0SC refe<br>requirement<br>AD0SC =<br>ADC0 Left .<br>0: Data in Al<br>1: Data in Al<br>Note: The A                                                                                                                                                                                                                             | Conversion<br>rsion clock is<br>rs to the 5-bis<br>s are given is<br>$= \frac{SYSCLK}{CLK_{SAR}}$<br>Justify Select<br>DC0H:ADC0<br>DC0H:ADC0<br>DOLJST bit is | Clock Period<br>derived from<br>it value held<br>in the ADC s<br>- 1<br>ct.<br>L registers a<br>only valid for | od Bits.<br>n system clo<br>in bits AD0S<br>becification t<br>ne right-justifi<br>re left-justifi<br>10-bit mode ( | fied.<br>AD08BE = 0). | lowing equa<br>Conversion | tion, where<br>clock |  |  |  |
| 1     | AD08BE        | <ul> <li>Note: The AD0LJST bit is only valid for 10-bit mode (AD08BE = 0).</li> <li>8-Bit Mode Enable.</li> <li>0: ADC operates in 10-bit mode (normal).</li> <li>1: ADC operates in 8-bit mode.</li> <li>Note: When AD08BE is set to 1, the AD0LJST bit is ignored.</li> <li>ADC Gain Control Bit.</li> <li>0: Gain = 0.5</li> <li>1: Gain = 1</li> </ul> |                                                                                                                                                                |                                                                                                                |                                                                                                                    |                       |                           |                      |  |  |  |



### 10. Voltage and Ground Reference Options

The voltage reference MUX is configurable to use an externally connected voltage reference, the on-chip voltage reference, or one of two power supply voltages (see Figure 10.1). The ground reference MUX allows the ground reference for ADC0 to be selected between the ground pin (GND) or a port pin dedicated to analog ground (P0.1/AGND).

The voltage and ground reference options are configured using the REF0CN SFR described on page 62. Electrical specifications are can be found in the Electrical Specifications Chapter.

**Important Note About the V<sub>REF</sub> and AGND Inputs:** Port pins are used as the external V<sub>REF</sub> and AGND inputs. When using an external voltage reference, P0.0/VREF should be configured as an analog input and skipped by the Digital Crossbar. When using AGND as the ground reference to ADC0, P0.1/AGND should be configured as an analog input and skipped by the Digital Crossbar. Refer to Section "23. Port Input/Output" on page 138 for complete Port I/O configuration details. The external reference voltage must be within the range  $0 \le V_{REF} \le V_{DD}$  and the external ground reference must be at the same DC voltage potential as GND.



Figure 10.1. Voltage Reference Functional Block Diagram



### **10.1. External Voltage References**

To use an external voltage reference, REFSL[1:0] should be set to 00. Bypass capacitors should be added as recommended by the manufacturer of the external voltage reference.

### **10.2.** Internal Voltage Reference Options

A 1.65 V high-speed reference is included on-chip. The high speed internal reference is selected by setting REFSL[1:0] to 11. When selected, the high speed internal reference will be automatically enabled on an as-needed basis by ADC0.

For applications with a non-varying power supply voltage, using the power supply as the voltage reference can provide ADC0 with added dynamic range at the cost of reduced power supply noise rejection. To use the 1.8 to 3.6 V power supply voltage ( $V_{DD}$ ) or the 1.8 V regulated digital supply voltage as the reference source, REFSL[1:0] should be set to 01 or 10, respectively.

### 10.3. Analog Ground Reference

To prevent ground noise generated by switching digital logic from affecting sensitive analog measurements, a separate analog ground reference option is available. When enabled, the ground reference for ADC0 is taken from the P0.1/AGND pin. Any external sensors sampled by ADC0 should be referenced to the P0.1/AGND pin. The separate analog ground reference option is enabled by setting REFGND to 1. Note that when using this option, P0.1/AGND must be connected to the same potential as GND.

### 10.4. Temperature Sensor Enable

The TEMPE bit in register REF0CN enables the temperature sensor. While disabled, the temperature sensor defaults to a high impedance state and any ADC0 measurements performed on the sensor result in meaningless data.



### **13.1. Configuring Port Pins as Capacitive Sense Inputs**

In order for a port pin to be measured by CS0, that port pin must be configured as an analog input (see "23. Port Input/Output"). Configuring the input multiplexer to a port pin not configured as an analog input will cause the capacitive sense comparator to output incorrect measurements.

### 13.2. Capacitive Sense Start-Of-Conversion Sources

A capacitive sense conversion can be initiated in one of seven ways, depending on the programmed state of the CS0 start of conversion bits (CS0CF6:4). Conversions may be initiated by one of the following:

- 1. Writing a 1 to the CS0BUSY bit of register CS0CN
- 2. Timer 0 overflow
- 3. Timer 2 overflow
- 4. Timer 1 overflow
- 5. Convert continuously
- 6. Convert continuously with auto-scan enabled

Conversions can be configured to be initiated continuously through one of two methods. CS0 can be configured to convert at a single channel continuously or it can be configured to convert continuously with auto-scan enabled. When configured to convert continuously, conversions will begin after the CS0BUSY bit in CS0CF has been set.

An interrupt will be generated if CS0 conversion complete interrupts are enabled by setting the ECSCPT bit (EIE2.0).

**Note:** CS0 conversion complete interrupt behavior depends on the settings of the CS0 accumulator. If CS0 is configured to accumulate multiple conversions on an input channel, a CS0 conversion complete interrupt will be generated only after the last conversion completes.

### 13.3. Automatic Scanning

CS0 can be configured to automatically scan a sequence of contiguous CS0 input channels by configuring and enabling auto-scan. Using auto-scan with the CS0 comparator interrupt enabled allows a system to detect a change in measured capacitance without requiring any additional dedicated MCU resources.

Auto-scan is enabled by setting the CS0 start-of-conversion bits (CS0CF6:4) to 111b. After enabling autoscan, the starting and ending channels should be set to appropriate values in CS0SS and CS0SE, respectively. Writing to CS0SS when auto-scan is enabled will cause the value written to CS0SS to be copied into CS0MX. After being enabled, writing a 1 to CS0BUSY will start auto-scan conversions. When auto-scan completes the number of conversions defined in the CS0 accumulator bits (CS0CF1:0) (see "13.5. CS0 Conversion Accumulator"), auto-scan configures CS0MX to the next highest port pin configured as an analog input and begins a conversion on that channel. This scan sequence continues until CS0MX reaches the ending input channel value defined in CS0SE. After one or more conversions have been taken at this channel, auto-scan configures CS0MX back to the starting input channel. For an example system configured to use auto-scan, please see Figure "13.2 Auto-Scan Example" on page 73.

**Note:** Auto-scan attempts one conversion on a CS0MX channel regardless of whether that channel's port pin has been configured as an analog input.

If auto-scan is enabled when the device enters suspend mode, auto-scan will remain enabled and running. This feature allows the device to wake from suspend through CS0 greater-than comparator event on any configured capacitive sense input included in the auto-scan sequence of inputs.



## C8051F80x-83x



### **17. Special Function Registers**

The direct-access data memory locations from 0x80 to 0xFF constitute the special function registers (SFRs). The SFRs provide control and data exchange with the C8051F80x-83x's resources and peripherals. The CIP-51 controller core duplicates the SFRs found in a typical 8051 implementation as well as implementing additional SFRs used to configure and access the sub-systems unique to the C8051F80x-83x. This allows the addition of new functionality while retaining compatibility with the MCS-51<sup>™</sup> instruction set. Table 17.1 lists the SFRs implemented in the C8051F80x-83x device family.

The SFR registers are accessed anytime the direct addressing mode is used to access memory locations from 0x80 to 0xFF. SFRs with addresses ending in 0x0 or 0x8 (e.g., P0, TCON, SCON0, IE, etc.) are bit-addressable as well as byte-addressable. All other SFRs are byte-addressable only. Unoccupied addresses in the SFR space are reserved for future use. Accessing these areas will have an indeterminate effect and should be avoided. Refer to the corresponding pages of the data sheet, as indicated in Table 17.2, for a detailed description of each register.

| F8 | SPI0CN | PCA0L    | PCA0H    | PCA0CPL0 | PCA0CPH0 | POMAT   | POMASK   | VDM0CN   |
|----|--------|----------|----------|----------|----------|---------|----------|----------|
| F0 | В      | P0MDIN   | P1MDIN   | EIP1     | EIP2     |         |          | PCA0PWM  |
| E8 | ADC0CN | PCA0CPL1 | PCA0CPH1 | PCA0CPL2 | PCA0CPH2 | P1MAT   | P1MASK   | RSTSRC   |
| E0 | ACC    | XBR0     | XBR1     |          | IT01CF   |         | EIE1     | EIE2     |
| D8 | PCA0CN | PCA0MD   | PCA0CPM0 | PCA0CPM1 | PCA0CPM2 | CRC0IN  | CRC0DATA |          |
| D0 | PSW    | REF0CN   | CRC0AUTO | CRC0CNT  | P0SKIP   | P1SKIP  | SMB0ADM  | SMB0ADR  |
| C8 | TMR2CN | REG0CN   | TMR2RLL  | TMR2RLH  | TMR2L    | TMR2H   | CRC0CN   | CRC0FLIP |
| C0 | SMB0CN | SMB0CF   | SMB0DAT  | ADC0GTL  | ADC0GTH  | ADC0LTL | ADC0LTH  |          |
| B8 | IP     | CS0SS    | CS0SE    | ADC0MX   | ADC0CF   | ADC0L   | ADC0H    |          |
| B0 | CS0CN  | OSCXCN   | OSCICN   | OSCICL   |          | HWID    | REVID    | FLKEY    |
| A8 | IE     | CLKSEL   |          | CS0DL    | CS0DH    | DERVID  |          |          |
| A0 | P2     | SPI0CFG  | SPI0CKR  | SPI0DAT  | POMDOUT  | P1MDOUT | P2MDOUT  |          |
| 98 | SCON0  | SBUF0    |          | CPT0CN   | CS0MX    | CPT0MD  | CS0CF    | CPT0MX   |
| 90 | P1     |          |          |          |          |         | CS0THL   | CS0THH   |
| 88 | TCON   | TMOD     | TL0      | TL1      | TH0      | TH1     | CKCON    | PSCTL    |
| 80 | P0     | SP       | DPL      | DPH      |          |         |          | PCON     |
|    | 0(8)   | 1(9)     | 2(A)     | 3(B)     | 4(C)     | 5(D)    | 6(E)     | 7(F)     |

#### Table 17.1. Special Function Register (SFR) Memory Map

Note: SFR Addresses ending in 0x0 or 0x8 are bit-addressable locations, and can be used with bitwise instructions.



| Interrupt Source               | Interrupt<br>Vector | Priority<br>Order | Pending Flag                                                               | Bit addressable? | Cleared by HW? | Enable<br>Flag     | Priority<br>Control |
|--------------------------------|---------------------|-------------------|----------------------------------------------------------------------------|------------------|----------------|--------------------|---------------------|
| Reset                          | 0x0000              | Тор               | None                                                                       | N/A              | N/A            | Always<br>Enabled  | Always<br>Highest   |
| External Interrupt 0<br>(INT0) | 0x0003              | 0                 | IE0 (TCON.1)                                                               | Y                | Y              | EX0 (IE.0)         | PX0 (IP.0)          |
| Timer 0 Overflow               | 0x000B              | 1                 | TF0 (TCON.5)                                                               | Y                | Y              | ET0 (IE.1)         | PT0 (IP.1)          |
| External Interrupt 1<br>(INT1) | 0x0013              | 2                 | IE1 (TCON.3)                                                               | Y                | Y              | EX1 (IE.2)         | PX1 (IP.2)          |
| Timer 1 Overflow               | 0x001B              | 3                 | TF1 (TCON.7)                                                               | Y                | Y              | ET1 (IE.3)         | PT1 (IP.3)          |
| UART0                          | 0x0023              | 4                 | RI0 (SCON0.0)<br>TI0 (SCON0.1)                                             | Y                | N              | ES0 (IE.4)         | PS0 (IP.4)          |
| Timer 2 Overflow               | 0x002B              | 5                 | TF2H (TMR2CN.7)<br>TF2L (TMR2CN.6)                                         | Y                | N              | ET2 (IE.5)         | PT2 (IP.5)          |
| SPI0                           | 0x0033              | 6                 | SPIF (SPI0CN.7)<br>WCOL (SPI0CN.6)<br>MODF (SPI0CN.5)<br>RXOVRN (SPI0CN.4) | Y                |                | ESPI0<br>(IE.6)    | PSPI0<br>(IP.6)     |
| SMB0                           | 0x003B              | 7                 | SI (SMB0CN.0)                                                              | Y                | N              | ESMB0<br>(EIE1.0)  | PSMB0<br>(EIP1.0)   |
| Port Match                     | 0x0043              | 8                 | None                                                                       | N/A              | N/A            | EMAT<br>(EIE1.1)   | PMAT<br>(EIP1.1)    |
| ADC0<br>Window Compare         | 0x004B              | 9                 | AD0WINT (ADC0CN.3)                                                         | Y                | N              | EWADC0<br>(EIE1.2) | PWADC0<br>(EIP1.2)  |
| ADC0<br>Conversion Complete    | 0x0053              | 10                | AD0INT (ADC0CN.5)                                                          | Y                | N              | EADC0<br>(EIE1.3)  | PADC0<br>(EIP1.3)   |
| Programmable<br>Counter Array  | 0x005B              | 11                | CF (PCA0CN.7)<br>CCFn (PCA0CN.n)                                           | Y                | N              | EPCA0<br>(EIE1.4)  | PPCA0<br>(EIP1.4)   |
| Comparator0                    | 0x0063              | 12                | CP0FIF (CPT0CN.4)<br>CP0RIF (CPT0CN.5)                                     | N                | N              | ECP0<br>(EIE1.5)   | PCP0<br>(EIP1.5)    |
| RESERVED                       |                     |                   |                                                                            |                  |                |                    |                     |
| RESERVED                       |                     |                   |                                                                            |                  |                |                    |                     |
| CS0 Conversion Com-<br>plete   | 0x007B              | 15                | CS0INT (CS0CN.5)                                                           | N                | N              | ECSCPT<br>(EIE2.0) | PSCCPT<br>(EIP2.0)  |
| CS0 Greater Than               | 0x0083              | 16                | CS0CMPF (CS0CN.0)                                                          | N                | N              | ECSGRT<br>(EIE2.1) | PSCGRT<br>(EIP2.1)  |

### **18.2.** Interrupt Register Descriptions

The SFRs used to enable the interrupt sources and set their priority level are described in this section. Refer to the data sheet section associated with a particular on-chip peripheral for information regarding valid interrupt conditions for the peripheral and the behavior of its interrupt-pending flag(s).



### 21. Reset Sources

Reset circuitry allows the controller to be easily placed in a predefined default condition. On entry to this reset state, the following occur:

- CIP-51 halts program execution
- Special Function Registers (SFRs) are initialized to their defined reset values
- External Port pins are forced to a known state
- Interrupts and timers are disabled.

All SFRs are reset to the predefined values noted in the SFR detailed descriptions. The contents of internal data memory are unaffected during a reset; any previously stored data is preserved. However, since the stack pointer SFR is reset, the stack is effectively lost, even though the data on the stack is not altered.

The Port I/O latches are reset to 0xFF (all logic ones) in open-drain mode. Weak pullups are enabled during and after the reset. For  $V_{DD}$  Monitor and power-on resets, the  $\overrightarrow{RST}$  pin is driven low until the device exits the reset state.

On exit from the reset state, the program counter (PC) is reset, and the system clock defaults to the internal oscillator. The Watchdog Timer is enabled with the system clock divided by 12 as its clock source. Program execution begins at location 0x0000.



Figure 21.1. Reset Sources



### SFR Definition 23.5. P1MASK: Port 1 Mask Register

| Bit   | 7           | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-------------|-----|---|---|---|---|---|---|
| Name  | P1MASK[7:0] |     |   |   |   |   |   |   |
| Туре  |             | R/W |   |   |   |   |   |   |
| Reset | 0           | 0   | 0 | 0 | 0 | 0 | 0 | 0 |

SFR Address = 0xEE

| Bit | Name        | Function                                                                                                                                                                                                                                                            |
|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | P1MASK[7:0] | Port 1 Mask Value.                                                                                                                                                                                                                                                  |
|     |             | Selects P1 pins to be compared to the corresponding bits in P1MAT.<br>0: P1.n pin logic value is ignored and cannot cause a Port Mismatch event.<br>1: P1.n pin logic value is compared to P1MAT.n.<br><b>Note:</b> P1.4–P1.7 are not available on 16-pin packages. |

### SFR Definition 23.6. P1MAT: Port 1 Match Register

| Bit   | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|------------|---|---|---|---|---|---|---|
| Name  | P1MAT[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W        |   |   |   |   |   |   |   |
| Reset | 1          | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

SFR Address = 0xED

| Bit | Name       | Function                                                                                                                                                                                                                                                                                   |
|-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | P1MAT[7:0] | Port 1 Match Value.                                                                                                                                                                                                                                                                        |
|     |            | <ul> <li>Match comparison value used on Port 1 for bits in P1MASK which are set to 1.</li> <li>0: P1.n pin logic value is compared with logic LOW.</li> <li>1: P1.n pin logic value is compared with logic HIGH.</li> <li>Note: P1.4–P1.7 are not available on 16-pin packages.</li> </ul> |

### 23.6. Special Function Registers for Accessing and Configuring Port I/O

All Port I/O are accessed through corresponding special function registers (SFRs) that are both byte addressable and bit addressable. When writing to a Port, the value written to the SFR is latched to maintain the output data value at each pin. When reading, the logic levels of the Port's input pins are returned regardless of the XBRn settings (i.e., even when the pin is assigned to another signal by the Crossbar, the Port register can always read its corresponding Port I/O pin). The exception to this is the execution of the read-modify-write instructions that target a Port Latch register as the destination. The read-modify-write instructions when operating on a Port SFR are the following: ANL, ORL, XRL, JBC, CPL, INC, DEC, DJNZ and MOV, CLR or SETB, when the destination is an individual bit in a Port SFR. For these instructions, the value of the latch register (not the pin) is read, modified, and written back to the SFR.



### 25.1. Signal Descriptions

The four signals used by SPI0 (MOSI, MISO, SCK, NSS) are described below.

#### 25.1.1. Master Out, Slave In (MOSI)

The master-out, slave-in (MOSI) signal is an output from a master device and an input to slave devices. It is used to serially transfer data from the master to the slave. This signal is an output when SPI0 is operating as a master and an input when SPI0 is operating as a slave. Data is transferred most-significant bit first. When configured as a master, MOSI is driven by the MSB of the shift register in both 3- and 4-wire mode.

#### 25.1.2. Master In, Slave Out (MISO)

The master-in, slave-out (MISO) signal is an output from a slave device and an input to the master device. It is used to serially transfer data from the slave to the master. This signal is an input when SPI0 is operating as a master and an output when SPI0 is operating as a slave. Data is transferred most-significant bit first. The MISO pin is placed in a high-impedance state when the SPI module is disabled and when the SPI operates in 4-wire mode as a slave that is not selected. When acting as a slave in 3-wire mode, MISO is always driven by the MSB of the shift register.

#### 25.1.3. Serial Clock (SCK)

The serial clock (SCK) signal is an output from the master device and an input to slave devices. It is used to synchronize the transfer of data between the master and slave on the MOSI and MISO lines. SPI0 generates this signal when operating as a master. The SCK signal is ignored by a SPI slave when the slave is not selected (NSS = 1) in 4-wire slave mode.

#### 25.1.4. Slave Select (NSS)

The function of the slave-select (NSS) signal is dependent on the setting of the NSSMD1 and NSSMD0 bits in the SPI0CN register. There are three possible modes that can be selected with these bits:

- 1. NSSMD[1:0] = 00: 3-Wire Master or 3-Wire Slave Mode: SPI0 operates in 3-wire mode, and NSS is disabled. When operating as a slave device, SPI0 is always selected in 3-wire mode. Since no select signal is present, SPI0 must be the only slave on the bus in 3-wire mode. This is intended for point-to-point communication between a master and one slave.
- NSSMD[1:0] = 01: 4-Wire Slave or Multi-Master Mode: SPI0 operates in 4-wire mode, and NSS is enabled as an input. When operating as a slave, NSS selects the SPI0 device. When operating as a master, a 1-to-0 transition of the NSS signal disables the master function of SPI0 so that multiple master devices can be used on the same SPI bus.
- 3. NSSMD[1:0] = 1x: 4-Wire Master Mode: SPI0 operates in 4-wire mode, and NSS is enabled as an output. The setting of NSSMD0 determines what logic level the NSS pin will output. This configuration should only be used when operating SPI0 as a master device.

See Figure 25.2, Figure 25.3, and Figure 25.4 for typical connection diagrams of the various operational modes. **Note that the setting of NSSMD bits affects the pinout of the device.** When in 3-wire master or 3-wire slave mode, the NSS pin will not be mapped by the crossbar. In all other modes, the NSS signal will be mapped to a pin on the device. See Section "23. Port Input/Output" on page 138 for general purpose port I/O and crossbar information.

### 25.2. SPI0 Master Mode Operation

A SPI master device initiates all data transfers on a SPI bus. SPI0 is placed in master mode by setting the Master Enable flag (MSTEN, SPI0CN.6). Writing a byte of data to the SPI0 data register (SPI0DAT) when in master mode writes to the transmit buffer. If the SPI shift register is empty, the byte in the transmit buffer is moved to the shift register, and a data transfer begins. The SPI0 master immediately shifts out the data serially on the MOSI line while providing the serial clock on SCK. The SPIF (SPI0CN.7) flag is set to logic 1 at the end of the transfer. If interrupts are enabled, an interrupt request is generated when the SPIF flag



## C8051F80x-83x

### SFR Definition 28.6. TH0: Timer 0 High Byte

| Bit      | 7             | 6                                                        | 5        | 4 | 3 | 2 | 1 | 0 |
|----------|---------------|----------------------------------------------------------|----------|---|---|---|---|---|
| Nam      | e TH0[7:0]    |                                                          |          |   |   |   |   |   |
| Type R/W |               |                                                          |          |   |   |   |   |   |
| Rese     | et 0          | 0                                                        | 0        | 0 | 0 | 0 | 0 | 0 |
| SFR A    | Address = 0x8 | С                                                        |          |   |   |   |   |   |
| Bit      | Name          |                                                          | Function |   |   |   |   |   |
| 7:0      | TH0[7:0]      | Timer 0 High Byte.                                       |          |   |   |   |   |   |
|          |               | The TH0 register is the high byte of the 16-bit Timer 0. |          |   |   |   |   |   |

### SFR Definition 28.7. TH1: Timer 1 High Byte

| Bit    | 7            | 6 | 5 | 4   | 3        | 2 | 1 | 0 |
|--------|--------------|---|---|-----|----------|---|---|---|
| Name   |              |   |   | TH1 | [7:0]    |   |   |   |
| Туре   |              |   |   | R/  | W        |   |   |   |
| Reset  | 0            | 0 | 0 | 0   | 0        | 0 | 0 | 0 |
| SFR Ad | dress = 0x8l | D |   |     |          |   |   |   |
| Rit    | Name         |   |   |     | Function |   |   |   |

| Bit | Name     | Function                                                 |
|-----|----------|----------------------------------------------------------|
| 7:0 | TH1[7:0] | Timer 1 High Byte.                                       |
|     |          | The TH1 register is the high byte of the 16-bit Timer 1. |



### SFR Definition 28.9. TMR2RLL: Timer 2 Reload Register Low Byte

| Bit   | 7               | 6                                    | 5 | 4 | 3        | 2 | 1 | 0 |
|-------|-----------------|--------------------------------------|---|---|----------|---|---|---|
| Nam   | e               | TMR2RLL[7:0]                         |   |   |          |   |   |   |
| Тур   | e               | R/W                                  |   |   |          |   |   |   |
| Rese  | et <sup>0</sup> | 0                                    | 0 | 0 | 0        | 0 | 0 | 0 |
| SFR A | Address = 0xCA  |                                      |   |   |          |   |   |   |
| Bit   | Name            |                                      |   |   | Function |   |   |   |
| 7:0   | TMR2RLL[7:0]    | 0] Timer 2 Reload Register Low Byte. |   |   |          |   |   |   |

TMR2RLL holds the low byte of the reload value for Timer 2.

### SFR Definition 28.10. TMR2RLH: Timer 2 Reload Register High Byte

| Bit    | 7                 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|-------------------|---|---|---|---|---|---|---|
| Name   | TMR2RLH[7:0]      |   |   |   |   |   |   |   |
| Туре   | R/W               |   |   |   |   |   |   |   |
| Reset  | 0                 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| SFR Ad | FR Address = 0xCB |   |   |   |   |   |   |   |

| Bi  | Name         | Function                                                     |
|-----|--------------|--------------------------------------------------------------|
| 7:0 | TMR2RLH[7:0] | Timer 2 Reload Register High Byte.                           |
|     |              | TMR2RLH holds the high byte of the reload value for Timer 2. |



#### 29.3.1. Edge-Triggered Capture Mode

In this mode, a valid transition on the CEXn pin causes the PCA to capture the value of the PCA counter/timer and load it into the corresponding module's 16-bit capture/compare register (PCA0CPLn and PCA0CPHn). The CAPPn and CAPNn bits in the PCA0CPMn register are used to select the type of transition that triggers the capture: low-to-high transition (positive edge), high-to-low transition (negative edge), or either transition (positive or negative edge). When a capture occurs, the Capture/Compare Flag (CCFn) in PCA0CN is set to logic 1. An interrupt request is generated if the CCFn interrupt for that module is enabled. The CCFn bit is not automatically cleared by hardware when the CPU vectors to the interrupt service routine, and must be cleared by software. If both CAPPn and CAPNn bits are set to logic 1, then the state of the Port pin associated with CEXn can be read directly to determine whether a rising-edge or fall-ing-edge caused the capture.



Figure 29.4. PCA Capture Mode Diagram

**Note:** The CEXn input signal must remain high or low for at least 2 system clock cycles to be recognized by the hardware.



### SFR Definition 29.7. PCA0CPLn: PCA0 Capture Module Low Byte

| Bit   | 7                | 6   | 5   | 4     | 3       | 2           | 1   | 0   |
|-------|------------------|-----|-----|-------|---------|-------------|-----|-----|
| Name  |                  |     |     | PCA0C | Pn[7:0] |             |     |     |
| Туре  | R/W              | R/W | R/W | R/W   | R/W     | R/W         | R/W | R/W |
| Reset | 0                | 0   | 0   | 0     | 0       | 0           | 0   | 0   |
| Reset | 0<br>drossos: BC |     |     | 0     |         | 0<br>- 0xEP | 0   | 0   |

#### SFR Addresses: PCA0CPL0 = 0xFB, PCA0CPL1 = 0xE9, PCA0CPL2 = 0xEB

| Bit   | Name                 | Function                                                                                                                                                                                                                                                                                                                               |
|-------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | PCA0CPn[7:0]         | PCA Capture Module Low Byte.                                                                                                                                                                                                                                                                                                           |
|       |                      | The PCA0CPLn register holds the low byte (LSB) of the 16-bit capture module n.<br>This register address also allows access to the low byte of the corresponding<br>PCA channel's auto-reload value for 9-bit through 15-bit PWM mode and 16-bit<br>PWM mode. The ARSEL bit in register PCA0PWM controls which register is<br>accessed. |
| Note: | A write to this regi | ister will clear the module's ECOMn bit to a 0.                                                                                                                                                                                                                                                                                        |

### SFR Definition 29.8. PCA0CPHn: PCA0 Capture Module High Byte

| Bit   | 7             | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-------|---------------|-----|-----|-----|-----|-----|-----|-----|
| Name  | PCA0CPn[15:8] |     |     |     |     |     |     |     |
| Туре  | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0             | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

SFR Addresses: PCA0CPH0 = 0xFC, PCA0CPH1 = 0xEA, PCA0CPH2 = 0xEC

| Bit  | Name                                                                   | Function                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7:0  | PCA0CPn[15:8]                                                          | PCA Capture Module High Byte.                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|      |                                                                        | The PCA0CPHn register holds the high byte (MSB) of the 16-bit capture module n.<br>This register address also allows access to the high byte of the corresponding<br>PCA channel's auto-reload value for 9-bit through 15-bit PWM mode and 16-bit<br>PWM mode. The ARSEL bit in register PCA0PWM controls which register is<br>accessed. |  |  |  |  |
| Note | Note: A write to this register will set the module's ECOMn bit to a 1. |                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |

