# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Last Time Buy                                                   |
|----------------------------|-----------------------------------------------------------------|
| Core Processor             | 8051                                                            |
| Core Size                  | 8-Bit                                                           |
| Speed                      | 25MHz                                                           |
| Connectivity               | SMBus (2-Wire/I²C), SPI, UART/USART                             |
| Peripherals                | Cap Sense, POR, PWM, Temp Sensor, WDT                           |
| Number of I/O              | 17                                                              |
| Program Memory Size        | 8KB (8K x 8)                                                    |
| Program Memory Type        | FLASH                                                           |
| EEPROM Size                | -                                                               |
| RAM Size                   | 512 x 8                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                     |
| Data Converters            | A/D 16x10b                                                      |
| Oscillator Type            | Internal                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                               |
| Mounting Type              | Surface Mount                                                   |
| Package / Case             | 24-SSOP (0.154", 3.90mm Width)                                  |
| Supplier Device Package    | 24-QSOP                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f812-gur |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 1.9. C8051F826, C8051F829, C8051F832, C8051F835 Block Diagram



## SFR Definition 8.2. ADC0H: ADC0 Data Word MSB

| Bit   | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|------------|---|---|---|---|---|---|---|--|--|
| Name  | ADC0H[7:0] |   |   |   |   |   |   |   |  |  |
| Туре  | R/W        |   |   |   |   |   |   |   |  |  |
| Reset | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |

SFR Address = 0xBE

| Bit | Name       | Function                                                                                                     |
|-----|------------|--------------------------------------------------------------------------------------------------------------|
| 7:0 | ADC0H[7:0] | ADC0 Data Word High-Order Bits.                                                                              |
|     |            | For AD0LJST = 0: Bits 7–2 will read 000000b. Bits 1–0 are the upper 2 bits of the 10-<br>bit ADC0 Data Word. |
|     |            | For AD0LJST = 1: Bits 7–0 are the most-significant bits of the 10-bit ADC0 Data Word.                        |
|     |            | <b>Note:</b> In 8-bit mode AD0LJST is ignored, and ADC0H holds the 8-bit data word.                          |

### SFR Definition 8.3. ADC0L: ADC0 Data Word LSB

| Bit   | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|------------|---|---|---|---|---|---|---|--|
| Name  | ADC0L[7:0] |   |   |   |   |   |   |   |  |
| Туре  | R/W        |   |   |   |   |   |   |   |  |
| Reset | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

SFR Address = 0xBD

| Bit | Name       | Function                                                                                             |
|-----|------------|------------------------------------------------------------------------------------------------------|
| 7:0 | ADC0L[7:0] | ADC0 Data Word Low-Order Bits.                                                                       |
|     |            | For AD0LJST = 0: Bits 7–0 are the lower 8 bits of the 10-bit Data Word.                              |
|     |            | For AD0LJST = 1: Bits 7–6 are the lower 2 bits of the 10-bit Data Word. Bits 5–0 will always read 0. |
|     |            | <b>Note:</b> In 8-bit mode AD0LJST is ignored, and ADC0L will read back 00000000b.                   |



### 8.5. ADC0 Analog Multiplexer

ADC0 on the C8051F800/1/2/3/4/5, C8051F812/3/4/5/6/7, C8051F824/5/6, and C8051F830/1/2 uses an analog input multiplexer to select the positive input to the ADC. Any of the following may be selected as the positive input: Port 0 or Port 1 I/O pins, the on-chip temperature sensor, or the positive power supply ( $V_{DD}$ ). The ADC0 input channel is selected in the ADC0MX register described in SFR Definition 8.9.



Figure 8.6. ADC0 Multiplexer Block Diagram

**Important Note About ADC0 Input Configuration:** Port pins selected as ADC0 inputs should be configured as analog inputs, and should be skipped by the Digital Crossbar. To configure a Port pin for analog input, set the corresponding bit in register PnMDIN to 0. To force the Crossbar to skip a Port pin, set the corresponding bit in register PnSKIP to 1. See Section "23. Port Input/Output" on page 138 for more Port I/O configuration details.



# 12. Comparator0

C8051F80x-83x devices include an on-chip programmable voltage comparator, Comparator0, shown in Figure 12.1.

The Comparator offers programmable response time and hysteresis, an analog input multiplexer, and two outputs that are optionally available at the Port pins: a synchronous "latched" output (CP0), or an asynchronous "raw" output (CP0A). The asynchronous CP0A signal is available even when the system clock is not active. This allows the Comparator to operate and generate an output with the device in STOP mode. When assigned to a Port pin, the Comparator output may be configured as open drain or push-pull (see Section "23.4. Port I/O Initialization" on page 147). Comparator0 may also be used as a reset source (see Section "21.5. Comparator0 Reset" on page 127).

The Comparator0 inputs are selected by the comparator input multiplexer, as detailed in Section "12.1. Comparator Multiplexer" on page 69.



Figure 12.1. Comparator0 Functional Block Diagram

The Comparator output can be polled in software, used as an interrupt source, and/or routed to a Port pin. When routed to a Port pin, the Comparator output is available asynchronous or synchronous to the system clock; the asynchronous output is available even in STOP mode (with no system clock active). When disabled, the Comparator output (if assigned to a Port I/O pin via the Crossbar) defaults to the logic low state, and the power supply to the comparator is turned off. See Section "23.3. Priority Crossbar Decoder" on page 143 for details on configuring Comparator outputs via the digital Crossbar. Comparator inputs can be externally driven from -0.25 V to (V<sub>DD</sub>) + 0.25 V without damage or upset. The complete Comparator electrical specifications are given in Section "7. Electrical Characteristics" on page 39.



## SFR Definition 12.2. CPT0MD: Comparator0 Mode Selection

| Bit   | 7 | 6 | 5      | 4      | 3 | 2 | 1    | 0      |
|-------|---|---|--------|--------|---|---|------|--------|
| Name  |   |   | CP0RIE | CP0FIE |   |   | CP0M | D[1:0] |
| Туре  | R | R | R/W    | R/W    | R | R | R/W  |        |
| Reset | 0 | 0 | 0      | 0      | 0 | 0 | 1    | 0      |

#### SFR Address = 0x9D

| Bit | Name       | Function                                                                   |
|-----|------------|----------------------------------------------------------------------------|
| 7:6 | Unused     | Read = 00b, Write = Don't Care.                                            |
| 5   | CP0RIE     | Comparator0 Rising-Edge Interrupt Enable.                                  |
|     |            | 0: Comparator0 Rising-edge interrupt disabled.                             |
|     |            | 1: Comparator0 Rising-edge interrupt enabled.                              |
| 4   | CP0FIE     | Comparator0 Falling-Edge Interrupt Enable.                                 |
|     |            | 0: Comparator0 Falling-edge interrupt disabled.                            |
|     |            | 1: Comparator0 Falling-edge interrupt enabled.                             |
| 3:2 | Unused     | Read = 00b, Write = don't care.                                            |
| 1:0 | CP0MD[1:0] | Comparator0 Mode Select.                                                   |
|     |            | These bits affect the response time and power consumption for Comparator0. |
|     |            | 00: Mode 0 (Fastest Response Time, Highest Power Consumption)              |
|     |            | 01: Mode 1                                                                 |
|     |            | 10: Mode 2                                                                 |
|     |            | 11: Mode 3 (Slowest Response Time, Lowest Power Consumption)               |





Figure 13.2. Auto-Scan Example

### 13.4. CS0 Comparator

The CS0 comparator compares the latest capacitive sense conversion result with the value stored in CS0THH:CS0THL. If the result is less than or equal to the stored value, the CS0CMPF bit(CS0CN:0) is set to 0. If the result is greater than the stored value, CS0CMPF is set to 1.

If the CS0 conversion accumulator is configured to accumulate multiple conversions, a comparison will not be made until the last conversion has been accumulated.

An interrupt will be generated if CS0 greater-than comparator interrupts are enabled by setting the ECS-GRT bit (EIE2.1) when the comparator sets CS0CMPF to 1.

If auto-scan is running when the comparator sets the CS0CMPF bit, no further auto-scan initiated conversions will start until firmware sets CS0BUSY to 1.

A CS0 greater-than comparator event can wake a device from suspend mode. This feature is useful in systems configured to continuously sample one or more capacitive sense channels. The device will remain in the low-power suspend state until the captured value of one of the scanned channels causes a CS0 greater-than comparator event to occur. It is not necessary to have CS0 comparator interrupts enabled in order to wake a device from suspend with a greater-than event.

**Note:** On waking from suspend mode due to a CS0 greater-than comparator event, the CS0CN register should be accessed only after at least two system clock cycles have elapsed.

For a summary of behavior with different CS0 comparator, auto-scan, and auto accumulator settings, please see Table 13.1.





### **13.6. Capacitive Sense Multiplexer**

The input multiplexer can be controlled through two methods. The CSOMX register can be written to through firmware, or the register can be configured automatically using the modules auto-scan functionality (see "13.3. Automatic Scanning").



Figure 13.3. CS0 Multiplexer Block Diagram



### SFR Definition 18.6. EIP2: Extended Interrupt Priority 2

| Bit   | 7        | 6        | 5        | 4        | 3        | 2        | 1      | 0      |
|-------|----------|----------|----------|----------|----------|----------|--------|--------|
| Name  | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | PSCGRT | PSCCPT |
| Туре  | R        | R        | R        | R        | R        | R        | R/W    | R/W    |
| Reset | 0        | 0        | 0        | 0        | 0        | 0        | 0      | 0      |

SFR Address = 0xF4

| Bit | Name     | Function                                                                                                                                                                                                                   |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2 | Reserved |                                                                                                                                                                                                                            |
| 1   | PSCGRT   | Capacitive Sense Greater Than Comparator Priority Control.                                                                                                                                                                 |
|     |          | This bit sets the priority of the Capacitive Sense Greater Than Comparator interrupt.<br>0: CS0 Greater Than Comparator interrupt set to low priority level.<br>1: CS0 Greater Than Comparator set to high priority level. |
| 0   | PSCCPT   | Capacitive Sense Conversion Complete Priority Control.                                                                                                                                                                     |
|     |          | This bit sets the priority of the Capacitive Sense Conversion Complete interrupt.                                                                                                                                          |
|     |          | 0: CS0 Conversion Complete set to low priority level.                                                                                                                                                                      |
|     |          | 1: CS0 Conversion Complete set to high priority level.                                                                                                                                                                     |



### SFR Definition 21.1. VDM0CN: V<sub>DD</sub> Monitor Control

| Bit   | 7      | 6       | 5      | 4      | 3      | 2      | 1      | 0      |
|-------|--------|---------|--------|--------|--------|--------|--------|--------|
| Name  | VDMEN  | VDDSTAT |        |        |        |        |        |        |
| Туре  | R/W    | R       | R      | R      | R      | R      | R      | R      |
| Reset | Varies | Varies  | Varies | Varies | Varies | Varies | Varies | Varies |

#### SFR Address = 0xFF

| Bit | Name    | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | VDMEN   | V <sub>DD</sub> Monitor Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|     |         | This bit turns the V <sub>DD</sub> monitor circuit on/off. The V <sub>DD</sub> Monitor cannot generate system resets until it is also selected as a reset source in register RSTSRC (SFR Definition 21.2). Selecting the V <sub>DD</sub> monitor as a reset source before it has stabilized may generate a system reset. In systems where this reset would be undesirable, a delay should be introduced between enabling the V <sub>DD</sub> Monitor and selecting it as a reset source. After a power-on reset, the VDD monitor is enabled, and this bit will read 1. The state of this bit is sticky through any other reset source. 0: V <sub>DD</sub> Monitor Disabled. 1: V <sub>DD</sub> Monitor Enabled. |
| 6   | VDDSTAT | V <sub>DD</sub> Status.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |         | This bit indicates the current power supply status ( $V_{DD}$ Monitor output).<br>0: $V_{DD}$ is at or below the $V_{DD}$ monitor threshold.<br>1: $V_{DD}$ is above the $V_{DD}$ monitor threshold.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 5:0 | Unused  | Read = Varies; Write = Don't care.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

### 21.3. External Reset

The external RST pin provides a means for external circuitry to force the device into a reset state. Asserting an active-low signal on the RST pin generates a reset; an external pullup and/or decoupling of the RST pin may be necessary to avoid erroneous noise-induced resets. See Section "7. Electrical Characteristics" on page 39 for complete RST pin specifications. The PINRSF flag (RSTSRC.0) is set on exit from an external reset.

### 21.4. Missing Clock Detector Reset

The Missing Clock Detector (MCD) is a one-shot circuit that is triggered by the system clock. If the system clock remains high or low for more than the MCD timeout, the one-shot will time out and generate a reset. After a MCD reset, the MCDRSF flag (RSTSRC.2) will read 1, signifying the MCD as the reset source; otherwise, this bit reads 0. Writing a 1 to the MCDRSF bit enables the Missing Clock Detector; writing a 0 disables it. The state of the RST pin is unaffected by this reset.



### SFR Definition 23.10. P0SKIP: Port 0 Skip

| Bit   | 7           | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|-------------|---|---|---|---|---|---|---|--|--|
| Name  | P0SKIP[7:0] |   |   |   |   |   |   |   |  |  |
| Туре  | R/W         |   |   |   |   |   |   |   |  |  |
| Reset | 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |

SFR Address = 0xD4

| Bit | Name        | Function                                                                                                                                                                                                                                                                                                           |
|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | P0SKIP[7:0] | Port 0 Crossbar Skip Enable Bits.                                                                                                                                                                                                                                                                                  |
|     |             | <ul> <li>These bits select Port 0 pins to be skipped by the Crossbar Decoder. Port pins used for analog, special functions or GPIO should be skipped by the Crossbar.</li> <li>0: Corresponding P0.n pin is not skipped by the Crossbar.</li> <li>1: Corresponding P0.n pin is skipped by the Crossbar.</li> </ul> |

### SFR Definition 23.11. P1: Port 1

| Bit   | 7       | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---------|---|---|---|---|---|---|---|
| Name  | P1[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W     |   |   |   |   |   |   |   |
| Reset | 1       | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

#### SFR Address = 0x90; Bit-Addressable

| Bit | Name    | Description                                                                                                                                                                                           | Write                                                                         | Read                                                                    |
|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| 7:0 | P1[7:0] | Port 1 Data.<br>Sets the Port latch logic<br>value or reads the Port pin<br>logic state in Port cells con-<br>figured for digital I/O.<br>Note: P1.4–P1.7 are not<br>available on 16-pin<br>packages. | 0: Set output latch to logic<br>LOW.<br>1: Set output latch to logic<br>HIGH. | 0: P1.n Port pin is logic<br>LOW.<br>1: P1.n Port pin is logic<br>HIGH. |



### SFR Definition 23.16. P2MDOUT: Port 2 Output Mode

| Bit   | 7 | 6 | 5 | 4 | 3 | 2     | 1 | 0          |
|-------|---|---|---|---|---|-------|---|------------|
|       |   |   |   |   |   |       |   |            |
| Name  |   |   |   |   |   |       |   | P2MDOUT[0] |
| Туре  | R | R | R | R | R | R R R |   | R/W        |
| Reset | 0 | 0 | 0 | 0 | 0 | 0     | 0 | 0          |

SFR Address = 0xA6

| Bit | Name       | Function                                                      |
|-----|------------|---------------------------------------------------------------|
| 7:1 | Unused     | Read = 0000000b; Write = Don't Care                           |
| 0   | P2MDOUT[0] | Output Configuration Bits for P2.0.                           |
|     |            | 0: P2.0 Output is open-drain.<br>1: P2.0 Output is push-pull. |



### SFR Definition 24.4. CRC0AUTO: CRC Automatic Control

| Bit   | 7      | 6      | 5        | 4           | 3 | 2 | 1 | 0 |  |
|-------|--------|--------|----------|-------------|---|---|---|---|--|
| Name  | AUTOEN | CRCCPT | Reserved | CRC0ST[4:0] |   |   |   |   |  |
| Туре  |        | R/W    |          |             |   |   |   |   |  |
| Reset | 0      | 1      | 0        | 0           | 0 | 0 | 0 | 0 |  |

SFR Address = 0xD2

| Bit | Name        | Function                                                                                                                                                                              |
|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | AUTOEN      | Automatic CRC Calculation Enable.                                                                                                                                                     |
|     |             | When AUTOEN is set to 1, any write to CRC0CN will initiate an automatic CRC starting at Flash sector CRC0ST and continuing for CRC0CNT sectors.                                       |
| 6   | CRCCPT      | Automatic CRC Calculation Complete.                                                                                                                                                   |
|     |             | Set to 0 when a CRC calculation is in progress. Code execution is stopped during a CRC calculation, therefore reads from firmware will always return 1.                               |
| 5   | Reserved    | Must write 0.                                                                                                                                                                         |
| 4:0 | CRC0ST[4:0] | Automatic CRC Calculation Starting Flash Sector.                                                                                                                                      |
|     |             | These bits specify the Flash sector to start the automatic CRC calculation. The starting address of the first Flash sector included in the automatic CRC calculation is CRC0ST x 512. |

### SFR Definition 24.5. CRC0CNT: CRC Automatic Flash Sector Count

| Bit   | 7 | 6 | 5 | 4            | 3  | 2 | 1 | 0 |  |
|-------|---|---|---|--------------|----|---|---|---|--|
| Name  |   |   |   | CRC0CNT[5:0] |    |   |   |   |  |
| Туре  | R | R |   |              | R/ | W |   |   |  |
| Reset | 0 | 0 | 0 | 0            | 0  | 0 | 0 | 0 |  |

SFR Address = 0xD3

| Bit | Name         | Function                                                                                                                                                                                                                          |  |  |  |
|-----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:6 | Unused       | Read = 00b; Write = Don't Care.                                                                                                                                                                                                   |  |  |  |
| 5:0 | CRC0CNT[5:0] | Automatic CRC Calculation Flash Sector Count.                                                                                                                                                                                     |  |  |  |
|     |              | These bits specify the number of Flash sectors to include when performing an automatic CRC calculation. The base address of the last flash sector included in the automatic CRC calculation is equal to (CRC0ST + CRC0CNT) x 512. |  |  |  |













overflow after 25 ms (and SMBTOE set), the Timer 3 interrupt service routine can be used to reset (disable and re-enable) the SMBus in the event of an SCL low timeout.

#### 26.3.5. SCL High (SMBus Free) Timeout

The SMBus specification stipulates that if the SCL and SDA lines remain high for more that 50  $\mu$ s, the bus is designated as free. When the SMBFTE bit in SMB0CF is set, the bus will be considered free if SCL and SDA remain high for more than 10 SMBus clock source periods (as defined by the timer configured for the SMBus clock source). If the SMBus is waiting to generate a Master START, the START will be generated following this timeout. A clock source is required for free timeout detection, even in a slave-only implementation.

#### 26.4. Using the SMBus

The SMBus can operate in both Master and Slave modes. The interface provides timing and shifting control for serial transfers; higher level protocol is determined by user software. The SMBus interface provides the following application-independent features:

- Byte-wise serial data transfers
- Clock signal generation on SCL (Master Mode only) and SDA data synchronization
- Timeout/bus error recognition, as defined by the SMB0CF configuration register
- START/STOP timing, detection, and generation
- Bus arbitration
- Interrupt generation
- Status information
- Optional hardware recognition of slave address and automatic acknowledgement of address/data

SMBus interrupts are generated for each data byte or slave address that is transferred. When hardware acknowledgement is disabled, the point at which the interrupt is generated depends on whether the hardware is acting as a data transmitter or receiver. When a transmitter (i.e., sending address/data, receiving an ACK), this interrupt is generated after the ACK cycle so that software may read the received ACK value; when receiving data (i.e., receiving address/data, sending an ACK), this interrupt is generated before the ACK cycle so that software may define the outgoing ACK value. If hardware acknowledgement is enabled, these interrupts are always generated after the ACK cycle. See Section 26.5 for more details on transmission sequences.

Interrupts are also generated to indicate the beginning of a transfer when a master (START generated), or the end of a transfer when a slave (STOP detected). Software should read the SMB0CN (SMBus Control register) to find the cause of the SMBus interrupt. The SMB0CN register is described in Section 26.4.2; Table 26.5 provides a quick SMB0CN decoding reference.

#### 26.4.1. SMBus Configuration Register

The SMBus Configuration register (SMB0CF) is used to enable the SMBus Master and/or Slave modes, select the SMBus clock source, and select the SMBus timing and timeout options. When the ENSMB bit is set, the SMBus is enabled for all master and slave events. Slave events may be disabled by setting the INH bit. With slave events inhibited, the SMBus interface will still monitor the SCL and SDA pins; however, the interface will NACK all received addresses and will not generate any slave interrupts. When the INH bit is set, all slave events will be inhibited following the next START (interrupts will continue for the duration of the current transfer).



# Table 26.6. SMBus Status Decoding With Hardware ACK Generation Enabled (EHACK = 1)(Continued)

| 0       | Valu             | es F  | Rea     | d   |                                                                                             |                                                        | Val<br>V | lues<br>Vrite | sto<br>e | atus<br>bected         |
|---------|------------------|-------|---------|-----|---------------------------------------------------------------------------------------------|--------------------------------------------------------|----------|---------------|----------|------------------------|
| €PoM    | Status<br>Vector | ACKRQ | ARBLOST | ACK | Current SMbus State                                                                         | Typical Response Options                               | STA      | STO           | ACK      | Next Sta<br>Vector Exp |
| er.     |                  | 0     | 0       | 0   | A slave byte was transmitted;<br>NACK received.                                             | No action required (expecting STOP condition).         | 0        | 0             | Х        | 0001                   |
| smitt€  | 0100             | 0     | 0       | 1   | A slave byte was transmitted;<br>ACK received.                                              | Load SMB0DAT with next data byte to transmit.          | 0        | 0             | Х        | 0100                   |
| e Tran  |                  | 0     | 1       | х   | A Slave byte was transmitted;<br>error detected.                                            | No action required (expecting Master to end transfer). | 0        | 0             | Х        | 0001                   |
| Slav    | 0101             | 0     | х       | х   | An illegal STOP or bus error<br>was detected while a Slave<br>Transmission was in progress. | Clear STO.                                             | 0        | 0             | Х        |                        |
|         |                  | 0     | 0       | v   | A slave address + R/W was                                                                   | If Write, Set ACK for first data byte.                 | 0        | 0             | 1        | 0000                   |
|         |                  | U     | U       | ^   | received; ACK sent.                                                                         | If Read, Load SMB0DAT with data byte                   | 0        | 0             | Х        | 0100                   |
|         | 0010             |       |         |     | Lost arbitration as master:                                                                 | If Write, Set ACK for first data byte.                 | 0        | 0             | 1        | 0000                   |
| iver    |                  | 0     | 1       | Х   | slave address + R/W received;<br>ACK sent.                                                  | If Read, Load SMB0DAT with data byte                   | 0        | 0             | Х        | 0100                   |
| ece     |                  |       |         |     |                                                                                             | Reschedule failed transfer                             | 1        | 0             | Х        | 1110                   |
| Slave R | 0001             | 0     | 0       | х   | A STOP was detected while<br>addressed as a Slave Trans-<br>mitter or Slave Receiver.       | Clear STO.                                             | 0        | 0             | Х        |                        |
|         |                  | 0     | 1       | х   | Lost arbitration while attempt-<br>ing a STOP.                                              | No action required (transfer complete/aborted).        | 0        | 0             | 0        |                        |
|         | 0000             | 0     | 0       | v   |                                                                                             | Set ACK for next data byte;<br>Read SMB0DAT.           | 0        | 0             | 1        | 0000                   |
|         | 0000             | 0     | 0       | ^   | A slave byle was received.                                                                  | Set NACK for next data byte;<br>Read SMB0DAT.          | 0        | 0             | 0        | 0000                   |
| ion     | 0010             | 0     | 1       | x   | Lost arbitration while attempt-                                                             | Abort failed transfer.                                 | 0        | 0             | Х        |                        |
| Jdit    | 0010             | Ŭ     |         |     | ing a repeated START.                                                                       | Reschedule failed transfer.                            | 1        | 0             | Х        | 1110                   |
| So      | 0001             | 0     | 1       | х   | Lost arbitration due to a                                                                   | Abort failed transfer.                                 | 0        | 0             | Х        | —                      |
| ror     |                  |       | Ľ       |     | detected STOP.                                                                              | Reschedule failed transfer.                            | 1        | 0             | Х        | 1110                   |
| ц       | 0000             | 0     | 1       | x   | Lost arbitration while transmit-                                                            | Abort failed transfer.                                 | 0        | 0             | Х        |                        |
| Buŝ     |                  | 0     |         |     | ting a data byte as master.                                                                 | Reschedule failed transfer.                            | 1        | 0             | Х        | 1110                   |



## 29. programmable Counter Array

The programmable counter array (PCA0) provides enhanced timer functionality while requiring less CPU intervention than the standard 8051 counter/timers. The PCA consists of a dedicated 16-bit counter/timer and three 16-bit capture/compare modules. Each capture/compare module has its own associated I/O line (CEXn) which is routed through the Crossbar to Port I/O when enabled. The counter/timer is driven by a programmable timebase that can select between six sources: system clock, system clock divided by four, system clock divided by twelve, the external oscillator clock source divided by 8, Timer 0 overflows, or an external clock signal on the ECI input pin. Each capture/compare module may be configured to operate independently in one of six modes: Edge-Triggered Capture, Software Timer, High-Speed Output, Frequency Output, 8 to 15-Bit PWM, or 16-Bit PWM (each mode is described in Section "29.3. Capture/Compare Modules" on page 228). The external oscillator clock option is ideal for real-time clock (RTC) functionality, allowing the PCA to be clocked by a precision external oscillator while the internal oscillator drives the system clock. The PCA is configured and controlled through the system controller's Special Function Registers. The PCA block diagram is shown in Figure 29.1

**Important Note:** The PCA Module 2 may be used as a watchdog timer (WDT), and is enabled in this mode following a system reset. Access to certain PCA registers is restricted while WDT mode is enabled. See Section 29.4 for details.



Figure 29.1. PCA Block Diagram



#### 29.3.1. Edge-Triggered Capture Mode

In this mode, a valid transition on the CEXn pin causes the PCA to capture the value of the PCA counter/timer and load it into the corresponding module's 16-bit capture/compare register (PCA0CPLn and PCA0CPHn). The CAPPn and CAPNn bits in the PCA0CPMn register are used to select the type of transition that triggers the capture: low-to-high transition (positive edge), high-to-low transition (negative edge), or either transition (positive or negative edge). When a capture occurs, the Capture/Compare Flag (CCFn) in PCA0CN is set to logic 1. An interrupt request is generated if the CCFn interrupt for that module is enabled. The CCFn bit is not automatically cleared by hardware when the CPU vectors to the interrupt service routine, and must be cleared by software. If both CAPPn and CAPNn bits are set to logic 1, then the state of the Port pin associated with CEXn can be read directly to determine whether a rising-edge or fall-ing-edge caused the capture.



Figure 29.4. PCA Capture Mode Diagram

**Note:** The CEXn input signal must remain high or low for at least 2 system clock cycles to be recognized by the hardware.



#### 29.3.5.2. 9-bit through 15-bit Pulse Width Modulator Mode

The duty cycle of the PWM output signal in N-bit PWM mode (N=9 through 15) should be varied by writing to an "Auto-Reload" Register, which is dual-mapped into the PCA0CPHn and PCA0CPLn register locations. The data written to define the duty cycle should be right-justified in the registers. The auto-reload registers are accessed (read or written) when the bit ARSEL in PCA0PWM is set to 1. The capture/compare registers are accessed when ARSEL is set to 0.

When the least-significant N bits of the PCA0 counter match the value in the associated module's capture/compare register (PCA0CPn), the output on CEXn is asserted high. When the counter overflows from the Nth bit, CEXn is asserted low (see Figure 29.9). Upon an overflow from the Nth bit, the COVF flag is set, and the value stored in the module's auto-reload register is loaded into the capture/compare register. The value of N is determined by the CLSEL bits in register PCA0PWM. This synchronous update feature allows software to asynchronously write a new PWM high time, which will then take effect on the following PWM period.

The 9, 10, 11, 12, 13, 14, or 15-bit PWM mode is selected by setting the ECOMn and PWMn bits in the PCA0CPMn register, and setting the CLSEL bits in register PCA0PWM to the desired cycle length (other than 8-bits). If the MATn bit is set to 1, the CCFn flag for the module will be set each time a comparator match (rising edge) occurs. The COVF flag in PCA0PWM can be used to detect the overflow (falling edge), which will occur every 512 (9-bit), 1024 (10-bit), 2048 (11-bit), 4096 (12-bit), 8192 (13-bit), 16384 (14-bit), or 32768 (15-bit) PCA clock cycles. The duty cycle for n-Bit PWM Mode (n=9 through 15) is given in Equation 29.2, where N is the number of bits in the PWM cycle. A 0% duty cycle may be generated by clearing the ECOMn bit to 0.

**Important Note About PCA0CPHn and PCA0CPLn Registers**: When writing a 16-bit value to the PCA0CPn registers, the low byte should always be written first. Writing to PCA0CPLn clears the ECOMn bit to 0; writing to PCA0CPHn sets ECOMn to 1.

Duty Cycle = 
$$\frac{(2^N - PCA0CPn)}{2^N}$$



### Equation 29.3. N-Bit PWM Duty Cycle (N=9 through 15)

Figure 29.9. PCA 9-bit through 15-Bit PWM Mode Diagram



## SFR Definition 29.3. PCA0PWM: PCA0 PWM Configuration

| Bit   | 7     | 6    | 5    | 4 | 3     | 2   | 1          | 0 |  |
|-------|-------|------|------|---|-------|-----|------------|---|--|
| Name  | ARSEL | ECOV | COVF |   | EAR16 |     | CLSEL[1:0] |   |  |
| Туре  | R/W   | R/W  | R/W  | R | R/W   |     | R/W        |   |  |
| Reset | 0     | 0    | 0    | 0 | 0     | 0 0 |            | 0 |  |

SFR Address = 0xF7

| Bit | Name       |                                                                                                                                                                                                                                                                         | Function                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                  |  |  |
|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7   | ARSEL      | Auto-Reload Register Select                                                                                                                                                                                                                                             | •                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                  |  |  |
|     |            | This bit selects whether to read<br>(PCA0CPn), or the Auto-Reloa<br>is used to define the reload val<br>mode. In all other modes, the A<br>0: Read/Write Capture/Compar<br>1: Read/Write Auto-Reload Re                                                                 | d and write the normal PCA<br>d registers at the same SFF<br>ue for 9-bit through 15-bit P<br>Auto-Reload registers have<br>re Registers at PCA0CPHn<br>gisters at PCA0CPHn and F                                                                                                                                                                                                                               | capture/compare registers<br>R addresses. This function<br>WM mode and 16-bit PWM<br>no function.<br>and PCA0CPLn.<br>PCA0CPLn.  |  |  |
| 6   | ECOV       | Cycle Overflow Interrupt Ena                                                                                                                                                                                                                                            | able.                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                  |  |  |
|     |            | This bit sets the masking of the                                                                                                                                                                                                                                        | e Cycle Overflow Flag (COV                                                                                                                                                                                                                                                                                                                                                                                      | F) interrupt.                                                                                                                    |  |  |
|     |            | 0: COVF will not generate PCA                                                                                                                                                                                                                                           | A interrupts.                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                  |  |  |
| 5   | COVE       |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                  |  |  |
| 5   | COVI       | This bit indicates an overflow o<br>(PCA0). The specific bit used f<br>The bit can be set by hardware<br>0: No overflow has occurred si<br>1: An overflow has occurred si                                                                                               | This bit indicates an overflow of the nth bit (n= 9 through 15) of the main PCA counter (PCA0). The specific bit used for this flag depends on the setting of the CLSEL bits.<br>The bit can be set by hardware or software, but must be cleared by software.<br>D: No overflow has occurred since the last time this bit was cleared.<br>1: An overflow has occurred since the last time this bit was cleared. |                                                                                                                                  |  |  |
| 4   | Unused     | Read = 0b; Write = Don't care.                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                  |  |  |
| 3   | EAR16      | 16-Bit PWM Auto-Reload Ena                                                                                                                                                                                                                                              | able.                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                  |  |  |
|     |            | This bit controls the Auto-Reloa<br>PCA0CPn capture/compare re-<br>at the same SFR addresses or<br>affects all PCA channels that a<br>0: 16-bit PWM mode Auto-Relo<br>patible with the 16-bit PWM mode<br>1: 16-bit PWM mode Auto-Relo                                  | ad feature in 16-bit PWM me<br>gisters with the values from<br>n an overflow of the PCA co<br>are configured to use 16-bit I<br>bad is disabled. This default<br>ode available on other devic<br>bad is enabled.                                                                                                                                                                                                | ode, which loads the<br>the Auto-Reload registers<br>unter (PCA0). This setting<br>PWM mode.<br>setting is backwards-com-<br>es. |  |  |
| 2:0 | CLSEL[2:0] | Cycle Length Select.                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                  |  |  |
|     |            | When 16-bit PWM mode is not selected, these bits select the length of the PWM cycle, from 8 to 15 bits. This affects all channels configured for PWM which are not using 16-bit PWM mode. These bits are ignored for individual channels configured to 16-bit PWM mode. |                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                  |  |  |
|     |            | 000: 8 bits.<br>001: 9 bits.<br>010: 10 bits.                                                                                                                                                                                                                           | 011: 11 bits.<br>100: 12 bits.<br>101: 13 bits.                                                                                                                                                                                                                                                                                                                                                                 | 110: 14 bits.<br>111: 15 bits.                                                                                                   |  |  |

