# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                            |
|----------------------------|----------------------------------------------------------------|
| Core Processor             | 8051                                                           |
| Core Size                  | 8-Bit                                                          |
| Speed                      | 25MHz                                                          |
| Connectivity               | SMBus (2-Wire/I <sup>2</sup> C), SPI, UART/USART               |
| Peripherals                | Cap Sense, POR, PWM, Temp Sensor, WDT                          |
| Number of I/O              | 13                                                             |
| Program Memory Size        | 8KB (8K x 8)                                                   |
| Program Memory Type        | FLASH                                                          |
| EEPROM Size                | -                                                              |
| RAM Size                   | 512 x 8                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                    |
| Data Converters            | A/D 12x10b                                                     |
| Oscillator Type            | Internal                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                              |
| Mounting Type              | Surface Mount                                                  |
| Package / Case             | 16-SOIC (0.154", 3.90mm Width)                                 |
| Supplier Device Package    | 16-SOIC                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f815-gs |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 1.4. C8051F803, C8051F809, C8051F815, C8051F821 Block Diagram



| Name   | Pin<br>QSOP-24   | Pin<br>QFN-20 | Pin<br>SOIC-16 | Туре             | Description                                              |
|--------|------------------|---------------|----------------|------------------|----------------------------------------------------------|
| P0.5   | 21               | 16            | 14             | D I/O or<br>A In | Port 0.5.                                                |
| P0.6/  | 20               | 15            | 13             | D I/O or<br>A In | Port 0.6.                                                |
| CNVSTR |                  |               |                | D In             | ADC0 External Convert Start or IDA0 Update Source Input. |
| P0.7   | 19               | 14            | 12             | D I/O or<br>A In | Port 0.7.                                                |
| P1.0   | 18               | 13            | 11             | D I/O or<br>A In | Port 1.0.                                                |
| P1.1   | 17               | 12            | 10             | D I/O or<br>A In | Port 1.1.                                                |
| P1.2   | 16               | 11            | 9              | D I/O or<br>A In | Port 1.2.                                                |
| P1.3   | 15               | 10            | 8              | D I/O or<br>A In | Port 1.3.                                                |
| P1.4   | 14               | 9             |                | D I/O or<br>A In | Port 1.4.                                                |
| P1.5   | 11               | 8             |                | D I/O or<br>A In | Port 1.5.                                                |
| P1.6   | 10               | 7             |                | D I/O or<br>A In | Port 1.6.                                                |
| P1.7   | 9                | 6             |                | D I/O or<br>A In | Port 1.7.                                                |
| NC     | 1, 12, 13,<br>24 |               |                |                  | No Connection.                                           |

 Table 3.1. Pin Definitions for the C8051F80x-83x (Continued)





Figure 3.1. QFN-20 Pinout Diagram (Top View)





### Figure 5.2. QSOP-24 PCB Land Pattern

### Table 5.2. QSOP-24 PCB Land Pattern Dimensions

| Dimension | Min       | Мах  |  |  |
|-----------|-----------|------|--|--|
| С         | 5.20      | 5.30 |  |  |
| E         | 0.635 BSC |      |  |  |
| Х         | 0.30      | 0.40 |  |  |
| Y         | 1.50      | 1.60 |  |  |

#### Notes: General

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This land pattern design is based on the IPC-7351 guidelines.

### Solder Mask Design

**3.** All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad.

### Stencil Design

- **4.** A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 5. The stencil thickness should be 0.125 mm (5 mils).
- 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.

#### Card Assembly

- 7. A No-Clean, Type-3 solder paste is recommended.
- 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



## SFR Definition 12.2. CPT0MD: Comparator0 Mode Selection

| Bit   | 7 | 6 | 5      | 4      | 3 | 2 | 1    | 0      |
|-------|---|---|--------|--------|---|---|------|--------|
| Name  |   |   | CP0RIE | CP0FIE |   |   | CP0M | D[1:0] |
| Туре  | R | R | R/W    | R/W    | R | R | R/W  |        |
| Reset | 0 | 0 | 0      | 0      | 0 | 0 | 1    | 0      |

### SFR Address = 0x9D

| Bit | Name       | Function                                                                   |
|-----|------------|----------------------------------------------------------------------------|
| 7:6 | Unused     | Read = 00b, Write = Don't Care.                                            |
| 5   | CP0RIE     | Comparator0 Rising-Edge Interrupt Enable.                                  |
|     |            | 0: Comparator0 Rising-edge interrupt disabled.                             |
|     |            | 1: Comparator0 Rising-edge interrupt enabled.                              |
| 4   | CP0FIE     | Comparator0 Falling-Edge Interrupt Enable.                                 |
|     |            | 0: Comparator0 Falling-edge interrupt disabled.                            |
|     |            | 1: Comparator0 Falling-edge interrupt enabled.                             |
| 3:2 | Unused     | Read = 00b, Write = don't care.                                            |
| 1:0 | CP0MD[1:0] | Comparator0 Mode Select.                                                   |
|     |            | These bits affect the response time and power consumption for Comparator0. |
|     |            | 00: Mode 0 (Fastest Response Time, Highest Power Consumption)              |
|     |            | 01: Mode 1                                                                 |
|     |            | 10: Mode 2                                                                 |
|     |            | 11: Mode 3 (Slowest Response Time, Lowest Power Consumption)               |



### SFR Definition 13.1. CS0CN: Capacitive Sense Control

| Bit   | 7     | 6 | 5      | 4       | 3        | 2 | 1 | 0       |
|-------|-------|---|--------|---------|----------|---|---|---------|
| Name  | CS0EN |   | CS0INT | CS0BUSY | CS0CMPEN |   |   | CS0CMPF |
| Туре  | R/W   | R | R/W    | R/W     | R/W      | R | R | R       |
| Reset | 0     | 0 | 0      | 0       | 0        | 0 | 0 | 0       |

### SFR Address = 0xB0; Bit-Addressable

| Bit   | Name                            | Description                                                                                                                                |
|-------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | CS0EN                           | CS0 Enable.                                                                                                                                |
|       |                                 | 0: CS0 disabled and in low-power mode.                                                                                                     |
|       |                                 | 1: CS0 enabled and ready to convert.                                                                                                       |
| 6     | Unused                          | Read = 0b; Write = Don't care                                                                                                              |
| 5     | CS0INT                          | CS0 Interrupt Flag.                                                                                                                        |
|       |                                 | 0: CS0 has not completed a data conversion since the last time CS0INT was cleared.                                                         |
|       |                                 | 1: CS0 has completed a data conversion.                                                                                                    |
|       |                                 | This bit is not automatically cleared by hardware.                                                                                         |
| 4     | CS0BUSY                         | CS0 Busy.                                                                                                                                  |
|       |                                 | Read:                                                                                                                                      |
|       |                                 | 0: CS0 conversion is complete or a conversion is not currently in progress.                                                                |
|       |                                 | 1: CS0 conversion is in progress.                                                                                                          |
|       |                                 | Write:                                                                                                                                     |
|       |                                 | 0: No effect.                                                                                                                              |
|       |                                 | 1: Initiates CS0 conversion if CS0CM[2:0] = 000b, 110b, or 111b.                                                                           |
| 3     | CS0CMPEN                        | CS0 Digital Comparator Enable Bit.                                                                                                         |
|       |                                 | Enables the digital comparator, which compares accumulated CS0 conversion output to the value stored in CS0THH:CS0THL.                     |
|       |                                 | 0: CS0 digital comparator disabled.                                                                                                        |
|       |                                 | 1: CS0 digital comparator enabled.                                                                                                         |
| 2:1   | Unused                          | Read = 00b; Write = Don't care                                                                                                             |
| 0     | CS0CMPF                         | CS0 Digital Comparator Interrupt Flag.                                                                                                     |
|       |                                 | 0: CS0 result is smaller than the value set by CS0THH and CS0THL since the last time CS0CMPE was cleared                                   |
|       |                                 | 1: CS0 result is greater than the value set by CS0THH and CS0THL since the last                                                            |
|       |                                 | time CS0CMPF was cleared.                                                                                                                  |
| Note: | On waking from should be access | suspend mode due to a CS0 greater-than comparator event, the CS0CN register seed only after at least two system clock cycles have elapsed. |



## SFR Definition 14.6. PSW: Program Status Word

| Bit   | 7   | 6   | 5   | 4       | 3 | 2   | 1   | 0      |
|-------|-----|-----|-----|---------|---|-----|-----|--------|
| Name  | CY  | AC  | F0  | RS[1:0] |   | OV  | F1  | PARITY |
| Туре  | R/W | R/W | R/W | R/W     |   | R/W | R/W | R      |
| Reset | 0   | 0   | 0   | 0       | 0 | 0   | 0   | 0      |

### SFR Address = 0xD0; Bit-Addressable

| Bit | Name    | Function                                                                                                                                                                                                  |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CY      | Carry Flag.                                                                                                                                                                                               |
|     |         | This bit is set when the last arithmetic operation resulted in a carry (addition) or a borrow (subtraction). It is cleared to logic 0 by all other arithmetic operations.                                 |
| 6   | AC      | Auxiliary Carry Flag.                                                                                                                                                                                     |
|     |         | This bit is set when the last arithmetic operation resulted in a carry into (addition) or a borrow from (subtraction) the high order nibble. It is cleared to logic 0 by all other arithmetic operations. |
| 5   | F0      | User Flag 0.                                                                                                                                                                                              |
|     |         | This is a bit-addressable, general purpose flag for use under software control.                                                                                                                           |
| 4:3 | RS[1:0] | Register Bank Select.                                                                                                                                                                                     |
|     |         | These bits select which register bank is used during register accesses.                                                                                                                                   |
|     |         | 00: Bank 0, Addresses 0x00-0x07                                                                                                                                                                           |
|     |         | 01: Bank 1, Addresses 0x08-0x0F                                                                                                                                                                           |
|     |         | 11: Bank 3, Addresses 0x10-0x17                                                                                                                                                                           |
| 2   | OV      | Overflow Flag.                                                                                                                                                                                            |
|     |         | This bit is set to 1 under the following circumstances:                                                                                                                                                   |
|     |         | <ul> <li>An ADD, ADDC, or SUBB instruction causes a sign-change overflow.</li> </ul>                                                                                                                      |
|     |         | <ul> <li>A MUL instruction results in an overflow (result is greater than 255).</li> <li>A DW instruction equates a divide by more condition</li> </ul>                                                   |
|     |         | • A Div Instruction causes a divide-by-zero condition.<br>The OV bit is cleared to 0 by the ADD, ADDC, SUBB, MUL, and DIV instructions in all                                                             |
|     |         | other cases.                                                                                                                                                                                              |
| 1   | F1      | User Flag 1.                                                                                                                                                                                              |
|     |         | This is a bit-addressable, general purpose flag for use under software control.                                                                                                                           |
| 0   | PARITY  | Parity Flag.                                                                                                                                                                                              |
|     |         | This bit is set to logic 1 if the sum of the eight bits in the accumulator is odd and cleared if the sum is even.                                                                                         |



## SFR Definition 22.1. CLKSEL: Clock Select

| Bit   | 7      | 6   | 5           | 4   | 3 | 2   | 1           | 0   |
|-------|--------|-----|-------------|-----|---|-----|-------------|-----|
| Name  | CLKRDY | (   | CLKDIV[2:0] |     |   | (   | CLKSEL[2:0] | ]   |
| Туре  | R      | R/W | R/W         | R/W | R | R/W | R/W         | R/W |
| Reset | 0      | 0   | 0           | 0   | 0 | 0   | 0           | 0   |

SFR Address = 0xA9

| Bit | Name        | Function                                                                                |
|-----|-------------|-----------------------------------------------------------------------------------------|
| 7   | CLKRDY      | System Clock Divider Clock Ready Flag.                                                  |
|     |             | 0: The selected clock divide setting has not been applied to the system clock.          |
|     |             | 1: The selected clock divide setting has been applied to the system clock.              |
| 6:4 | CLKDIV      | System Clock Divider Bits.                                                              |
|     |             | Selects the clock division to be applied to the selected source (internal or external). |
|     |             | 000: Selected clock is divided by 1.                                                    |
|     |             | 001: Selected clock is divided by 2.                                                    |
|     |             | 010: Selected clock is divided by 4.                                                    |
|     |             | 011: Selected clock is divided by 8.                                                    |
|     |             | 100: Selected clock is divided by 16.                                                   |
|     |             | 101: Selected clock is divided by 32.                                                   |
|     |             | 110: Selected clock is divided by 64.                                                   |
|     |             | 111: Selected clock is divided by 128.                                                  |
| 3   | Unused      | Read = 0b. Must write 0b.                                                               |
| 2:0 | CLKSEL[2:0] | System Clock Select.                                                                    |
|     |             | Selects the oscillator to be used as the undivided system clock source.                 |
|     |             | 000: Internal Oscillator                                                                |
|     |             | 001: External Oscillator                                                                |
|     |             |                                                                                         |
|     |             | All other values reserved.                                                              |



### 23.4. Port I/O Initialization

Port I/O initialization consists of the following steps:

- 1. Select the input mode (analog or digital) for all Port pins, using the Port Input Mode register (PnMDIN). If the pin is in analog mode, a '1' must also be written to the corresponding Port Latch (Pn).
- 2. Select the output mode (open-drain or push-pull) for all Port pins, using the Port Output Mode register (PnMDOUT).
- 3. Select any pins to be skipped by the I/O Crossbar using the Port Skip registers (PnSKIP).
- 4. Assign Port pins to desired peripherals (XBR0, XBR1).
- 5. Enable the Crossbar (XBARE = 1).

All Port pins must be configured as either analog or digital inputs. When a pin is configured as an analog input, its weak pullup, digital driver, and digital receiver are disabled. This process saves power and reduces noise on the analog input. Pins configured as digital inputs may still be used by analog peripherals; however this practice is not recommended.

Additionally, all analog input pins should be configured to be skipped by the Crossbar (accomplished by setting the associated bits in PnSKIP). Port input mode is set in the PnMDIN register, where a 1 indicates a digital input, and a 0 indicates an analog input. All port pins in analog mode must have a '1' set in the corresponding Port Latch register. All pins default to digital inputs on reset. See SFR Definition 23.8 and SFR Definition 23.12 for the PnMDIN register details.

The output driver characteristics of the I/O pins are defined using the Port Output Mode registers (PnMD-OUT). Each Port Output driver can be configured as either open drain or push-pull. This selection is required even for the digital resources selected in the XBRn registers, and is not automatic. The only exception to this is the SMBus (SDA, SCL) pins, which are configured as open-drain regardless of the PnMDOUT settings. When the WEAKPUD bit in XBR1 is 0, a weak pullup is enabled for all Port I/O configured as open-drain. WEAKPUD does not affect the push-pull Port I/O. Furthermore, the weak pullup is turned off on an output that is driving a 0 to avoid unnecessary power dissipation.

Registers XBR0 and XBR1 must be loaded with the appropriate values to select the digital I/O functions required by the design. Setting the XBARE bit in XBR1 to 1 enables the Crossbar. Until the Crossbar is enabled, the external pins remain as standard Port I/O (in input mode), regardless of the XBRn Register settings. For given XBRn Register settings, one can determine the I/O pin-out using the Priority Decode Table; as an alternative, the Configuration Wizard utility will determine the Port I/O pin-assignments based on the XBRn Register settings.

The Crossbar must be enabled to use Port pins as standard Port I/O in output mode. Port output drivers are disabled while the Crossbar is disabled.



## SFR Definition 23.14. P1SKIP: Port 1 Skip

| Bit   | 7           | 6  | 5  | 4  | 3 | 2 | 1 | 0 |
|-------|-------------|----|----|----|---|---|---|---|
| Name  | P1SKIP[7:0] |    |    |    |   |   |   |   |
| Туре  | R/W         |    |    |    |   |   |   |   |
| Reset | 0*          | 0* | 0* | 0* | 0 | 0 | 0 | 0 |

SFR Address = 0xD5

| Bit | Name        | Function                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | P1SKIP[7:0] | Port 1 Crossbar Skip Enable Bits.                                                                                                                                                                                                                                                                                                                                                                                                |
|     |             | <ul> <li>These bits select Port 1 pins to be skipped by the Crossbar Decoder. Port pins used for analog, special functions or GPIO should be skipped by the Crossbar.</li> <li>0: Corresponding P1.n pin is not skipped by the Crossbar.</li> <li>1: Corresponding P1.n pin is skipped by the Crossbar.</li> <li>Note: P1.4–P1.7 are not available on 16-pin packages, with the reset value of 1111b for P1SKIP[7:4].</li> </ul> |

## SFR Definition 23.15. P2: Port 2

| Bit   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0     |
|-------|---|---|---|---|---|---|---|-------|
| Name  |   |   |   |   |   |   |   | P2[0] |
| Туре  | R | R | R | R | R | R | R | R/W   |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1     |

SFR Address = 0xA0; Bit-Addressable

| Bit | Name   | Description                                                                                                                                   | Write                                                                         | Read                                                                    |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| 7:1 | Unused | Unused.                                                                                                                                       | Don't Care                                                                    | 000000b                                                                 |
| 0   | P2[0]  | <b>Port 2 Data.</b><br>Sets the Port latch logic<br>value or reads the Port pin<br>logic state in Port cells con-<br>figured for digital I/O. | 0: Set output latch to logic<br>LOW.<br>1: Set output latch to logic<br>HIGH. | 0: P2.0 Port pin is logic<br>LOW.<br>1: P2.0 Port pin is logic<br>HIGH. |



### 24.2. 32-bit CRC Algorithm

The C8051F80x-83x CRC unit calculates the 32-bit CRC using a poly of 0x04C11DB7. The CRC-32 algorithm is "reflected", meaning that all of the input bytes and the final 32-bit output are bit-reversed in the processing engine. The following is a description of a simplified CRC algorithm that produces results identical to the hardware:

- 1. XOR the least-significant byte of the current CRC result with the input byte. If this is the first iteration of the CRC unit, the current CRC result will be the set initial value (0x00000000 or 0xFFFFFFF).
- 2. Right-shift the CRC result.
- 3. If the LSB of the CRC result is set, XOR the CRC result with the reflected polynomial (0xEDB88320).
- 4. Repeat at Step 2 for the number of input bits (8).

For example, the 32-bit C8051F80x-83x CRC algorithm can be described by the following code:

```
unsigned long UpdateCRC (unsigned long CRC_acc, unsigned char CRC_input) {
   unsigned char i; // loop counter
   #define POLY 0xEDB88320 // bit-reversed version of the poly 0x04C11DB7
   // Create the CRC "dividend" for polynomial arithmetic (binary arithmetic
   // with no carries)
   CRC_acc = CRC_acc ^ CRC_input;
   // "Divide" the poly into the dividend using CRC XOR subtraction
   // CRC_acc holds the "remainder" of each divide
   // Only complete this division for 8 bits since input is 1 byte
   for (i = 0; i < 8; i++)
   {
      // Check if the MSB is set (if MSB is 1, then the POLY can "divide" \,
      // into the "dividend")
      if ((CRC_acc & 0x0000001) == 0x0000001)
      {
          // if so, shift the CRC value, and XOR "subtract" the poly
          CRC_acc = CRC_acc >> 1;
          CRC_acc ^= POLY;
      }
      else
      {
          // if not, just shift the CRC value
          CRC_acc = CRC_acc >> 1;
      }
   }
   return CRC_acc; // Return the final remainder (CRC value)
```

Table 24.2 lists example input values and the associated outputs using the 32-bit C8051F80x-83x CRC algorithm (an initial value of 0xFFFFFFF is used):

### Table 24.2. Example 32-bit CRC Outputs

| Input                        | Output     |
|------------------------------|------------|
| 0x63                         | 0xF9462090 |
| 0xAA, 0xBB, 0xCC             | 0x41B207B3 |
| 0x00, 0x00, 0xAA, 0xBB, 0xCC | 0x78D129BC |



## SFR Definition 25.1. SPI0CFG: SPI0 Configuration

| Bit   | 7      | 6     | 5     | 4     | 3      | 2     | 1    | 0     |
|-------|--------|-------|-------|-------|--------|-------|------|-------|
| Name  | SPIBSY | MSTEN | СКРНА | CKPOL | SLVSEL | NSSIN | SRMT | RXBMT |
| Туре  | R      | R/W   | R/W   | R/W   | R      | R     | R    | R     |
| Reset | 0      | 0     | 0     | 0     | 0      | 1     | 1    | 1     |

SFR Address = 0xA1

| Bit   | Name             | Function                                                                                |
|-------|------------------|-----------------------------------------------------------------------------------------|
| 7     | SPIBSY           | SPI Busy.                                                                               |
|       |                  | This bit is set to logic 1 when a SPI transfer is in progress (master or slave mode).   |
| 6     | MSTEN            | Master Mode Enable.                                                                     |
|       |                  | 0: Disable master mode. Operate in slave mode.                                          |
|       |                  | 1: Enable master mode. Operate as a master.                                             |
| 5     | СКРНА            | SPI0 Clock Phase.                                                                       |
|       |                  | 0: Data centered on first edge of SCK period.*                                          |
|       |                  | 1: Data centered on second edge of SCK period.                                          |
| 4     | CKPOL            | SPI0 Clock Polarity.                                                                    |
|       |                  | 0: SCK line low in idle state.                                                          |
|       |                  | 1: SCK line high in idle state.                                                         |
| 3     | SLVSEL           | Slave Selected Flag.                                                                    |
|       |                  | This bit is set to logic 1 whenever the NSS pin is low indicating SPI0 is the selected  |
|       |                  | slave. It is cleared to logic 0 when NSS is high (slave not selected). This bit does    |
|       |                  | sion of the pin input.                                                                  |
| 2     | NSSIN            | NSS Instantaneous Pin Input.                                                            |
|       |                  | This bit mimics the instantaneous value that is present on the NSS port pin at the      |
|       |                  | time that the register is read. This input is not de-glitched.                          |
| 1     | SRMT             | Shift Register Empty (valid in slave mode only).                                        |
|       |                  | This bit will be set to logic 1 when all data has been transferred in/out of the shift  |
|       |                  | register, and there is no new information available to read from the transmit buffer    |
|       |                  | the shift register from the transmit buffer or by a transition on SCK_SRMT = 1 when     |
|       |                  | in Master Mode.                                                                         |
| 0     | RXBMT            | Receive Buffer Empty (valid in slave mode only).                                        |
|       |                  | This bit will be set to logic 1 when the receive buffer has been read and contains no   |
|       |                  | new information. If there is new information available in the receive buffer that has   |
|       |                  | not been read, this bit will return to logic 0. RXBMT = 1 when in Master Mode.          |
| Note: | In slave mode, o | data on MOSI is sampled in the center of each data bit. In master mode, data on MISO is |
|       | See Table 25.1 1 | for timing parameters.                                                                  |
|       |                  |                                                                                         |



imum setup and hold times for the two EXTHOLD settings. Setup and hold time extensions are typically necessary when SYSCLK is above 10 MHz.

| EXTHOLD                                                 | Minimum SDA Setup Time                                                                                                                                      | Minimum SDA Hold Time                                                                                                             |
|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 0                                                       | T <sub>low</sub> – 4 system clocks<br>or<br>1 system clock + s/w delay <sup>*</sup>                                                                         | 3 system clocks                                                                                                                   |
| 1                                                       | 11 system clocks                                                                                                                                            | 12 system clocks                                                                                                                  |
| Note: Setup Tin<br>software a<br>ACK is w<br>that defin | ne for ACK bit transmissions and the<br>acknowledgement, the s/w delay occ<br>ritten and when SI is cleared. Note th<br>es the outgoing ACK value, s/w dela | MSB of all data transfers. When using<br>curs between the time SMB0DAT or<br>nat if SI is cleared in the same write<br>y is zero. |

Table 26.2. Minimum SDA Setup and Hold Times

With the SMBTOE bit set, Timer 3 should be configured to overflow after 25 ms in order to detect SCL low timeouts (see Section "26.3.4. SCL Low Timeout" on page 182). The SMBus interface will force Timer 3 to reload while SCL is high, and allow Timer 3 to count when SCL is low. The Timer 3 interrupt service routine should be used to reset SMBus communication by disabling and re-enabling the SMBus.

SMBus Free Timeout detection can be enabled by setting the SMBFTE bit. When this bit is set, the bus will be considered free if SDA and SCL remain high for more than 10 SMBus clock source periods (see Figure 26.4).



## SFR Definition 26.1. SMB0CF: SMBus Clock/Configuration

| Bit   | 7     | 6   | 5    | 4       | 3      | 2      | 1          | 0 |  |
|-------|-------|-----|------|---------|--------|--------|------------|---|--|
| Name  | ENSMB | INH | BUSY | EXTHOLD | SMBTOE | SMBFTE | SMBCS[1:0] |   |  |
| Туре  | R/W   | R/W | R    | R/W     | R/W    | R/W    | R/W        |   |  |
| Reset | 0     | 0   | 0    | 0       | 0      | 0      | 0          | 0 |  |

SFR Address = 0xC1

| Bit | Name       | Function                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ENSMB      | SMBus Enable.                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |            | This bit enables the SMBus interface when set to 1. When enabled, the interface constantly monitors the SDA and SCL pins.                                                                                                                                                                                                                                                                                                             |
| 6   | INH        | SMBus Slave Inhibit.                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |            | When this bit is set to logic 1, the SMBus does not generate an interrupt when slave events occur. This effectively removes the SMBus slave from the bus. Master Mode interrupts are not affected.                                                                                                                                                                                                                                    |
| 5   | BUSY       | SMBus Busy Indicator.                                                                                                                                                                                                                                                                                                                                                                                                                 |
|     |            | This bit is set to logic 1 by hardware when a transfer is in progress. It is cleared to logic 0 when a STOP or free-timeout is sensed.                                                                                                                                                                                                                                                                                                |
| 4   | EXTHOLD    | SMBus Setup and Hold Time Extension Enable.                                                                                                                                                                                                                                                                                                                                                                                           |
|     |            | This bit controls the SDA setup and hold times according to Table 26.2.                                                                                                                                                                                                                                                                                                                                                               |
|     |            | 0: SDA Extended Setup and Hold Times disabled.                                                                                                                                                                                                                                                                                                                                                                                        |
|     |            | 1: SDA Extended Setup and Hold Times enabled.                                                                                                                                                                                                                                                                                                                                                                                         |
| 3   | SMBIOE     | SMBus SCL Timeout Detection Enable.                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |            | This bit enables SCL low timeout detection. If set to logic 1, the SMBus forces<br>Timer 3 to reload while SCL is high and allows Timer 3 to count when SCL goes low.<br>If Timer 3 is configured to Split Mode, only the High Byte of the timer is held in reload<br>while SCL is high. Timer 3 should be programmed to generate interrupts at 25 ms,<br>and the Timer 3 interrupt service routine should reset SMBus communication. |
| 2   | SMBFTE     | SMBus Free Timeout Detection Enable.                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |            | When this bit is set to logic 1, the bus will be considered free if SCL and SDA remain high for more than 10 SMBus clock source periods.                                                                                                                                                                                                                                                                                              |
| 1:0 | SMBCS[1:0] | SMBus Clock Source Selection.                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |            | These two bits select the SMBus clock source, which is used to generate the SMBus<br>bit rate. The selected device should be configured according to Equation 26.1.<br>00: Timer 0 Overflow<br>01: Timer 1 Overflow<br>10: Timer 2 High Byte Overflow<br>11: Timer 2 Low Byte Overflow                                                                                                                                                |



| Table 26.6. SMBus | Status Decoding | With Hardware ACK | <b>Generation E</b> | nabled (EHACK = 1) |
|-------------------|-----------------|-------------------|---------------------|--------------------|
|-------------------|-----------------|-------------------|---------------------|--------------------|

|                    | Valu             | es F  | Rea     | d   |                                    |                                                                                                                        | Val<br>V                                                                       | lues<br>Vrit | e to | tus<br>ected           |      |
|--------------------|------------------|-------|---------|-----|------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------|------|------------------------|------|
| Mode               | Status<br>Vector | ACKRQ | ARBLOST | ACK | Current SMbus State                | Typical Response Options                                                                                               | STA                                                                            | STO          | ACK  | Next Sta<br>Vector Exp |      |
|                    | 1110             | 0     | 0       | Х   | A master START was gener-<br>ated. | Load slave address + R/W into SMB0DAT.                                                                                 | 0                                                                              | 0            | Х    | 1100                   |      |
|                    |                  |       |         |     | A master data or address byte      | Set STA to restart transfer.                                                                                           | 1                                                                              | 0            | Х    | 1110                   |      |
| er                 |                  | 0     | 0       | 0   | was transmitted; NACK received.    | Abort transfer.                                                                                                        | 0                                                                              | 1            | Х    | _                      |      |
| smitt              |                  |       |         |     |                                    | Load next data byte into SMB0DAT.                                                                                      | 0                                                                              | 0            | Х    | 1100                   |      |
| <b>Master Tran</b> |                  |       |         |     | A master data or address byte      | End transfer with STOP.                                                                                                | 0                                                                              | 1            | Х    | _                      |      |
|                    | 1100             | 0     | 0       | 1   |                                    | End transfer with STOP and start another transfer.                                                                     |                                                                                | 1            | Х    | -                      |      |
|                    |                  | Ŭ     | Ũ       |     | received.                          | Send repeated START.                                                                                                   | 1                                                                              | 0            | Х    | 1110                   |      |
|                    |                  |       |         |     |                                    | Switch to Master Receiver Mode<br>(clear SI without writing new data<br>to SMB0DAT). Set ACK for initial<br>data byte. | 0                                                                              | 0            | 1    | 1000                   |      |
|                    |                  |       |         |     |                                    | Set ACK for next data byte;<br>Read SMB0DAT.                                                                           | 0                                                                              | 0            | 1    | 1000                   |      |
|                    |                  | 0     | 0       | 1   | 1                                  | A master data byte was                                                                                                 | Set NACK to indicate next data<br>byte as the last data byte;<br>Read SMB0DAT. | 0            | 0    | 0                      | 1000 |
| er                 |                  |       |         |     |                                    | Initiate repeated START.                                                                                               | 1                                                                              | 0            | 0    | 1110                   |      |
| er Receiv          | 1000             |       |         |     |                                    | Switch to Master Transmitter<br>Mode (write to SMB0DAT before<br>clearing SI).                                         | 0                                                                              | 0            | Х    | 1100                   |      |
| aste               |                  |       |         |     |                                    | Read SMB0DAT; send STOP.                                                                                               | 0                                                                              | 1            | 0    | —                      |      |
| Ň                  |                  |       |         |     | A master data byte was             | Read SMB0DAT; Send STOP followed by START.                                                                             | 1                                                                              | 1            | 0    | 1110                   |      |
|                    |                  | 0     | 0       | 0   | received; NACK sent (last          | Initiate repeated START.                                                                                               | 1                                                                              | 0            | 0    | 1110                   |      |
|                    |                  |       |         |     | byte <i>j</i> .                    | Switch to Master Transmitter<br>Mode (write to SMB0DAT before<br>clearing SI).                                         | 0                                                                              | 0            | Х    | 1100                   |      |



## SFR Definition 28.2. TCON: Timer Control

| Bit   | 7                  | 6                                                                                                                                                                                                                                                                       | 5                                              | 4                                              | 3                                             | 2                                           | 1                               | 0                         |  |  |  |  |  |  |  |  |
|-------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------------------------------|-----------------------------------------------|---------------------------------------------|---------------------------------|---------------------------|--|--|--|--|--|--|--|--|
| Name  | e TF1              | TR1                                                                                                                                                                                                                                                                     | TF0                                            | TR0                                            | IE1                                           | IT1                                         | IE0                             | IT0                       |  |  |  |  |  |  |  |  |
| Туре  | R/W                | R/W                                                                                                                                                                                                                                                                     | R/W                                            | R/W                                            | R/W                                           | R/W                                         | R/W                             | R/W                       |  |  |  |  |  |  |  |  |
| Rese  | eset 0 0 0 0 0 0 0 |                                                                                                                                                                                                                                                                         |                                                |                                                |                                               |                                             | 0                               | 0                         |  |  |  |  |  |  |  |  |
| SFR A | ddress = 0x8       | 38: Bit-Addres                                                                                                                                                                                                                                                          | sable                                          |                                                |                                               |                                             |                                 |                           |  |  |  |  |  |  |  |  |
| Bit   | Name               |                                                                                                                                                                                                                                                                         |                                                |                                                | Function                                      |                                             |                                 |                           |  |  |  |  |  |  |  |  |
| 7     | TF1                | Timer 1 Ov                                                                                                                                                                                                                                                              | erflow Flag                                    |                                                |                                               |                                             |                                 |                           |  |  |  |  |  |  |  |  |
|       |                    | Set to 1 by but is autom routine.                                                                                                                                                                                                                                       | hardware wh<br>natically clea                  | nen Timer 1<br>red when th                     | overflows. T<br>e CPU vecto                   | his flag can t<br>ors to the Tim            | be cleared by<br>her 1 interrup | y software<br>ot service  |  |  |  |  |  |  |  |  |
| 6     | TR1                | Timer 1 Ru                                                                                                                                                                                                                                                              | n Control.                                     |                                                |                                               |                                             |                                 |                           |  |  |  |  |  |  |  |  |
|       |                    | Timer 1 is e                                                                                                                                                                                                                                                            | nabled by se                                   | etting this bit                                | to 1.                                         |                                             |                                 |                           |  |  |  |  |  |  |  |  |
| 5     | TF0                | Timer 0 Ov                                                                                                                                                                                                                                                              | erflow Flag                                    | •                                              |                                               |                                             |                                 |                           |  |  |  |  |  |  |  |  |
|       |                    | Set to 1 by but is autom routine.                                                                                                                                                                                                                                       | hardware wh<br>natically clea                  | nen Timer 0<br>red when th                     | overflows. T<br>e CPU vecto                   | his flag can l<br>ors to the Tim            | be cleared by<br>her 0 interrup | y software<br>ot service  |  |  |  |  |  |  |  |  |
| 4     | TR0                | Timer 0 Ru                                                                                                                                                                                                                                                              | n Control.                                     |                                                |                                               |                                             |                                 |                           |  |  |  |  |  |  |  |  |
|       |                    | Timer 0 is e                                                                                                                                                                                                                                                            | nabled by se                                   | etting this bit                                | to 1.                                         |                                             |                                 |                           |  |  |  |  |  |  |  |  |
| 3     | IE1                | External In                                                                                                                                                                                                                                                             | terrupt 1.                                     |                                                |                                               |                                             |                                 |                           |  |  |  |  |  |  |  |  |
|       |                    | This flag is s<br>can be clea<br>External Inte                                                                                                                                                                                                                          | set by hardw<br>red by softwa<br>errupt 1 serv | are when ar<br>are but is au<br>rice routine i | n edge/level<br>tomatically c<br>n edge-trigg | of type defin<br>cleared when<br>ered mode. | ed by IT1 is the CPU ve         | detected. It ctors to the |  |  |  |  |  |  |  |  |
| 2     | IT1                | Interrupt 1                                                                                                                                                                                                                                                             | Type Select                                    |                                                |                                               |                                             |                                 |                           |  |  |  |  |  |  |  |  |
|       |                    | This bit selects whether the configured /INT1 interrupt will be edge or level sensitive.<br>/INT1 is configured active low or high by the IN1PL bit in the IT01CF register (see<br>SFR Definition 18.7).<br>0: /INT1 is level triggered.<br>1: /INT1 is edge triggered. |                                                |                                                |                                               |                                             |                                 |                           |  |  |  |  |  |  |  |  |
| 1     | IE0                | External In                                                                                                                                                                                                                                                             | terrupt 0.                                     |                                                |                                               |                                             |                                 |                           |  |  |  |  |  |  |  |  |
|       |                    | This flag is a can be clea                                                                                                                                                                                                                                              | set by hardw<br>red by softwa<br>errupt 0 serv | are when ar<br>are but is au<br>rice routine i | n edge/level<br>tomatically c<br>n edge-trigg | of type defin<br>cleared when<br>ered mode. | ed by IT1 is<br>the CPU ve      | detected. It ctors to the |  |  |  |  |  |  |  |  |
| 0     | IT0                | Interrupt 0                                                                                                                                                                                                                                                             | Type Select                                    | -                                              |                                               |                                             |                                 | Interrupt 0 Type Select   |  |  |  |  |  |  |  |  |

 This bit selects whether the configured INT0 interrupt will be edge or level sensitive.

 INT0 is configured active low or high by the IN0PL bit in register IT01CF (see SFR Definition 18.7).

 0: INT0 is level triggered.

 1: INT0 is edge triggered.



## SFR Definition 28.8. TMR2CN: Timer 2 Control

| Bit   | 7    | 6    | 5      | 4      | 3       | 2   | 1 | 0      |
|-------|------|------|--------|--------|---------|-----|---|--------|
| Name  | TF2H | TF2L | TF2LEN | TF2CEN | T2SPLIT | TR2 |   | T2XCLK |
| Туре  | R/W  | R/W  | R/W    | R/W    | R/W     | R/W | R | R/W    |
| Reset | 0    | 0    | 0      | 0      | 0       | 0   | 0 | 0      |

### SFR Address = 0xC8; Bit-Addressable

| Bit | Name    | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TF2H    | Timer 2 High Byte Overflow Flag.                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     |         | Set by hardware when the Timer 2 high byte overflows from 0xFF to 0x00. In 16 bit mode, this will occur when Timer 2 overflows from 0xFFFF to 0x0000. When the Timer 2 interrupt is enabled, setting this bit causes the CPU to vector to the Timer 2 interrupt service routine. This bit is not automatically cleared by hardware.                                                                                                                         |
| 6   | TF2L    | Timer 2 Low Byte Overflow Flag.                                                                                                                                                                                                                                                                                                                                                                                                                             |
|     |         | Set by hardware when the Timer 2 low byte overflows from 0xFF to 0x00. TF2L will be set when the low byte overflows regardless of the Timer 2 mode. This bit is not automatically cleared by hardware.                                                                                                                                                                                                                                                      |
| 5   | TF2LEN  | Timer 2 Low Byte Interrupt Enable.                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |         | When set to 1, this bit enables Timer 2 Low Byte interrupts. If Timer 2 interrupts are also enabled, an interrupt will be generated when the low byte of Timer 2 overflows.                                                                                                                                                                                                                                                                                 |
| 4   | TF2CEN  | Timer 2 Comparator Capture Enable.                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |         | When set to 1, this bit enables Timer 2 Comparator Capture Mode. If TF2CEN is set, on a rising edge of the Comparator0 output the current 16-bit timer value in TMR2H:TMR2L will be copied to TMR2RLH:TMR2RLL. If Timer 2 interrupts are also enabled, an interrupt will be generated on this event.                                                                                                                                                        |
| 3   | T2SPLIT | Timer 2 Split Mode Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |         | <ul><li>When this bit is set, Timer 2 operates as two 8-bit timers with auto-reload.</li><li>0: Timer 2 operates in 16-bit auto-reload mode.</li><li>1: Timer 2 operates as two 8-bit auto-reload timers.</li></ul>                                                                                                                                                                                                                                         |
| 2   | TR2     | Timer 2 Run Control.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     |         | Timer 2 is enabled by setting this bit to 1. In 8-bit mode, this bit enables/disables TMR2H only; TMR2L is always enabled in split mode.                                                                                                                                                                                                                                                                                                                    |
| 1   | Unused  | Read = 0b; Write = Don't Care.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0   | T2XCLK  | Timer 2 External Clock Select.                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |         | This bit selects the external clock source for Timer 2. If Timer 2 is in 8-bit mode, this bit selects the external oscillator clock source for both timer bytes. However, the Timer 2 Clock Select bits (T2MH and T2ML in register CKCON) may still be used to select between the external clock and the system clock for either timer.<br>0: System clock divided by 12.<br>1: External clock divided by 8 (synchronized with SYSCLK when not in suspend). |



set is then given (in PCA clocks) by Equation 29.5, where PCA0L is the value of the PCA0L register at the time of the update.

 $Offset = (256 \times PCA0CPL2) + (256 - PCA0L)$ 

### Equation 29.5. Watchdog Timer Offset in PCA Clocks

The WDT reset is generated when PCA0L overflows while there is a match between PCA0CPH2 and PCA0H. Software may force a WDT reset by writing a 1 to the CCF2 flag (PCA0CN.2) while the WDT is enabled.

### 29.4.2. Watchdog Timer Usage

To configure the WDT, perform the following tasks:

- 1. Disable the WDT by writing a 0 to the WDTE bit.
- 2. Select the desired PCA clock source (with the CPS2–CPS0 bits).
- 3. Load PCA0CPL2 with the desired WDT update offset value.
- 4. Configure the PCA Idle mode (set CIDL if the WDT should be suspended while the CPU is in Idle mode).
- 5. Enable the WDT by setting the WDTE bit to 1.
- 6. Reset the WDT timer by writing to PCA0CPH2.

The PCA clock source and Idle mode select cannot be changed while the WDT is enabled. The watchdog timer is enabled by setting the WDTE or WDLCK bits in the PCA0MD register. When WDLCK is set, the WDT cannot be disabled until the next system reset. If WDLCK is not set, the WDT is disabled by clearing the WDTE bit.

The WDT is enabled following any reset. The PCA0 counter clock defaults to the system clock divided by 12, PCA0L defaults to 0x00, and PCA0CPL2 defaults to 0x00. Using Equation 29.5, this results in a WDT timeout interval of 256 PCA clock cycles, or 3072 system clock cycles. Table 29.3 lists some example timeout intervals for typical system clocks.

| System Clock (Hz)                                                                                      | PCA0CPL2 | Timeout Interval (ms) |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------|----------|-----------------------|--|--|--|--|--|
| 24,500,000                                                                                             | 255      | 32.1                  |  |  |  |  |  |
| 24,500,000                                                                                             | 128      | 16.2                  |  |  |  |  |  |
| 24,500,000                                                                                             | 32       | 4.1                   |  |  |  |  |  |
| 3,062,500 <sup>2</sup>                                                                                 | 255      | 257                   |  |  |  |  |  |
| 3,062,500 <sup>2</sup>                                                                                 | 128      | 129.5                 |  |  |  |  |  |
| 3,062,500 <sup>2</sup>                                                                                 | 32       | 33.1                  |  |  |  |  |  |
| 32,000                                                                                                 | 255      | 24576                 |  |  |  |  |  |
| 32,000                                                                                                 | 128      | 12384                 |  |  |  |  |  |
| 32,000                                                                                                 | 32       | 3168                  |  |  |  |  |  |
| Notes:<br>1. Assumes SYSCLK/12 as the PCA clock source, and a PCA0L value                              |          |                       |  |  |  |  |  |
| of 0x00 at the update time.<br>2. Internal SYSCI K reset frequency = Internal Oscillator divided by 8. |          |                       |  |  |  |  |  |

### Table 29.3. Watchdog Timer Timeout Intervals<sup>1</sup>

### 29.5. Register Descriptions for PCA0

Following are detailed descriptions of the special function registers related to the operation of the PCA.



## SFR Definition 29.1. PCA0CN: PCA0 Control

| Bit   | 7   | 6   | 5 | 4 | 3 | 2    | 1    | 0    |
|-------|-----|-----|---|---|---|------|------|------|
| Name  | CF  | CR  |   |   |   | CCF2 | CCF1 | CCF0 |
| Туре  | R/W | R/W | R | R | R | R/W  | R/W  | R/W  |
| Reset | 0   | 0   | 0 | 0 | 0 | 0    | 0    | 0    |

### SFR Address = 0xD8; Bit-Addressable

| Bit | Name   | Function                                                                                                                                                                                                                                                                                                           |
|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CF     | PCA Counter/Timer Overflow Flag.                                                                                                                                                                                                                                                                                   |
|     |        | Set by hardware when the PCA Counter/Timer overflows from 0xFFFF to 0x0000.<br>When the Counter/Timer Overflow (CF) interrupt is enabled, setting this bit causes the<br>CPU to vector to the PCA interrupt service routine. This bit is not automatically cleared<br>by hardware and must be cleared by software. |
| 6   | CR     | PCA Counter/Timer Run Control.                                                                                                                                                                                                                                                                                     |
|     |        | This bit enables/disables the PCA Counter/Timer.                                                                                                                                                                                                                                                                   |
|     |        | 0: PCA Counter/Timer disabled.                                                                                                                                                                                                                                                                                     |
|     |        | 1: PCA Counter/Timer enabled.                                                                                                                                                                                                                                                                                      |
| 5:3 | Unused | Read = 000b, Write = Don't care.                                                                                                                                                                                                                                                                                   |
| 2   | CCF2   | PCA Module 2 Capture/Compare Flag.                                                                                                                                                                                                                                                                                 |
|     |        | This bit is set by hardware when a match or capture occurs. When the CCF2 interrupt is enabled, setting this bit causes the CPU to vector to the PCA interrupt service rou-<br>tine. This bit is not automatically cleared by hardware and must be cleared by software.                                            |
| 1   | CCF1   | PCA Module 1 Capture/Compare Flag.                                                                                                                                                                                                                                                                                 |
|     |        | This bit is set by hardware when a match or capture occurs. When the CCF1 interrupt is enabled, setting this bit causes the CPU to vector to the PCA interrupt service rou-<br>tine. This bit is not automatically cleared by hardware and must be cleared by software.                                            |
| 0   | CCF0   | PCA Module 0 Capture/Compare Flag.                                                                                                                                                                                                                                                                                 |
|     |        | This bit is set by hardware when a match or capture occurs. When the CCF0 interrupt is enabled, setting this bit causes the CPU to vector to the PCA interrupt service rou-<br>tine. This bit is not automatically cleared by hardware and must be cleared by software.                                            |



## SFR Definition 29.4. PCA0CPMn: PCA0 Capture/Compare Mode

| Bit   | 7                                                                                                                                                                                                                                                       | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5              | 4               | 3            | 2            | 1             | 0  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|--------------|--------------|---------------|----|
| Nam   | e PWM16                                                                                                                                                                                                                                                 | ôn ECOMn CAPPn CAPNn MATn TOGn PWMn ECC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                |                 |              |              | ECCFn         |    |
| Туре  | R/W                                                                                                                                                                                                                                                     | R/W         R/W |                |                 |              |              |               |    |
| Rese  | eset 0 0 0 0 0                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |                 |              | 0            | 0             | 0  |
| SFR A | ddresses: I                                                                                                                                                                                                                                             | PCA0CPM0 = (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | )xDA, PCA0     | CPM1 = 0xD      | B, PCA0CP    | M2 = 0xDC    |               |    |
| Bit   | Name                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |                 | Function     |              |               |    |
| 7     | PWM16n                                                                                                                                                                                                                                                  | 16-bit Pulse \                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Nidth Modu     | lation Enab     | le.          |              |               |    |
|       |                                                                                                                                                                                                                                                         | This bit enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | es 16-bit mo   | de when Pul     | se Width Mo  | dulation mo  | de is enable  | d. |
|       |                                                                                                                                                                                                                                                         | 0: 8 to 15-bit F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWM selecte    | ed.             |              |              |               |    |
|       |                                                                                                                                                                                                                                                         | 1: 16-bit PWN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | selected.      |                 |              |              |               |    |
| 6     | ECOMn                                                                                                                                                                                                                                                   | Comparator I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Function En    | able.           |              |              |               |    |
|       |                                                                                                                                                                                                                                                         | This bit enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | es the compa   | arator function | on for PCA m | nodule n whe | en set to 1.  |    |
| 5     | CAPPn                                                                                                                                                                                                                                                   | Capture Posi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | tive Functio   | on Enable.      |              |              |               |    |
|       |                                                                                                                                                                                                                                                         | This bit enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | es the positiv | ve edge capt    | ure for PCA  | module n wl  | nen set to 1. |    |
| 4     | CAPNn                                                                                                                                                                                                                                                   | Capture Nega                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ative Functi   | on Enable.      |              |              |               |    |
|       |                                                                                                                                                                                                                                                         | This bit enables the negative edge capture for PCA module n when set to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |                 |              |              |               |    |
| 3     | MATn                                                                                                                                                                                                                                                    | Match Function Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                |                 |              |              |               |    |
|       |                                                                                                                                                                                                                                                         | This bit enables the match function for PCA module n when set to 1. When enabled, matches of the PCA counter with a module's capture/compare register cause the CCFn bit in PCA0MD register to be set to logic 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                |                 |              |              |               |    |
| 2     | TOGn                                                                                                                                                                                                                                                    | Toggle Function Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                |                 |              |              |               |    |
|       |                                                                                                                                                                                                                                                         | This bit enables the toggle function for PCA module n when set to 1. When enabled, matches of the PCA counter with a module's capture/compare register cause the logic level on the CEXn pin to toggle. If the PWMn bit is also set to logic 1, the module operates in Frequency Output Mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |                 |              |              |               |    |
| 1     | PWMn                                                                                                                                                                                                                                                    | Pulse Width Modulation Mode Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                |                 |              |              |               |    |
|       |                                                                                                                                                                                                                                                         | This bit enables the PWM function for PCA module n when set to 1. When enabled, a pulse width modulated signal is output on the CEXn pin. 8 to 15-bit PWM is used if PWM16n is cleared; 16-bit mode is used if PWM16n is set to logic 1. If the TOGn bit is also set, the module operates in Frequency Output Mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                |                 |              |              |               |    |
| 0     | ECCFn                                                                                                                                                                                                                                                   | Capture/Compare Flag Interrupt Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                |                 |              |              |               |    |
|       |                                                                                                                                                                                                                                                         | This bit sets the masking of the Capture/Compare Flag (CCFn) interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                |                 |              |              |               |    |
|       |                                                                                                                                                                                                                                                         | 1: Enable a C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | apture/Comp    | bare Flag int   | errupt reque | st when CCF  | n is set.     |    |
| Note: | <ul> <li>When the WDTE bit is set to 1, the PCA0CPM2 register cannot be modified, and module 2 acts as the watchdog timer. To change the contents of the PCA0CPM2 register or the function of module 2, the Watchdog Timer must be disabled.</li> </ul> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |                 |              |              |               |    |

