# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                            |
|----------------------------|----------------------------------------------------------------|
| Core Processor             | 8051                                                           |
| Core Size                  | 8-Bit                                                          |
| Speed                      | 25MHz                                                          |
| Connectivity               | SMBus (2-Wire/I <sup>2</sup> C), SPI, UART/USART               |
| Peripherals                | POR, PWM, Temp Sensor, WDT                                     |
| Number of I/O              | 13                                                             |
| Program Memory Size        | 8KB (8K x 8)                                                   |
| Program Memory Type        | FLASH                                                          |
| EEPROM Size                | -                                                              |
| RAM Size                   | 512 x 8                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                    |
| Data Converters            | A/D 12x10b                                                     |
| Oscillator Type            | Internal                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                              |
| Mounting Type              | Surface Mount                                                  |
| Package / Case             | 16-SOIC (0.154", 3.90mm Width)                                 |
| Supplier Device Package    | 16-SOIC                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f817-gs |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 1.1. C8051F800, C8051F806, C8051F812, C8051F818 Block Diagram









## SFR Definition 8.4. ADC0CN: ADC0 Control

| Bit   | 7     | 6     | 5      | 4       | 3       | 2 | 1          | 0 |
|-------|-------|-------|--------|---------|---------|---|------------|---|
| Name  | AD0EN | AD0TM | AD0INT | AD0BUSY | AD0WINT |   | AD0CM[2:0] |   |
| Туре  | R/W   | R/W   | R/W    | R/W     | R/W     |   | R/W        |   |
| Reset | 0     | 0     | 0      | 0       | 0       | 0 | 0          | 0 |

#### SFR Address = 0xE8; Bit-Addressable

| Bit | Name       |                                                                                                                                                                                                                                                                                                                                                                                                     | Function                     |                             |  |  |
|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------------|--|--|
| 7   | AD0EN      | ADC0 Enable Bit.                                                                                                                                                                                                                                                                                                                                                                                    |                              |                             |  |  |
|     |            | 0: ADC0 Disabled. ADC0 is in low-power shutdown.                                                                                                                                                                                                                                                                                                                                                    |                              |                             |  |  |
|     |            | 1: ADC0 Enabled. ADC0 is act                                                                                                                                                                                                                                                                                                                                                                        | tive and ready for data conv | versions.                   |  |  |
| 6   | AD0TM      | ADC0 Track Mode Bit.                                                                                                                                                                                                                                                                                                                                                                                |                              |                             |  |  |
|     |            | <ul> <li>0: Normal Track Mode: When ADC0 is enabled, tracking is continuous unless a conversion is in progress. Conversion begins immediately on start-of-conversion event, as defined by AD0CM[2:0].</li> <li>1: Delayed Track Mode: When ADC0 is enabled, input is tracked when a conversion is not in progress. A start-of-conversion signal initiates three SAR clocks of additional</li> </ul> |                              |                             |  |  |
|     |            | tracking, and then begins the c                                                                                                                                                                                                                                                                                                                                                                     | conversion.                  |                             |  |  |
| 5   | ADOINT     | ADC0 Conversion Complete                                                                                                                                                                                                                                                                                                                                                                            | Interrupt Flag.              |                             |  |  |
|     |            | 0: ADC0 has not completed a data conversion since AD0INT was last cleared.                                                                                                                                                                                                                                                                                                                          |                              |                             |  |  |
|     |            |                                                                                                                                                                                                                                                                                                                                                                                                     |                              |                             |  |  |
| 4   | ADUBUST    | ADCO Busy Bit.                                                                                                                                                                                                                                                                                                                                                                                      | Nedu.                        | Wille.                      |  |  |
|     |            |                                                                                                                                                                                                                                                                                                                                                                                                     | in progress.                 | 1. Initiates ADC0 Conver-   |  |  |
|     |            |                                                                                                                                                                                                                                                                                                                                                                                                     | 1: ADC0 conversion is in     | sion if AD0CM[2:0] =        |  |  |
|     |            |                                                                                                                                                                                                                                                                                                                                                                                                     | progress.                    | 000b                        |  |  |
| 3   | AD0WINT    | ADC0 Window Compare Inte                                                                                                                                                                                                                                                                                                                                                                            | rrupt Flag.                  | ·                           |  |  |
|     |            | 0: ADC0 Window Comparison cleared.                                                                                                                                                                                                                                                                                                                                                                  | Data match has not occurre   | ed since this flag was last |  |  |
|     |            | 1: ADC0 Window Comparison                                                                                                                                                                                                                                                                                                                                                                           | Data match has occurred.     |                             |  |  |
| 2:0 | AD0CM[2:0] | ADC0 Start of Conversion M                                                                                                                                                                                                                                                                                                                                                                          | ode Select.                  |                             |  |  |
|     |            | 000: ADC0 start-of-conversion source is write of 1 to AD0BUSY.                                                                                                                                                                                                                                                                                                                                      |                              |                             |  |  |
|     |            | 001: ADC0 start-of-conversion                                                                                                                                                                                                                                                                                                                                                                       | source is overflow of Timer  | r 0.                        |  |  |
|     |            | 010: ADC0 start-of-conversion                                                                                                                                                                                                                                                                                                                                                                       | source is overflow of Timer  | 1 2.                        |  |  |
|     |            | 100: ADC0 start-of-conversion                                                                                                                                                                                                                                                                                                                                                                       | source is rising edge of ext | ternal CNVSTR.              |  |  |
|     | 1          |                                                                                                                                                                                                                                                                                                                                                                                                     |                              |                             |  |  |





Figure 13.2. Auto-Scan Example

### 13.4. CS0 Comparator

The CS0 comparator compares the latest capacitive sense conversion result with the value stored in CS0THH:CS0THL. If the result is less than or equal to the stored value, the CS0CMPF bit(CS0CN:0) is set to 0. If the result is greater than the stored value, CS0CMPF is set to 1.

If the CS0 conversion accumulator is configured to accumulate multiple conversions, a comparison will not be made until the last conversion has been accumulated.

An interrupt will be generated if CS0 greater-than comparator interrupts are enabled by setting the ECS-GRT bit (EIE2.1) when the comparator sets CS0CMPF to 1.

If auto-scan is running when the comparator sets the CS0CMPF bit, no further auto-scan initiated conversions will start until firmware sets CS0BUSY to 1.

A CS0 greater-than comparator event can wake a device from suspend mode. This feature is useful in systems configured to continuously sample one or more capacitive sense channels. The device will remain in the low-power suspend state until the captured value of one of the scanned channels causes a CS0 greater-than comparator event to occur. It is not necessary to have CS0 comparator interrupts enabled in order to wake a device from suspend with a greater-than event.

**Note:** On waking from suspend mode due to a CS0 greater-than comparator event, the CS0CN register should be accessed only after at least two system clock cycles have elapsed.

For a summary of behavior with different CS0 comparator, auto-scan, and auto accumulator settings, please see Table 13.1.



### **13.6. Capacitive Sense Multiplexer**

The input multiplexer can be controlled through two methods. The CSOMX register can be written to through firmware, or the register can be configured automatically using the modules auto-scan functionality (see "13.3. Automatic Scanning").



Figure 13.3. CS0 Multiplexer Block Diagram



## 14. CIP-51 Microcontroller

The MCU system controller core is the CIP-51 microcontroller. The CIP-51 is fully compatible with the MCS-51<sup>™</sup> instruction set; standard 803x/805x assemblers and compilers can be used to develop software. The MCU family has a superset of all the peripherals included with a standard 8051. The CIP-51 also includes on-chip debug hardware (see description in Section 30), and interfaces directly with the analog and digital subsystems providing a complete data acquisition or control-system solution in a single integrated circuit.

The CIP-51 Microcontroller core implements the standard 8051 organization and peripherals as well as additional custom peripherals and functions to extend its capability (see Figure 14.1 for a block diagram). The CIP-51 includes the following features:

- Fully Compatible with MCS-51 Instruction Set
- 25 MIPS Peak Throughput with 25 MHz Clock
- 0 to 25 MHz Clock Frequency
- Extended Interrupt Handler

- Reset Input
- Power Management Modes
- On-chip Debug Logic
- Program and Data Memory Security

#### Performance

The CIP-51 employs a pipelined architecture that greatly increases its instruction throughput over the standard 8051 architecture. In a standard 8051, all instructions except for MUL and DIV take 12 or 24 system clock cycles to execute, and usually have a maximum system clock of 12 MHz. By contrast, the CIP-51 core executes 70% of its instructions in one or two system clock cycles, with no instructions taking more than eight system clock cycles.



Figure 14.1. CIP-51 Block Diagram



| Mnemonic Description  |                                          |   | Clock<br>Cycles |  |  |  |  |  |
|-----------------------|------------------------------------------|---|-----------------|--|--|--|--|--|
| Arithmetic Operations |                                          |   |                 |  |  |  |  |  |
| ADD A. Rn             | Add register to A                        | 1 | 1               |  |  |  |  |  |
| ADD A, direct         | Add direct byte to A                     | 2 | 2               |  |  |  |  |  |
| ADD A. @Ri            | Add indirect RAM to A                    | 1 | 2               |  |  |  |  |  |
| ADD A #data           | Add immediate to A                       | 2 | 2               |  |  |  |  |  |
| ADDC A. Rn            | Add register to A with carry             | 1 | 1               |  |  |  |  |  |
| ADDC A. direct        | Add direct byte to A with carry          | 2 | 2               |  |  |  |  |  |
| ADDC A. @Ri           | Add indirect RAM to A with carry         | 1 | 2               |  |  |  |  |  |
| ADDC A, #data         | Add immediate to A with carry            | 2 | 2               |  |  |  |  |  |
| SUBB A, Rn            | Subtract register from A with borrow     | 1 | 1               |  |  |  |  |  |
| SUBB A, direct        | Subtract direct byte from A with borrow  | 2 | 2               |  |  |  |  |  |
| SUBB A, @Ri           | Subtract indirect RAM from A with borrow | 1 | 2               |  |  |  |  |  |
| SUBB A, #data         | Subtract immediate from A with borrow    | 2 | 2               |  |  |  |  |  |
| INC A                 | Increment A                              | 1 | 1               |  |  |  |  |  |
| INC Rn                | Increment register                       | 1 | 1               |  |  |  |  |  |
| INC direct            | Increment direct byte                    | 2 | 2               |  |  |  |  |  |
| INC @Ri               | Increment indirect RAM                   | 1 | 2               |  |  |  |  |  |
| DEC A                 | Decrement A                              | 1 | 1               |  |  |  |  |  |
| DEC Rn                | Decrement register                       | 1 | 1               |  |  |  |  |  |
| DEC direct            | Decrement direct byte                    | 2 | 2               |  |  |  |  |  |
| DEC @Ri               | Decrement indirect RAM                   | 1 | 2               |  |  |  |  |  |
| INC DPTR              | Increment Data Pointer                   | 1 | 1               |  |  |  |  |  |
| MUL AB                | Multiply A and B                         | 1 | 4               |  |  |  |  |  |
| DIV AB                | Divide A by B                            | 1 | 8               |  |  |  |  |  |
| DA A                  | Decimal adjust A                         | 1 | 1               |  |  |  |  |  |
| Logical Operations    |                                          | • |                 |  |  |  |  |  |
| ANL A, Rn             | AND Register to A                        | 1 | 1               |  |  |  |  |  |
| ANL A, direct         | AND direct byte to A                     | 2 | 2               |  |  |  |  |  |
| ANL A, @Ri            | AND indirect RAM to A                    | 1 | 2               |  |  |  |  |  |
| ANL A, #data          | AND immediate to A                       | 2 | 2               |  |  |  |  |  |
| ANL direct, A         | AND A to direct byte                     | 2 | 2               |  |  |  |  |  |
| ANL direct, #data     | AND immediate to direct byte             | 3 | 3               |  |  |  |  |  |
| ORL A, Rn             | OR Register to A                         | 1 | 1               |  |  |  |  |  |
| ORL A, direct         | OR direct byte to A                      | 2 | 2               |  |  |  |  |  |
| ORL A, @Ri            | OR indirect RAM to A                     | 1 | 2               |  |  |  |  |  |
| ORL A, #data          | OR immediate to A                        | 2 | 2               |  |  |  |  |  |
| ORL direct, A         | OR A to direct byte                      | 2 | 2               |  |  |  |  |  |
| ORL direct, #data     | OR immediate to direct byte              | 3 | 3               |  |  |  |  |  |
| XRL A, Rn             | Exclusive-OR Register to A               | 1 | 1               |  |  |  |  |  |
| XRL A, direct         | Exclusive-OR direct byte to A            | 2 | 2               |  |  |  |  |  |
| XRL A, @Ri            | Exclusive-OR indirect RAM to A           | 1 | 2               |  |  |  |  |  |
| XRL A, #data          | Exclusive-OR immediate to A              | 2 | 2               |  |  |  |  |  |
| XRL direct, A         | Exclusive-OR A to direct byte            | 2 | 2               |  |  |  |  |  |

Table 14.1. CIP-51 Instruction Set Summary



| Mnemonic             | nonic Description                                   |   |     |
|----------------------|-----------------------------------------------------|---|-----|
| ANL C, bit           | AND direct bit to Carry                             | 2 | 2   |
| ANL C, /bit          | AND complement of direct bit to Carry               | 2 | 2   |
| ORL C, bit           | OR direct bit to carry                              | 2 | 2   |
| ORL C, /bit          | OR complement of direct bit to Carry                | 2 | 2   |
| MOV C, bit           | Move direct bit to Carry                            | 2 | 2   |
| MOV bit, C           | Move Carry to direct bit                            | 2 | 2   |
| JC rel               | Jump if Carry is set                                | 2 | 2/3 |
| JNC rel              | Jump if Carry is not set                            | 2 | 2/3 |
| JB bit, rel          | Jump if direct bit is set                           | 3 | 3/4 |
| JNB bit, rel         | Jump if direct bit is not set                       | 3 | 3/4 |
| JBC bit, rel         | Jump if direct bit is set and clear bit             | 3 | 3/4 |
| Program Branching    | ·                                                   |   |     |
| ACALL addr11         | Absolute subroutine call                            | 2 | 3   |
| LCALL addr16         | Long subroutine call                                | 3 | 4   |
| RET                  | Return from subroutine                              | 1 | 5   |
| RETI                 | Return from interrupt                               | 1 | 5   |
| AJMP addr11          | Absolute jump                                       | 2 | 3   |
| LJMP addr16          | Long jump                                           | 3 | 4   |
| SJMP rel             | Short jump (relative address)                       | 2 | 3   |
| JMP @A+DPTR          | Jump indirect relative to DPTR                      | 1 | 3   |
| JZ rel               | Jump if A equals zero                               | 2 | 2/3 |
| JNZ rel              | Jump if A does not equal zero                       | 2 | 2/3 |
| CJNE A, direct, rel  | Compare direct byte to A and jump if not equal      | 3 | 4/5 |
| CJNE A, #data, rel   | Compare immediate to A and jump if not equal        | 3 | 3/4 |
| CJNE Rn, #data, rel  | Compare immediate to Register and jump if not equal | 3 | 3/4 |
| CJNE @Ri, #data, rel | Compare immediate to indirect and jump if not equal | 3 | 4/5 |
| DJNZ Rn, rel         | Decrement Register and jump if not zero             | 2 | 2/3 |
| DJNZ direct, rel     | Decrement direct byte and jump if not zero          | 3 | 3/4 |
| NOP                  | No operation                                        | 1 | 1   |

| Table 14.1. | <b>CIP-51</b> | Instruction Se | t Summar  | v          | (Continued)  |
|-------------|---------------|----------------|-----------|------------|--------------|
|             | 0             |                | e o a mai | <i>,</i> , | (0011111404) |



## SFR Definition 20.1. PCON: Power Control

| Bit   | 7 | 6 | 5 | 4    | 3    | 2 | 1 | 0 |
|-------|---|---|---|------|------|---|---|---|
| Name  |   |   |   | STOP | IDLE |   |   |   |
| Туре  |   |   |   | R/W  | R/W  |   |   |   |
| Reset | 0 | 0 | 0 | 0    | 0    | 0 | 0 | 0 |

SFR Address = 0x87

| Bit | Name    | Function                                                                                                                                      |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2 | GF[5:0] | General Purpose Flags 5–0.                                                                                                                    |
|     |         | These are general purpose flags for use under software control.                                                                               |
| 1   | STOP    | Stop Mode Select.                                                                                                                             |
|     |         | Setting this bit will place the CIP-51 in Stop mode. This bit will always be read as 0.                                                       |
|     |         | 1: CPU goes into Stop mode (internal oscillator stopped).                                                                                     |
| 0   | IDLE    | IDLE: Idle Mode Select.                                                                                                                       |
|     |         | Setting this bit will place the CIP-51 in Idle mode. This bit will always be read as 0.                                                       |
|     |         | 1: CPU goes into Idle mode. (Shuts off clock to CPU, but clock to Timers, Interrupts, Serial Ports, and Analog Peripherals are still active.) |



### 21.1. Power-On Reset

During power-up, the device is held in a reset state and the  $\overline{RST}$  pin is driven low until V<sub>DD</sub> settles above V<sub>RST</sub>. A delay occurs before the device is released from reset; the delay decreases as the V<sub>DD</sub> ramp time increases (V<sub>DD</sub> ramp time is defined as how fast V<sub>DD</sub> ramps from 0 V to V<sub>RST</sub>). Figure 21.2. plots the power-on and V<sub>DD</sub> monitor reset timing. The maximum V<sub>DD</sub> ramp time is 1 ms; slower ramp times may cause the device to be released from reset before V<sub>DD</sub> reaches the V<sub>RST</sub> level. For ramp times less than 1 ms, the power-on reset delay (T<sub>PORDelay</sub>) is typically less than 10 ms.

On exit from a power-on reset, the PORSF flag (RSTSRC.1) is set by hardware to logic 1. When PORSF is set, all of the other reset flags in the RSTSRC Register are indeterminate (PORSF is cleared by all other resets). Since all resets cause program execution to begin at the same location (0x0000) software can read the PORSF flag to determine if a power-up was the cause of reset. The content of internal data memory should be assumed to be undefined after a power-on reset. The V<sub>DD</sub> monitor is enabled and selected as a reset source following a power-on reset.



Figure 21.2. Power-On and V<sub>DD</sub> Monitor Reset Timing



### 22.2. Programmable Internal High-Frequency (H-F) Oscillator

All C8051F80x-83x devices include a programmable internal high-frequency oscillator that defaults as the system clock after a system reset. The internal oscillator period can be adjusted via the OSCICL register as defined by SFR Definition 22.2.

On C8051F80x-83x devices, OSCICL is factory calibrated to obtain a 24.5 MHz base frequency.

The internal oscillator output frequency may be divided by 1, 2, 4, or 8, as defined by the IFCN bits in register OSCICN. The divide value defaults to 8 following a reset.

The precision oscillator supports a spread spectrum mode which modulates the output frequency in order to reduce the EMI generated by the system. When enabled (SSE = 1), the oscillator output frequency is modulated by a stepped triangle wave whose frequency is equal to the oscillator frequency divided by 384 (63.8 kHz using the factory calibration). The maximum deviation from the center frequency is  $\pm 0.75\%$ . The output frequency updates occur every 32 cycles and the step size is typically 0.25% of the center frequency.

#### SFR Definition 22.2. OSCICL: Internal H-F Oscillator Calibration

| Bit   | 7           | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|-------|-------------|--------|--------|--------|--------|--------|--------|--------|
| Name  | OSCICL[6:0] |        |        |        |        |        |        |        |
| Туре  |             | R/W    |        |        |        |        |        |        |
| Reset | Varies      | Varies | Varies | Varies | Varies | Varies | Varies | Varies |

SFR Address = 0xB3

| Bit | Name        | Function                                                                                                                                                                                                                                                                                                  |
|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:0 | OSCICL[7:0] | Internal Oscillator Calibration Bits.                                                                                                                                                                                                                                                                     |
|     |             | These bits determine the internal oscillator period. When set to 00000000b, the H-F oscillator operates at its fastest setting. When set to 1111111b, the H-F oscillator operates at its slowest setting. The reset value is factory calibrated to generate an internal oscillator frequency of 24.5 MHz. |





Figure 23.4. Priority Crossbar Decoder Potential Pin Assignments



## SFR Definition 23.1. XBR0: Port I/O Crossbar Register 0

| Bit   | 7 | 6 | 5     | 4    | 3      | 2     | 1     | 0     |
|-------|---|---|-------|------|--------|-------|-------|-------|
| Name  |   |   | CP0AE | CP0E | SYSCKE | SMB0E | SPI0E | URT0E |
| Туре  | R | R | R/W   | R/W  | R/W    | R/W   | R/W   | R/W   |
| Reset | 0 | 0 | 0     | 0    | 0      | 0     | 0     | 0     |

SFR Address = 0xE1

| Bit | Name   | Function                                                                             |
|-----|--------|--------------------------------------------------------------------------------------|
| 7:6 | Unused | Read = 00b. Write = don't care.                                                      |
| 5   | CP0AE  | Comparator0 Asynchronous Output Enable.                                              |
|     |        | 0: Asynchronous CP0 unavailable at Port pin.                                         |
|     |        | 1: Asynchronous CP0 routed to Port pin.                                              |
| 4   | CP0E   | Comparator0 Output Enable.                                                           |
|     |        | 0: CP0 unavailable at Port pin.                                                      |
|     |        | 1: CP0 routed to Port pin.                                                           |
| 3   | SYSCKE | SYSCLK Output Enable.                                                                |
|     |        | 0: SYSCLK unavailable at Port pin.                                                   |
|     |        | 1: SYSCLK output routed to Port pin.                                                 |
| 2   | SMB0E  | SMBus I/O Enable.                                                                    |
|     |        | 0: SMBus I/O unavailable at Port pins.                                               |
|     |        | 1: SMBus I/O routed to Port pins.                                                    |
| 1   | SPI0E  | SPI I/O Enable.                                                                      |
|     |        | 0: SPI I/O unavailable at Port pins.                                                 |
|     |        | 1: SPI I/O routed to Port pins. Note that the SPI can be assigned either 3 or 4 GPIO |
|     |        |                                                                                      |
| 0   | URIOE  | UART I/O Output Enable.                                                              |
|     |        | 0: UART I/O unavailable at Port pin.                                                 |
|     |        | 1: UART TXU, KXU routed to Port pins PU.4 and PU.5.                                  |



## SFR Definition 24.2. CRC0IN: CRC Data Input

| Bit   | 7           | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-------------|---|---|---|---|---|---|---|
| Name  | CRC0IN[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W         |   |   |   |   |   |   |   |
| Reset | 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|       |             |   |   |   |   |   |   |   |

SFR Address = 0xDD

| Bit | Name        | Function                                                                                                                                              |
|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CRC0IN[7:0] | CRC0 Data Input.                                                                                                                                      |
|     |             | Each write to CRC0IN results in the written data being computed into the existing CRC result according to the CRC algorithm described in Section 24.1 |

## SFR Definition 24.3. CRC0DATA: CRC Data Output

| Bit   | 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|--------------|---|---|---|---|---|---|---|
| Name  | CRC0DAT[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W          |   |   |   |   |   |   |   |
| Reset | 0            | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

SFR Address = 0xDE

| Bit | Name         | Function                                                                                                                            |
|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CRC0DAT[7:0] | CRC0 Data Output.                                                                                                                   |
|     |              | Each read or write performed on CRC0DAT targets the CRC result bits pointed to by the CRC0 Result Pointer (CRC0PNT bits in CRC0CN). |



is set. While the SPI0 master transfers data to a slave on the MOSI line, the addressed SPI slave device simultaneously transfers the contents of its shift register to the SPI master on the MISO line in a full-duplex operation. Therefore, the SPIF flag serves as both a transmit-complete and receive-data-ready flag. The data byte received from the slave is transferred MSB-first into the master's shift register. When a byte is fully shifted into the register, it is moved to the receive buffer where it can be read by the processor by reading SPI0DAT.

When configured as a master, SPI0 can operate in one of three different modes: multi-master mode, 3-wire single-master mode, and 4-wire single-master mode. The default, multi-master mode is active when NSS-MD1 (SPI0CN.3) = 0 and NSSMD0 (SPI0CN.2) = 1. In this mode, NSS is an input to the device, and is used to disable the master SPI0 when another master is accessing the bus. When NSS is pulled low in this mode, MSTEN (SPI0CN.6) and SPIEN (SPI0CN.0) are set to 0 to disable the SPI master device, and a Mode Fault is generated (MODF, SPI0CN.5 = 1). Mode Fault will generate an interrupt if enabled. SPI0 must be manually re-enabled in software under these circumstances. In multi-master systems, devices will typically default to being slave devices while they are not acting as the system master device. In multi-master mode, slave devices can be addressed individually (if needed) using general-purpose I/O pins. Figure 25.2 shows a connection diagram between two master devices in multiple-master mode.

3-wire single-master mode is active when NSSMD1 (SPI0CN.3) = 0 and NSSMD0 (SPI0CN.2) = 0. In this mode, NSS is not used, and is not mapped to an external port pin through the crossbar. Any slave devices that must be addressed in this mode should be selected using general-purpose I/O pins. Figure 25.3 shows a connection diagram between a master device in 3-wire master mode and a slave device.

4-wire single-master mode is active when NSSMD1 (SPI0CN.3) = 1. In this mode, NSS is configured as an output pin, and can be used as a slave-select signal for a single SPI device. In this mode, the output value of NSS is controlled (in software) with the bit NSSMD0 (SPI0CN.2). Additional slave devices can be addressed using general-purpose I/O pins. Figure 25.4 shows a connection diagram for a master device in 4-wire master mode and two slave devices.



Figure 25.2. Multiple-Master Mode Connection Diagram



Figure 25.3. 3-Wire Single Master and 3-Wire Single Slave Mode Connection Diagram



All transactions are initiated by a master, with one or more addressed slave devices as the target. The master generates the START condition and then transmits the slave address and direction bit. If the transaction is a WRITE operation from the master to the slave, the master transmits the data a byte at a time waiting for an ACK from the slave at the end of each byte. For READ operations, the slave transmits the data waiting for an ACK from the master at the end of each byte. At the end of the data transfer, the master generates a STOP condition to terminate the transaction and free the bus. Figure 26.3 illustrates a typical SMBus transaction.



Figure 26.3. SMBus Transaction

#### 26.3.1. Transmitter Vs. Receiver

On the SMBus communications interface, a device is the "transmitter" when it is sending an address or data byte to another device on the bus. A device is a "receiver" when an address or data byte is being sent to it from another device on the bus. The transmitter controls the SDA line during the address or data byte. After each byte of address or data information is sent by the transmitter, the receiver sends an ACK or NACK bit during the ACK phase of the transfer, during which time the receiver controls the SDA line.

#### 26.3.2. Arbitration

A master may start a transfer only if the bus is free. The bus is free after a STOP condition or after the SCL and SDA lines remain high for a specified time (see Section "26.3.5. SCL High (SMBus Free) Timeout" on page 183). In the event that two or more devices attempt to begin a transfer at the same time, an arbitration scheme is employed to force one master to give up the bus. The master devices continue transmitting until one attempts a HIGH while the other transmits a LOW. Since the bus is open-drain, the bus will be pulled LOW. The master attempting the HIGH will detect a LOW SDA and lose the arbitration. The winning master continues its transmission without interruption; the losing master becomes a slave and receives the rest of the transfer if addressed. This arbitration scheme is non-destructive: one device always wins, and no data is lost.

#### 26.3.3. Clock Low Extension

SMBus provides a clock synchronization mechanism, similar to I2C, which allows devices with different speed capabilities to coexist on the bus. A clock-low extension is used during a transfer in order to allow slower slave devices to communicate with faster masters. The slave may temporarily hold the SCL line LOW to extend the clock low period, effectively decreasing the serial clock frequency.

#### 26.3.4. SCL Low Timeout

If the SCL line is held low by a slave device on the bus, no further communication is possible. Furthermore, the master cannot force the SCL line high to correct the error condition. To solve this problem, the SMBus protocol specifies that devices participating in a transfer must detect any clock cycle held low longer than 25 ms as a "timeout" condition. Devices that have detected the timeout condition must reset the communication no later than 10 ms after detecting the timeout condition.

When the SMBTOE bit in SMB0CF is set, Timer 3 is used to detect SCL low timeouts. Timer 3 is forced to reload when SCL is high, and allowed to count when SCL is low. With Timer 3 enabled and configured to



### 27.2. Operational Modes

UART0 provides standard asynchronous, full duplex communication. The UART mode (8-bit or 9-bit) is selected by the S0MODE bit (SCON0.7). Typical UART connection options are shown in Figure 27.3.



Figure 27.3. UART Interconnect Diagram

#### 27.2.1. 8-Bit UART

8-Bit UART mode uses a total of 10 bits per data byte: one start bit, eight data bits (LSB first), and one stop bit. Data are transmitted LSB first from the TX0 pin and received at the RX0 pin. On receive, the eight data bits are stored in SBUF0 and the stop bit goes into RB80 (SCON0.2).

Data transmission begins when software writes a data byte to the SBUF0 register. The TI0 Transmit Interrupt Flag (SCON0.1) is set at the end of the transmission (the beginning of the stop-bit time). Data reception can begin any time after the REN0 Receive Enable bit (SCON0.4) is set to logic 1. After the stop bit is received, the data byte will be loaded into the SBUF0 receive register if the following conditions are met: RI0 must be logic 0, and if MCE0 is logic 1, the stop bit must be logic 1. In the event of a receive data overrun, the first received 8 bits are latched into the SBUF0 receive register and the following overrun data bits are lost.

If these conditions are met, the eight bits of data is stored in SBUF0, the stop bit is stored in RB80 and the RI0 flag is set. If these conditions are not met, SBUF0 and RB80 will not be loaded and the RI0 flag will not be set. An interrupt will occur if enabled when either TI0 or RI0 is set.



Figure 27.4. 8-Bit UART Timing Diagram









## SFR Definition 28.9. TMR2RLL: Timer 2 Reload Register Low Byte

| Bit   | 7                  | 6         | 5                                 | 4 | 3 | 2 | 1 | 0 |
|-------|--------------------|-----------|-----------------------------------|---|---|---|---|---|
| Nam   | me TMR2RLL[7:0]    |           |                                   |   |   |   |   |   |
| Тур   | R/W                |           |                                   |   |   |   |   |   |
| Rese  | et <sup>0</sup>    | 0         | 0                                 | 0 | 0 | 0 | 0 | 0 |
| SFR A | SFR Address = 0xCA |           |                                   |   |   |   |   |   |
| Bit   | Name               |           | Function                          |   |   |   |   |   |
| 7:0   | TMR2RLL[7:0]       | Timer 2 F | Timer 2 Reload Register Low Byte. |   |   |   |   |   |

TMR2RLL holds the low byte of the reload value for Timer 2.

## SFR Definition 28.10. TMR2RLH: Timer 2 Reload Register High Byte

| Bit                | 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------------|--------------|---|---|---|---|---|---|---|
| Name               | TMR2RLH[7:0] |   |   |   |   |   |   |   |
| Туре               | R/W          |   |   |   |   |   |   |   |
| Reset              | 0            | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| SFR Address = 0xCB |              |   |   |   |   |   |   |   |

| Bi | it | Name         | Function                                                     |
|----|----|--------------|--------------------------------------------------------------|
| 7: | 0  | TMR2RLH[7:0] | Timer 2 Reload Register High Byte.                           |
|    |    |              | TMR2RLH holds the high byte of the reload value for Timer 2. |



## 30. C2 Interface

C8051F80x-83x devices include an on-chip Silicon Labs 2-Wire (C2) debug interface to allow Flash programming and in-system debugging with the production part installed in the end application. The C2 interface operates using only two pins: a bi-directional data signal (C2D), and a clock input (C2CK). See the C2 Interface Specification for details on the C2 protocol.

### **30.1. C2 Interface Registers**

The following describes the C2 registers necessary to perform Flash programming functions through the C2 interface. All C2 registers are accessed through the C2 interface as described in the C2 Interface Specification.

#### C2 Register Definition 30.1. C2ADD: C2 Address

| Bit   | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|------------|---|---|---|---|---|---|---|
| Name  | C2ADD[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W        |   |   |   |   |   |   |   |
| Reset | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit   | Name                   |                                                                                        |                                                                                     | Function                                          |  |  |  |  |  |
|-------|------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------|--|--|--|--|--|
| 7:0   | C2ADD[7:0]             | C2 Address.                                                                            |                                                                                     |                                                   |  |  |  |  |  |
|       |                        | The C2ADD register is accessed via the C2 interface to select the target Data register |                                                                                     |                                                   |  |  |  |  |  |
|       |                        | for C2 Data Read and Data Write commands.                                              |                                                                                     |                                                   |  |  |  |  |  |
|       |                        | Address                                                                                | dress Name Description                                                              |                                                   |  |  |  |  |  |
|       |                        | 0x00                                                                                   | DEVICEID                                                                            | Selects the Device ID Register (read only)        |  |  |  |  |  |
|       |                        | 0x01                                                                                   | REVID                                                                               | Selects the Revision ID Register (read only)      |  |  |  |  |  |
|       |                        | 0x02                                                                                   | FPCTL                                                                               | Selects the C2 Flash Programming Control Register |  |  |  |  |  |
|       |                        | 0xBF                                                                                   | FPDAT                                                                               | Selects the C2 Flash Data Register                |  |  |  |  |  |
|       |                        | 0xD2                                                                                   | CRC0AUTO*                                                                           | Selects the CRC0AUTO Register                     |  |  |  |  |  |
|       |                        | 0xD3                                                                                   | CRC0CNT*                                                                            | Selects the CRC0CNT Register                      |  |  |  |  |  |
|       |                        | 0xCE                                                                                   | CRC0CN*                                                                             | Selects the CRC0CN Register                       |  |  |  |  |  |
|       |                        | 0xDE                                                                                   | CRC0DATA*                                                                           | Selects the CRC0DATA Register                     |  |  |  |  |  |
|       |                        | 0xCF                                                                                   | CRC0FLIP*                                                                           | Selects the CRC0FLIP Register                     |  |  |  |  |  |
|       |                        | 0xDD                                                                                   | CRC0IN*                                                                             | Selects the CRC0IN Register                       |  |  |  |  |  |
| *Note | CRC register page 159. | s and functio                                                                          | and functions are described in Section "24. Cyclic Redundancy Check Unit (CRC0)" on |                                                   |  |  |  |  |  |

