# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                             |
|----------------------------|-----------------------------------------------------------------|
| Core Processor             | 8051                                                            |
| Core Size                  | 8-Bit                                                           |
| Speed                      | 25MHz                                                           |
| Connectivity               | SMBus (2-Wire/I <sup>2</sup> C), SPI, UART/USART                |
| Peripherals                | POR, PWM, Temp Sensor, WDT                                      |
| Number of I/O              | 13                                                              |
| Program Memory Size        | 8KB (8K x 8)                                                    |
| Program Memory Type        | FLASH                                                           |
| EEPROM Size                | -                                                               |
| RAM Size                   | 512 x 8                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                     |
| Data Converters            | A/D 12x10b                                                      |
| Oscillator Type            | Internal                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                               |
| Mounting Type              | Surface Mount                                                   |
| Package / Case             | 16-SOIC (0.154", 3.90mm Width)                                  |
| Supplier Device Package    | 16-SOIC                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f817-gsr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 7.2. Electrical Characteristics

#### **Table 7.2. Global Electrical Characteristics**

-40 to +85 °C, 25 MHz system clock unless otherwise specified.

| Parameter                                                             | Conditions                                                                                                                                                                                                                                                                                                                               | Min | Тур                                    | Max                  | Units                      |
|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------|----------------------|----------------------------|
| Supply Voltage                                                        |                                                                                                                                                                                                                                                                                                                                          | 1.8 | 3.0                                    | 3.6                  | V                          |
| Digital Supply Current with<br>CPU Active (Normal Mode <sup>1</sup> ) | $\begin{split} V_{DD} &= 1.8 \text{ V, Clock} = 25 \text{ MHz} \\ V_{DD} &= 1.8 \text{ V, Clock} = 1 \text{ MHz} \\ V_{DD} &= 1.8 \text{ V, Clock} = 32 \text{ kHz} \\ V_{DD} &= 3.0 \text{ V, Clock} = 25 \text{ MHz} \\ V_{DD} &= 3.0 \text{ V, Clock} = 1 \text{ MHz} \\ V_{DD} &= 3.0 \text{ V, Clock} = 32 \text{ kHz} \end{split}$ |     | 4.6<br>1.2<br>135<br>5.5<br>1.3<br>150 | 6.0<br>—<br>6.5<br>— | mA<br>mA<br>μA<br>mA<br>μA |
| Digital Supply Current with<br>CPU Inactive (Idle Mode <sup>1</sup> ) | $\begin{split} V_{DD} &= 1.8 \text{ V, Clock} = 25 \text{ MHz} \\ V_{DD} &= 1.8 \text{ V, Clock} = 1 \text{ MHz} \\ V_{DD} &= 1.8 \text{ V, Clock} = 32 \text{ kHz} \\ V_{DD} &= 3.0 \text{ V, Clock} = 25 \text{ MHz} \\ V_{DD} &= 3.0 \text{ V, Clock} = 1 \text{ MHz} \\ V_{DD} &= 3.0 \text{ V, Clock} = 32 \text{ kHz} \end{split}$ |     | 2<br>190<br>2.3<br>335<br>115          | 2.6<br>—<br>2.8<br>— | mA<br>μA<br>μA<br>mA<br>μA |
| Digital Supply Current<br>(shutdown)                                  | Oscillator not running (stop mode),<br>Internal Regulator Off, 25 °C                                                                                                                                                                                                                                                                     |     | 0.5                                    | 2                    | μA                         |
|                                                                       | Oscillator not running (stop or suspend mode), Internal Regulator On, 25 °C                                                                                                                                                                                                                                                              | _   | 105                                    | 140                  | μA                         |
| Digital Supply RAM Data<br>Retention Voltage                          |                                                                                                                                                                                                                                                                                                                                          |     | 1.3                                    | _                    | V                          |
| Specified Operating Tempera-<br>ture Range                            |                                                                                                                                                                                                                                                                                                                                          | -40 | _                                      | +85                  | °C                         |
| SYSCLK (system clock<br>frequency)                                    | See Note 2                                                                                                                                                                                                                                                                                                                               | 0   | _                                      | 25                   | MHz                        |
| Tsysl (SYSCLK low time)                                               |                                                                                                                                                                                                                                                                                                                                          | 18  | _                                      | —                    | ns                         |
| Tsysh (SYSCLK high time)                                              |                                                                                                                                                                                                                                                                                                                                          | 18  | -                                      | _                    | ns                         |
| Notes:                                                                |                                                                                                                                                                                                                                                                                                                                          |     |                                        |                      |                            |

1. Includes bias current for internal voltage regulator.

2. SYSCLK must be at least 32 kHz to enable debugging.



#### **Table 7.6. Flash Electrical Characteristics**

| Parameter                                          | Conditions                            | Min   | Тур   | Max | Units  |
|----------------------------------------------------|---------------------------------------|-------|-------|-----|--------|
| Flash Size (Note 1)                                | C8051F80x and C8051F810/1             |       | 16384 | 1   | bytes  |
|                                                    | C8051F812/3/4/5/6/7/8/9 and C8051F82x |       | 8192  |     | bytes  |
|                                                    | C8051F830/1/2/3/4/5                   |       | 4096  |     | bytes  |
| Endurance (Erase/Write)                            |                                       | 10000 | —     |     | cycles |
| Erase Cycle Time                                   | 25 MHz Clock                          | 15    | 20    | 26  | ms     |
| Write Cycle Time                                   | 25 MHz Clock                          | 15    | 20    | 26  | μs     |
| Clock Speed during Flash<br>Write/Erase Operations |                                       | 1     | —     | —   | MHz    |
| Note: Includes Security Lock Byt                   | ie.                                   |       |       |     |        |

#### Table 7.7. Internal High-Frequency Oscillator Electrical Characteristics

 $V_{DD}$  = 1.8 to 3.6 V;  $T_A$  = -40 to +85 °C unless otherwise specified. Use factory-calibrated settings.

| Parameter                 | Conditions                      | Min | Тур  | Мах | Units |
|---------------------------|---------------------------------|-----|------|-----|-------|
| Oscillator Frequency      | IFCN = 11b                      | 24  | 24.5 | 25  | MHz   |
| Oscillator Supply Current | 25 °C, V <sub>DD</sub> = 3.0 V, | _   | 350  | 650 | μA    |
|                           | OSCICN.7 = 1,                   |     |      |     |       |
|                           | OCSICN.5 = 0                    |     |      |     |       |

#### **Table 7.8. Capacitive Sense Electrical Characteristics**

 $V_{DD}$  = 1.8 to 3.6 V;  $T_A$  = -40 to +85 °C unless otherwise specified.

| Parameter                       | Conditions                                  | Min | Тур | Max | Units |
|---------------------------------|---------------------------------------------|-----|-----|-----|-------|
| Conversion Time                 | Single Conversion                           | 26  | 38  | 50  | μs    |
| Capacitance per Code            |                                             | —   | 1   | —   | fF    |
| External Capacitive Load        |                                             | —   | —   | 45  | pF    |
| Quantization Noise <sup>1</sup> | RMS                                         | —   | 3   | _   | fF    |
|                                 | Peak-to-Peak                                | —   | 20  | —   | fF    |
| Supply Current                  | CS module bias current, 25 °C               | —   | 40  | 60  | μA    |
|                                 | CS module alone, maximum code output, 25 °C | —   | 75  | 105 | μA    |
|                                 | Wake-on-CS Threshold <sup>2</sup> , 25 °C   | —   | 150 | 165 | μA    |

Notes:

1. RMS Noise is equivalent to one standard deviation. Peak-to-peak noise encompasses ±3.3 standard deviations.

2. Includes only current from regulator, CS module, and MCU in suspend mode.



#### Table 7.10. Power Management Electrical Characteristics

 $V_{DD}$  = 1.8 to 3.6 V;  $T_A$  = -40 to +85 °C unless otherwise specified. Use factory-calibrated settings.

| Parameter                 | Conditions | Min | Тур | Max | Units   |
|---------------------------|------------|-----|-----|-----|---------|
| Idle Mode Wake-Up Time    |            | 2   |     | 3   | SYSCLKs |
| Suspend Mode Wake-up Time |            | _   | 500 |     | ns      |

#### Table 7.11. Temperature Sensor Electrical Characteristics

 $V_{DD}$  = 3.0 V, -40 to +85 °C unless otherwise specified.

| Parameter                          | Conditions            | Min   | Тур  | Max   | Units |
|------------------------------------|-----------------------|-------|------|-------|-------|
| Linearity                          | 1                     | [ _ ' | 1    | [ _ ] | °C    |
| Slope                              |                       | [     | 2.43 |       | mV/°C |
| Slope Error*                       | 1                     | [     | ±45  |       | µV/°C |
| Offset                             | Temp = 0 °C           | ['    | 873  |       | mV    |
| Offset Error*                      | Temp = 0 °C           | [     | 14.5 |       | mV    |
| *Note: Represents one standard dev | iation from the mean. |       |      |       |       |

#### Table 7.12. Voltage Reference Electrical Characteristics

 $V_{DD}$  = 1.8 to 3.6 V; -40 to +85 °C unless otherwise specified.

| Parameter           | Min                                             | Тур  | Max  | Units           |    |  |  |  |  |  |  |
|---------------------|-------------------------------------------------|------|------|-----------------|----|--|--|--|--|--|--|
| In                  | Internal High Speed Reference (REFSL[1:0] = 11) |      |      |                 |    |  |  |  |  |  |  |
| Output Voltage      | 25 °C ambient                                   | 1.55 | 1.65 | 1.75            | V  |  |  |  |  |  |  |
| Turn-on Time        |                                                 | —    | _    | 1.7             | μs |  |  |  |  |  |  |
| Supply Current      |                                                 | —    | 180  | _               | μA |  |  |  |  |  |  |
|                     | External Reference (REF0E = 0)                  | •    |      |                 |    |  |  |  |  |  |  |
| Input Voltage Range |                                                 | 0    | —    | V <sub>DD</sub> |    |  |  |  |  |  |  |
| Input Current       | Sample Rate = 500 ksps; VREF = 3.0 V            |      | 7    | _               | μA |  |  |  |  |  |  |



#### 8.3.2. Tracking Modes

The AD0TM bit in register ADC0CN enables "delayed conversions", and will delay the actual conversion start by three SAR clock cycles, during which time the ADC will continue to track the input. If AD0TM is left at logic 0, a conversion will begin immediately, without the extra tracking time. For internal start-of-conversion sources, the ADC will track anytime it is not performing a conversion. When the CNVSTR signal is used to initiate conversions, ADC0 will track either when AD0TM is logic 1, or when AD0TM is logic 0 and CNVSTR is held low. See Figure 8.2 for track and convert timing details. Delayed conversion mode is useful when AMUX settings are frequently changed, due to the settling time requirements described in Section "8.3.3. Settling Time Requirements" on page 49.





Figure 8.2. 10-Bit ADC Track and Conversion Example Timing



## SFR Definition 8.4. ADC0CN: ADC0 Control

| Bit   | 7     | 6     | 5      | 4       | 3       | 2          | 1   | 0 |  |
|-------|-------|-------|--------|---------|---------|------------|-----|---|--|
| Name  | AD0EN | AD0TM | AD0INT | AD0BUSY | AD0WINT | AD0CM[2:0] |     |   |  |
| Туре  | R/W   | R/W   | R/W    | R/W     | R/W     |            | R/W |   |  |
| Reset | 0     | 0     | 0      | 0       | 0       | 0 0 0      |     |   |  |

#### SFR Address = 0xE8; Bit-Addressable

| Bit | Name       |                                                                                                                                                                                                                                                                                                                                                                                                     | Function                                                        |                             |  |  |  |  |  |
|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------|--|--|--|--|--|
| 7   | AD0EN      | ADC0 Enable Bit.                                                                                                                                                                                                                                                                                                                                                                                    | ADC0 Enable Bit.                                                |                             |  |  |  |  |  |
|     |            | 0: ADC0 Disabled. ADC0 is in low-power shutdown.                                                                                                                                                                                                                                                                                                                                                    |                                                                 |                             |  |  |  |  |  |
|     |            | 1: ADC0 Enabled. ADC0 is act                                                                                                                                                                                                                                                                                                                                                                        | 1: ADC0 Enabled. ADC0 is active and ready for data conversions. |                             |  |  |  |  |  |
| 6   | AD0TM      | ADC0 Track Mode Bit.                                                                                                                                                                                                                                                                                                                                                                                |                                                                 |                             |  |  |  |  |  |
|     |            | <ul> <li>0: Normal Track Mode: When ADC0 is enabled, tracking is continuous unless a conversion is in progress. Conversion begins immediately on start-of-conversion event, as defined by AD0CM[2:0].</li> <li>1: Delayed Track Mode: When ADC0 is enabled, input is tracked when a conversion is not in progress. A start-of-conversion signal initiates three SAR clocks of additional</li> </ul> |                                                                 |                             |  |  |  |  |  |
|     |            | tracking, and then begins the c                                                                                                                                                                                                                                                                                                                                                                     | conversion.                                                     |                             |  |  |  |  |  |
| 5   | ADOINT     | ADC0 Conversion Complete                                                                                                                                                                                                                                                                                                                                                                            | Interrupt Flag.                                                 |                             |  |  |  |  |  |
|     |            | 0: ADC0 has not completed a data                                                                                                                                                                                                                                                                                                                                                                    | data conversion since AD0I                                      | NT was last cleared.        |  |  |  |  |  |
|     |            | ADCO Buoy Bit                                                                                                                                                                                                                                                                                                                                                                                       | Bood:                                                           | Write.                      |  |  |  |  |  |
| 4   | ADUBUST    | ADCO Busy Bit.                                                                                                                                                                                                                                                                                                                                                                                      | Nedu.                                                           | Wille.                      |  |  |  |  |  |
|     |            |                                                                                                                                                                                                                                                                                                                                                                                                     | in progress.                                                    | 1. Initiates ADC0 Conver-   |  |  |  |  |  |
|     |            |                                                                                                                                                                                                                                                                                                                                                                                                     | 1: ADC0 conversion is in                                        | sion if AD0CM[2:0] =        |  |  |  |  |  |
|     |            |                                                                                                                                                                                                                                                                                                                                                                                                     | progress.                                                       | 000b                        |  |  |  |  |  |
| 3   | AD0WINT    | ADC0 Window Compare Inte                                                                                                                                                                                                                                                                                                                                                                            | rrupt Flag.                                                     | ·                           |  |  |  |  |  |
|     |            | 0: ADC0 Window Comparison cleared.                                                                                                                                                                                                                                                                                                                                                                  | Data match has not occurre                                      | ed since this flag was last |  |  |  |  |  |
|     |            | 1: ADC0 Window Comparison                                                                                                                                                                                                                                                                                                                                                                           | Data match has occurred.                                        |                             |  |  |  |  |  |
| 2:0 | AD0CM[2:0] | ADC0 Start of Conversion M                                                                                                                                                                                                                                                                                                                                                                          | ode Select.                                                     |                             |  |  |  |  |  |
|     |            | 000: ADC0 start-of-conversion                                                                                                                                                                                                                                                                                                                                                                       | source is write of 1 to AD0                                     | BUSY.                       |  |  |  |  |  |
|     |            | 001: ADC0 start-of-conversion                                                                                                                                                                                                                                                                                                                                                                       | 001: ADC0 start-of-conversion source is overflow of Timer 0.    |                             |  |  |  |  |  |
|     |            | 010: ADC0 start-of-conversion                                                                                                                                                                                                                                                                                                                                                                       | source is overflow of Timer                                     | 1 2.                        |  |  |  |  |  |
|     |            | 100: ADC0 start-of-conversion                                                                                                                                                                                                                                                                                                                                                                       | source is rising edge of ext                                    | ternal CNVSTR.              |  |  |  |  |  |
|     | 1          |                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                 |                             |  |  |  |  |  |



## SFR Definition 8.7. ADC0LTH: ADC0 Less-Than Data High Byte

| Bit   | 7              | 6                                              | 5 | 4  | 3 | 2 | 1 | 0 |  |  |  |
|-------|----------------|------------------------------------------------|---|----|---|---|---|---|--|--|--|
| Nam   | e              | ADC0LTH[7:0]                                   |   |    |   |   |   |   |  |  |  |
| Туре  | e              |                                                |   | R/ | W |   |   |   |  |  |  |
| Rese  | et O           | 0                                              | 0 | 0  | 0 | 0 | 0 | 0 |  |  |  |
| SFR A | Address = 0xC6 |                                                |   |    |   |   |   |   |  |  |  |
| Bit   | Name           | Name Function                                  |   |    |   |   |   |   |  |  |  |
| 7:0   | ADC0LTH[7:0]   | 7:0] ADC0 Less-Than Data Word High-Order Bits. |   |    |   |   |   |   |  |  |  |

# SFR Definition 8.8. ADC0LTL: ADC0 Less-Than Data Low Byte

| Bit   | 7              | 6                                                    | 5 | 4  | 3 | 2 | 1 | 0 |  |  |  |
|-------|----------------|------------------------------------------------------|---|----|---|---|---|---|--|--|--|
| Nam   | e              | ADC0LTL[7:0]                                         |   |    |   |   |   |   |  |  |  |
| Туре  | e              |                                                      |   | R/ | W |   |   |   |  |  |  |
| Rese  | et O           | 0                                                    | 0 | 0  | 0 | 0 | 0 | 0 |  |  |  |
| SFR A | Address = 0xC5 |                                                      |   |    |   |   |   |   |  |  |  |
| Bit   | Name           | Name Function                                        |   |    |   |   |   |   |  |  |  |
| 7:0   | ADC0LTL[7:0]   | DC0LTL[7:0] ADC0 Less-Than Data Word Low-Order Bits. |   |    |   |   |   |   |  |  |  |



#### 8.5. ADC0 Analog Multiplexer

ADC0 on the C8051F800/1/2/3/4/5, C8051F812/3/4/5/6/7, C8051F824/5/6, and C8051F830/1/2 uses an analog input multiplexer to select the positive input to the ADC. Any of the following may be selected as the positive input: Port 0 or Port 1 I/O pins, the on-chip temperature sensor, or the positive power supply ( $V_{DD}$ ). The ADC0 input channel is selected in the ADC0MX register described in SFR Definition 8.9.



Figure 8.6. ADC0 Multiplexer Block Diagram

**Important Note About ADC0 Input Configuration:** Port pins selected as ADC0 inputs should be configured as analog inputs, and should be skipped by the Digital Crossbar. To configure a Port pin for analog input, set the corresponding bit in register PnMDIN to 0. To force the Crossbar to skip a Port pin, set the corresponding bit in register PnSKIP to 1. See Section "23. Port Input/Output" on page 138 for more Port I/O configuration details.



## 9. Temperature Sensor

An on-chip temperature sensor is included on the C8051F800/1/2/3/4/5, C8051F812/3/4/5/6/7, C8051F824/5/6, and C8051F830/1/2 which can be directly accessed via the ADC multiplexer in singleended configuration. To use the ADC to measure the temperature sensor, the ADC mux channel should be configured to connect to the temperature sensor. The temperature sensor transfer function is shown in Figure 9.1. The output voltage ( $V_{TEMP}$ ) is the positive ADC input when the ADC multiplexer is set correctly. The TEMPE bit in register REF0CN enables/disables the temperature sensor, as described in SFR Definition 10.1. While disabled, the temperature sensor defaults to a high impedance state and any ADC measurements performed on the sensor will result in meaningless data. Refer to Table 7.11 for the slope and offset parameters of the temperature sensor.



Figure 9.1. Temperature Sensor Transfer Function

#### 9.1. Calibration

The uncalibrated temperature sensor output is extremely linear and suitable for relative temperature measurements (see Table 5.1 for linearity specifications). For absolute temperature measurements, offset and/or gain calibration is recommended. Typically a 1-point (offset) calibration includes the following steps:

- 1. Control/measure the ambient temperature (this temperature must be known).
- 2. Power the device, and delay for a few seconds to allow for self-heating.
- 3. Perform an ADC conversion with the temperature sensor selected as the ADC's input.
- 4. Calculate the offset characteristics, and store this value in non-volatile memory for use with subsequent temperature sensor measurements.

Figure 5.3 shows the typical temperature sensor error assuming a 1-point calibration at 0 °C.

Parameters that affect ADC measurement, in particular the voltage reference value, will also affect temperature measurement.



## SFR Definition 13.2. CS0CF: Capacitive Sense Configuration

| Bit   | 7 | 6   | 5          | 4   | 3 | 2   | 1          | 0   |
|-------|---|-----|------------|-----|---|-----|------------|-----|
| Name  |   |     | CS0CM[2:0] |     |   | (   | CS0ACU[2:0 | ]   |
| Туре  | R | R/W | R/W        | R/W | R | R/W | R/W        | R/W |
| Reset | 0 | 0   | 0          | 0   | 0 | 0   | 0          | 0   |

SFR Address = 0x9E

| Bit | Name        | Description                                                                            |
|-----|-------------|----------------------------------------------------------------------------------------|
| 7   | Unused      | Read = 0b; Write = Don't care                                                          |
| 6:4 | CS0CM[2:0]  | CS0 Start of Conversion Mode Select.                                                   |
|     |             | 000: Conversion initiated on every write of 1 to CS0BUSY.                              |
|     |             | 001: Conversion initiated on overflow of Timer 0.                                      |
|     |             | 010: Conversion initiated on overflow of Timer 2.                                      |
|     |             | 011: Conversion initiated on overflow of Timer 1.                                      |
|     |             | 100: Reserved.                                                                         |
|     |             | 101: Reserved.                                                                         |
|     |             | 110: Conversion initiated continuously after writing 1 to CS0BUSY.                     |
|     |             | 111: Auto-scan enabled, conversions initiated continuously after writing 1 to CS0BUSY. |
| 3   | Unused      | Read = 0b; Write = Don't care                                                          |
| 2:0 | CS0ACU[2:0] | CS0 Accumulator Mode Select.                                                           |
|     |             | 000: Accumulate 1 sample.                                                              |
|     |             | 001: Accumulate 4 samples.                                                             |
|     |             | 010: Accumulate 8 samples.                                                             |
|     |             | 011: Accumulate 16 samples                                                             |
|     |             | 100: Accumulate 32 samples.                                                            |
|     |             | 101: Accumulate 64 samples.                                                            |
|     |             | 11x: Reserved.                                                                         |



## SFR Definition 16.2. DERIVID: Derivative Identification Byte

| Bit   | 7            | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|-------|--------------|--------|--------|--------|--------|--------|--------|--------|
| Name  | DERIVID[7:0] |        |        |        |        |        |        |        |
| Туре  | R            | R      | R      | R      | R      | R      | R      | R      |
| Reset | Varies       | Varies | Varies | Varies | Varies | Varies | Varies | Varies |

SFR Address = 0xAD

| Bit | Name         | Description                                                        |
|-----|--------------|--------------------------------------------------------------------|
| 7:0 | DERIVID[7:0] | Derivative Identification Byte.                                    |
|     |              | Shows the C8051F80x-83x derivative being used.                     |
|     |              | 0xD0: C8051F800; 0xD1: C8051F801; 0xD2: C8051F802; 0xD3: C8051F803 |
|     |              | 0xD4: C8051F804; 0xD5: C8051F805; 0xD6: C8051F806; 0xD7: C8051F807 |
|     |              | 0xD8: C8051F808; 0xD9: C8051F809; 0xDA: C8051F810; 0xDB: C8051F811 |
|     |              | 0xDC: C8051F812; 0xDD: C8051F813; 0xDE: C8051F814; 0xDF: C8051F815 |
|     |              | 0xE0: C8051F816; 0xE1: C8051F817; 0xE2: C8051F818; 0xE3: C8051F819 |
|     |              | 0xE4: C8051F820; 0xE5: C8051F821; 0xE6: C8051F822; 0xE7: C8051F823 |
|     |              | 0xE8: C8051F824; 0xE9: C8051F825; 0xEA: C8051F826; 0xEB: C8051F827 |
|     |              | 0xEC: C8051F828; 0xED: C8051F829; 0xEE: C8051F830; 0xEF: C8051F831 |
|     |              | 0xF0: C8051F832; 0xF1: C8051F833; 0xF2: C8051F834; 0xF3: C8051F835 |

## SFR Definition 16.3. REVID: Hardware Revision Identification Byte

| Bit   | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|-------|--------|--------|--------|--------|--------|--------|--------|--------|
| Name  |        |        |        | REVI   | D[7:0] |        |        |        |
| Туре  | R      | R      | R      | R      | R      | R      | R      | R      |
| Reset | Varies |

SFR Address = 0xB6

| Bit | Name       | Description                                                                              |
|-----|------------|------------------------------------------------------------------------------------------|
| 7:0 | REVID[7:0] | Hardware Revision Identification Byte.                                                   |
|     |            | Shows the C8051F80x-83x hardware revision being used.<br>For example, 0x00 = Revision A. |



## Table 17.2. Special Function Registers

SFRs are listed in alphabetical order. All undefined SFR locations are reserved

| Register | Address | Description                        | Page |
|----------|---------|------------------------------------|------|
| ACC      | 0xE0    | Accumulator                        | 89   |
| ADC0CF   | 0xBC    | ADC0 Configuration                 | 50   |
| ADC0CN   | 0xE8    | ADC0 Control                       | 52   |
| ADC0GTH  | 0xC4    | ADC0 Greater-Than Compare High     | 53   |
| ADC0GTL  | 0xC3    | ADC0 Greater-Than Compare Low      | 53   |
| ADC0H    | 0xBE    | ADC0 High                          | 51   |
| ADC0L    | 0xBD    | ADC0 Low                           | 51   |
| ADC0LTH  | 0xC6    | ADC0 Less-Than Compare Word High   | 54   |
| ADC0LTL  | 0xC5    | ADC0 Less-Than Compare Word Low    | 54   |
| ADCOMX   | 0xBB    | AMUX0 Multiplexer Channel Select   | 57   |
| В        | 0xF0    | B Register                         | 90   |
| CKCON    | 0x8E    | Clock Control                      | 210  |
| CLKSEL   | 0xA9    | Clock Select                       | 210  |
| CPT0CN   | 0x9B    | Comparator0 Control                | 67   |
| CPT0MD   | 0x9D    | Comparator0 Mode Selection         | 68   |
| СРТОМХ   | 0x9F    | Comparator0 MUX Selection          | 70   |
| CRC0AUTO | 0xD2    | CRC0 Automatic Control Register    | 165  |
| CRC0CN   | 0xCE    | CRC0 Control                       | 163  |
| CRC0CNT  | 0xD3    | CRC0 Automatic Flash Sector Count  | 165  |
| CRC0DATA | 0xDE    | CRC0 Data Output                   | 164  |
| CRC0FLIP | 0xCF    | CRC0 Bit Flip                      | 166  |
| CRCOIN   | 0xDD    | CRC Data Input                     | 164  |
| CS0THH   | 0x97    | CS0 Digital Compare Threshold High | 79   |
| CS0THL   | 0x96    | CS0 Digital Compare Threshold High | 79   |
| CS0CN    | 0xB0    | CS0 Control                        | 75   |
| CS0DH    | 0xAC    | CS0 Data High                      | 77   |
| CSODL    | 0xAB    | CS0 Data Low                       | 77   |



## Table 17.2. Special Function Registers (Continued)

| SFRS are listed in alphabetical order. All undelined SFR i | locations are reserved |
|------------------------------------------------------------|------------------------|
|------------------------------------------------------------|------------------------|

| Register | Address | Description                      | Page |
|----------|---------|----------------------------------|------|
| CS0CF    | 0x9E    | CS0 Configuration                | 76   |
| CSOMX    | 0x9C    | CS0 Mux                          | 81   |
| CS0SE    | 0xBA    | Auto Scan End Channel            | 78   |
| CS0SS    | 0xB9    | Auto Scan Start Channel          | 78   |
| DERIVID  | 0xAD    | Derivative Identification        | 96   |
| DPH      | 0x83    | Data Pointer High                | 88   |
| DPL      | 0x82    | Data Pointer Low                 | 88   |
| EIE1     | 0xE6    | Extended Interrupt Enable 1      | 107  |
| EIE2     | 0xE7    | Extended Interrupt Enable 2      | 108  |
| EIP1     | 0xF3    | Extended Interrupt Priority 1    | 109  |
| EIP2     | 0xF4    | Extended Interrupt Priority 2    | 110  |
| FLKEY    | 0xB7    | Flash Lock And Key               | 119  |
| HWID     | 0xB5    | Hardware Identification          | 95   |
| IE       | 0xA8    | Interrupt Enable                 | 105  |
| IP       | 0xB8    | Interrupt Priority               | 106  |
| IT01CF   | 0xE4    | INT0/INT1 Configuration          | 112  |
| OSCICL   | 0xB3    | Internal Oscillator Calibration  | 131  |
| OSCICN   | 0xB2    | Internal Oscillator Control      | 132  |
| OSCXCN   | 0xB1    | External Oscillator Control      | 134  |
| P0       | 0x80    | Port 0 Latch                     | 153  |
| POMASK   | 0xFE    | Port 0 Mask                      | 151  |
| POMAT    | 0xFD    | Port 0 Match                     | 151  |
| POMDIN   | 0xF1    | Port 0 Input Mode Configuration  | 154  |
| POMDOUT  | 0xA4    | Port 0 Output Mode Configuration | 154  |
| POSKIP   | 0xD4    | Port 0 Skip                      | 155  |
| P1       | 0x90    | Port 1 Latch                     | 155  |
| P1MASK   | 0xEE    | P0 Mask                          | 152  |



## 18. Interrupts

The C8051F80x-83x includes an extended interrupt system supporting a total of 15 interrupt sources with two priority levels. The allocation of interrupt sources between on-chip peripherals and external input pins varies according to the specific version of the device. Each interrupt source has one or more associated interrupt-pending flag(s) located in an SFR. When a peripheral or external source meets a valid interrupt condition, the associated interrupt-pending flag is set to logic 1.

If interrupts are enabled for the source, an interrupt request is generated when the interrupt-pending flag is set. As soon as execution of the current instruction is complete, the CPU generates an LCALL to a predetermined address to begin execution of an interrupt service routine (ISR). Each ISR must end with an RETI instruction, which returns program execution to the next instruction that would have been executed if the interrupt request had not occurred. If interrupts are not enabled, the interrupt-pending flag is ignored by the hardware and program execution continues as normal. (The interrupt-pending flag is set to logic 1 regard-less of the interrupt's enable/disable state.)

Each interrupt source can be individually enabled or disabled through the use of an associated interrupt enable bit in an SFR (IE–EIE1). However, interrupts must first be globally enabled by setting the EA bit (IE.7) to logic 1 before the individual interrupt enables are recognized. Setting the EA bit to logic 0 disables all interrupt sources regardless of the individual interrupt-enable settings.

Some interrupt-pending flags are automatically cleared by the hardware when the CPU vectors to the ISR. However, most are not cleared by the hardware and must be cleared by software before returning from the ISR. If an interrupt-pending flag remains set after the CPU completes the return-from-interrupt (RETI) instruction, a new interrupt request will be generated immediately and the CPU will re-enter the ISR after the completion of the next instruction.



## 20. Power Management Modes

The C8051F80x-83x devices have three software programmable power management modes: Idle, Stop, and Suspend. Idle mode and Stop mode are part of the standard 8051 architecture, while Suspend mode is an enhanced power-saving mode implemented by the high-speed oscillator peripheral.

Idle mode halts the CPU while leaving the peripherals and clocks active. In Stop mode, the CPU is halted, all interrupts and timers (except the Missing Clock Detector) are inactive, and the internal oscillator is stopped (analog peripherals remain in their selected states; the external oscillator is not affected). Suspend mode is similar to Stop mode in that the internal oscillator and CPU are halted, but the device can wake on events such as a Port Mismatch, Comparator low output, or a Timer 3 overflow. Since clocks are running in Idle mode, power consumption is dependent upon the system clock frequency and the number of peripherals left in active mode before entering Idle. Stop mode and Suspend mode consume the least power because the majority of the device is shut down with no clocks active. SFR Definition 20.1 describes the Power Control Register (PCON) used to control the C8051F80x-83x's Stop and Idle power management modes. Suspend mode is controlled by the SUSPEND bit in the OSCICN register (SFR Definition 22.3).

Although the C8051F80x-83x has Idle, Stop, and Suspend modes available, more control over the device power can be achieved by enabling/disabling individual peripherals as needed. Each analog peripheral can be disabled when not in use and placed in low power mode. Digital peripherals, such as timers or serial buses, draw little power when they are not in use. Turning off oscillators lowers power consumption considerably, at the expense of reduced functionality.

#### 20.1. Idle Mode

Setting the Idle Mode Select bit (PCON.0) causes the hardware to halt the CPU and enter Idle mode as soon as the instruction that sets the bit completes execution. All internal registers and memory maintain their original data. All analog and digital peripherals can remain active during Idle mode.

Idle mode is terminated when an enabled interrupt is asserted or a reset occurs. The assertion of an enabled interrupt will cause the Idle Mode Selection bit (PCON.0) to be cleared and the CPU to resume operation. The pending interrupt will be serviced and the next instruction to be executed after the return from interrupt (RETI) will be the instruction immediately following the one that set the Idle Mode Select bit. If Idle mode is terminated by an internal or external reset, the CIP-51 performs a normal reset sequence and begins program execution at address 0x0000.

**Note:** If the instruction following the write of the IDLE bit is a single-byte instruction and an interrupt occurs during the execution phase of the instruction that sets the IDLE bit, the CPU may not wake from Idle mode when a future interrupt occurs. Therefore, instructions that set the IDLE bit should be followed by an instruction that has two or more opcode bytes, for example:

| // in `C':<br>PCON  = 0x01;<br>PCON = PCON;        | <pre>// set IDLE bit // followed by a 3-cycle dummy instruction</pre> |
|----------------------------------------------------|-----------------------------------------------------------------------|
| ; in assembly:<br>ORL PCON, #01h<br>MOV PCON, PCON | ; set IDLE bit<br>; followed by a 3-cycle dummy instruction           |

If enabled, the Watchdog Timer (WDT) will eventually cause an internal watchdog reset and thereby terminate the Idle mode. This feature protects the system from an unintended permanent shutdown in the event of an inadvertent write to the PCON register. If this behavior is not desired, the WDT may be disabled by software prior to entering the Idle mode if the WDT was initially configured to allow this operation. This provides the opportunity for additional power savings, allowing the system to remain in the Idle mode indefinitely, waiting for an external stimulus to wake up the system. Refer to Section "29.4. Watchdog Timer Mode" on page 236 for more information on the use and configuration of the WDT.



imum setup and hold times for the two EXTHOLD settings. Setup and hold time extensions are typically necessary when SYSCLK is above 10 MHz.

| EXTHOLD                                                 | Minimum SDA Setup Time                                                                                                                                                                                                                                                                                                 | Minimum SDA Hold Time |  |  |  |  |
|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|--|--|--|
| 0                                                       | T <sub>low</sub> – 4 system clocks<br>or<br>1 system clock + s/w delay <sup>*</sup>                                                                                                                                                                                                                                    | 3 system clocks       |  |  |  |  |
| 1                                                       | 1 11 system clocks 12 system clocks                                                                                                                                                                                                                                                                                    |                       |  |  |  |  |
| Note: Setup Tin<br>software a<br>ACK is w<br>that defin | <b>Note:</b> Setup Time for ACK bit transmissions and the MSB of all data transfers. When using software acknowledgement, the s/w delay occurs between the time SMB0DAT or ACK is written and when SI is cleared. Note that if SI is cleared in the same write that defines the outgoing ACK value, s/w delay is zero. |                       |  |  |  |  |

Table 26.2. Minimum SDA Setup and Hold Times

With the SMBTOE bit set, Timer 3 should be configured to overflow after 25 ms in order to detect SCL low timeouts (see Section "26.3.4. SCL Low Timeout" on page 182). The SMBus interface will force Timer 3 to reload while SCL is high, and allow Timer 3 to count when SCL is low. The Timer 3 interrupt service routine should be used to reset SMBus communication by disabling and re-enabling the SMBus.

SMBus Free Timeout detection can be enabled by setting the SMBFTE bit. When this bit is set, the bus will be considered free if SDA and SCL remain high for more than 10 SMBus clock source periods (see Figure 26.4).



| Bit        | Set by Hardware When:                                                                                          | Cleared by Hardware When:                                                      |
|------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| MASTED     | A START is generated.                                                                                          | A STOP is generated.                                                           |
| WASTER     |                                                                                                                | <ul> <li>Arbitration is lost.</li> </ul>                                       |
|            | <ul> <li>START is generated.</li> </ul>                                                                        | A START is detected.                                                           |
|            | <ul> <li>SMB0DAT is written before the start of an</li> </ul>                                                  | <ul> <li>Arbitration is lost.</li> </ul>                                       |
| TAMODE     | SMBus frame.                                                                                                   | <ul> <li>SMB0DAT is not written before the start of an SMBus frame.</li> </ul> |
| STA        | <ul> <li>A START followed by an address byte is received.</li> </ul>                                           | <ul> <li>Must be cleared by software.</li> </ul>                               |
|            | A STOP is detected while addressed as a                                                                        | A pending STOP is generated.                                                   |
| STO        | slave.                                                                                                         |                                                                                |
|            | <ul> <li>Arbitration is lost due to a detected STOP.</li> </ul>                                                |                                                                                |
|            | A byte has been received and an ACK                                                                            | After each ACK cycle.                                                          |
| ACKRQ      | hardware ACK is not enabled)                                                                                   |                                                                                |
|            | <ul> <li>A repeated START is detected as a</li> </ul>                                                          | <ul> <li>Each time SL is cleared</li> </ul>                                    |
|            | MASTER when STA is low (unwanted repeated START).                                                              |                                                                                |
| ARBLOST    | <ul> <li>SCL is sensed low while attempting to<br/>generate a STOP or repeated START<br/>condition.</li> </ul> |                                                                                |
|            | <ul> <li>SDA is sensed low while transmitting a 1<br/>(excluding ACK bits).</li> </ul>                         |                                                                                |
| ACK        | The incoming ACK value is low                                                                                  | The incoming ACK value is high                                                 |
|            | (ACKNOWLEDGE).                                                                                                 | (NOT ACKNOWLEDGE).                                                             |
|            | A START has been generated.                                                                                    | Must be cleared by software.                                                   |
|            | Lost arbitration.                                                                                              |                                                                                |
| <u>e</u> i | <ul> <li>A byte has been transmitted and an<br/>ACK/NACK received.</li> </ul>                                  |                                                                                |
| 51         | A byte has been received.                                                                                      |                                                                                |
|            | <ul> <li>A START or repeated START followed by a<br/>slave address + R/W has been received.</li> </ul>         |                                                                                |
|            | A STOP has been received.                                                                                      |                                                                                |

Table 26.3. Sources for Hardware Changes to SMB0CN

#### 26.4.3. Hardware Slave Address Recognition

The SMBus hardware has the capability to automatically recognize incoming slave addresses and send an ACK without software intervention. Automatic slave address recognition is enabled by setting the EHACK bit in register SMB0ADM to 1. This will enable both automatic slave address recognition and automatic hardware ACK generation for received bytes (as a master or slave). More detail on automatic hardware ACK generation can be found in Section 26.4.2.2.

The registers used to define which address(es) are recognized by the hardware are the SMBus Slave Address register (SFR Definition 26.3) and the SMBus Slave Address Mask register (SFR Definition 26.4). A single address or range of addresses (including the General Call Address 0x00) can be specified using these two registers. The most-significant seven bits of the two registers are used to define which addresses will be ACKed. A 1 in bit positions of the slave address mask SLVM[6:0] enable a comparison between the received slave address and the hardware's slave address SLV[6:0] for those bits. A 0 in a bit of the slave address mask means that bit will be treated as a "don't care" for comparison purposes. In this



## SFR Definition 27.2. SBUF0: Serial (UART0) Port Data Buffer

| Bit   | 7             | 6                                      | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---------------|----------------------------------------|---|---|---|---|---|---|--|
| Nam   | e             | SBUF0[7:0]                             |   |   |   |   |   |   |  |
| Туре  | 9             | R/W                                    |   |   |   |   |   |   |  |
| Rese  | et 0          | 0                                      | 0 | 0 | 0 | 0 | 0 | 0 |  |
| SFR A | Address = 0x9 | 9                                      |   |   |   |   |   |   |  |
| Bit   | Name          | Function                               |   |   |   |   |   |   |  |
| 7:0   | SBUF0[7:0]    | Serial Data Buffer Bits 7–0 (MSB–LSB). |   |   |   |   |   |   |  |
|       |               |                                        |   |   |   |   |   |   |  |

This SFR accesses two registers; a transmit shift register and a receive latch register. When data is written to SBUF0, it goes to the transmit shift register and is held for serial transmission. Writing a byte to SBUF0 initiates the transmission. A read of SBUF0 returns the contents of the receive latch.



# C8051F80x-83x







#### 29.2. PCA0 Interrupt Sources

Figure 29.3 shows a diagram of the PCA interrupt tree. There are five independent event flags that can be used to generate a PCA0 interrupt. They are: the main PCA counter overflow flag (CF), which is set upon a 16-bit overflow of the PCA0 counter, an intermediate overflow flag (COVF), which can be set on an overflow from the 8th through 15th bit of the PCA0 counter, and the individual flags for each PCA channel (CCF0, CCF1, and CCF2), which are set according to the operation mode of that module. These event flags are always set when the trigger condition occurs. Each of these flags can be individually selected to generate a PCA0 interrupt, using the corresponding interrupt enable flag (ECF for CF, ECOV for COVF, and ECCFn for each CCFn). PCA0 interrupts must be globally enabled before any individual interrupt sources are recognized by the processor. PCA0 interrupts are globally enabled by setting the EA bit in the IE register and the EPCA0 bit in the EIE1 register to logic 1.



Figure 29.3. PCA Interrupt Block Diagram



set is then given (in PCA clocks) by Equation 29.5, where PCA0L is the value of the PCA0L register at the time of the update.

 $Offset = (256 \times PCA0CPL2) + (256 - PCA0L)$ 

#### Equation 29.5. Watchdog Timer Offset in PCA Clocks

The WDT reset is generated when PCA0L overflows while there is a match between PCA0CPH2 and PCA0H. Software may force a WDT reset by writing a 1 to the CCF2 flag (PCA0CN.2) while the WDT is enabled.

#### 29.4.2. Watchdog Timer Usage

To configure the WDT, perform the following tasks:

- 1. Disable the WDT by writing a 0 to the WDTE bit.
- 2. Select the desired PCA clock source (with the CPS2–CPS0 bits).
- 3. Load PCA0CPL2 with the desired WDT update offset value.
- 4. Configure the PCA Idle mode (set CIDL if the WDT should be suspended while the CPU is in Idle mode).
- 5. Enable the WDT by setting the WDTE bit to 1.
- 6. Reset the WDT timer by writing to PCA0CPH2.

The PCA clock source and Idle mode select cannot be changed while the WDT is enabled. The watchdog timer is enabled by setting the WDTE or WDLCK bits in the PCA0MD register. When WDLCK is set, the WDT cannot be disabled until the next system reset. If WDLCK is not set, the WDT is disabled by clearing the WDTE bit.

The WDT is enabled following any reset. The PCA0 counter clock defaults to the system clock divided by 12, PCA0L defaults to 0x00, and PCA0CPL2 defaults to 0x00. Using Equation 29.5, this results in a WDT timeout interval of 256 PCA clock cycles, or 3072 system clock cycles. Table 29.3 lists some example timeout intervals for typical system clocks.

| System Clock (Hz)                                                                                      | PCA0CPL2 | Timeout Interval (ms) |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------|----------|-----------------------|--|--|--|--|--|
| 24,500,000                                                                                             | 255      | 32.1                  |  |  |  |  |  |
| 24,500,000                                                                                             | 128      | 16.2                  |  |  |  |  |  |
| 24,500,000                                                                                             | 32       | 4.1                   |  |  |  |  |  |
| 3,062,500 <sup>2</sup>                                                                                 | 255      | 257                   |  |  |  |  |  |
| 3,062,500 <sup>2</sup>                                                                                 | 128      | 129.5                 |  |  |  |  |  |
| 3,062,500 <sup>2</sup>                                                                                 | 32       | 33.1                  |  |  |  |  |  |
| 32,000                                                                                                 | 255      | 24576                 |  |  |  |  |  |
| 32,000                                                                                                 | 128      | 12384                 |  |  |  |  |  |
| 32,000                                                                                                 | 32       | 3168                  |  |  |  |  |  |
| Notes:<br>1. Assumes SYSCLK/12 as the PCA clock source, and a PCA0L value                              |          |                       |  |  |  |  |  |
| of 0x00 at the update time.<br>2. Internal SYSCI K reset frequency = Internal Oscillator divided by 8. |          |                       |  |  |  |  |  |

#### Table 29.3. Watchdog Timer Timeout Intervals<sup>1</sup>

### 29.5. Register Descriptions for PCA0

Following are detailed descriptions of the special function registers related to the operation of the PCA.

