



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                            |
|----------------------------|----------------------------------------------------------------|
| Core Processor             | 8051                                                           |
| Core Size                  | 8-Bit                                                          |
| Speed                      | 25MHz                                                          |
| Connectivity               | SMBus (2-Wire/l²C), SPI, UART/USART                            |
| Peripherals                | Cap Sense, POR, PWM, WDT                                       |
| Number of I/O              | 17                                                             |
| Program Memory Size        | 8KB (8K x 8)                                                   |
| Program Memory Type        | FLASH                                                          |
| EEPROM Size                | -                                                              |
| RAM Size                   | 512 x 8                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                    |
| Data Converters            | -                                                              |
| Oscillator Type            | Internal                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                              |
| Mounting Type              | Surface Mount                                                  |
| Package / Case             | 20-VFQFN Exposed Pad                                           |
| Supplier Device Package    | 20-QFN (4x4)                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f819-gm |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 1.6. C8051F805, C8051F811, C8051F817, C8051F823 Block Diagram



## 2. Ordering Information

All C8051F80x-83x devices have the following features:

- 25 MIPS (Peak)
- Calibrated Internal Oscillator
- SMBus/I2C
- Enhanced SPI
- UART
- Programmable counter array (3 channels)
- 3 Timers (16-bit)
- 1 Comparator
- Pb-Free (RoHS compliant) package

In addition to the features listed above, each device in the C8051F80x-83x family has a set of features that vary across the product line. See Table 2.1 for a complete list of the unique feature sets for each device in the family.



| Name   | Pin<br>QSOP-24   | Pin<br>QFN-20 | Pin<br>SOIC-16 | Туре             | Description                                              |
|--------|------------------|---------------|----------------|------------------|----------------------------------------------------------|
| P0.5   | 21               | 16            | 14             | D I/O or<br>A In | Port 0.5.                                                |
| P0.6/  | 20               | 15            | 13             | D I/O or<br>A In | Port 0.6.                                                |
| CNVSTR |                  |               |                | D In             | ADC0 External Convert Start or IDA0 Update Source Input. |
| P0.7   | 19               | 14            | 12             | D I/O or<br>A In | Port 0.7.                                                |
| P1.0   | 18               | 13            | 11             | D I/O or<br>A In | Port 1.0.                                                |
| P1.1   | 17               | 12            | 10             | D I/O or<br>A In | Port 1.1.                                                |
| P1.2   | 16               | 11            | 9              | D I/O or<br>A In | Port 1.2.                                                |
| P1.3   | 15               | 10            | 8              | D I/O or<br>A In | Port 1.3.                                                |
| P1.4   | 14               | 9             |                | D I/O or<br>A In | Port 1.4.                                                |
| P1.5   | 11               | 8             |                | D I/O or<br>A In | Port 1.5.                                                |
| P1.6   | 10               | 7             |                | D I/O or<br>A In | Port 1.6.                                                |
| P1.7   | 9                | 6             |                | D I/O or<br>A In | Port 1.7.                                                |
| NC     | 1, 12, 13,<br>24 |               |                |                  | No Connection.                                           |

 Table 3.1. Pin Definitions for the C8051F80x-83x (Continued)





Figure 3.3. SOIC-16 Pinout Diagram (Top View)



### Table 7.3. Port I/O DC Electrical Characteristics

 $V_{DD}$  = 1.8 to 3.6 V, –40 to +85 °C unless otherwise specified.

| Parameters          | Conditions                                   | Min                    | Тур                   | Max | Units |
|---------------------|----------------------------------------------|------------------------|-----------------------|-----|-------|
| Output High Voltage | I <sub>OH</sub> = –3 mA, Port I/O push-pull  | V <sub>DD</sub> – 0.7  |                       |     | V     |
|                     | I <sub>OH</sub> = –10 μA, Port I/O push-pull | V <sub>DD</sub> - 0.1  | —                     | —   | V     |
|                     | I <sub>OH</sub> = –10 mA, Port I/O push-pull | —                      | V <sub>DD</sub> - 0.8 | —   | V     |
| Output Low Voltage  | I <sub>OL</sub> = 8.5 mA                     | —                      | _                     | 0.6 | V     |
|                     | I <sub>OL</sub> = 10 μA                      | —                      | —                     | 0.1 | V     |
|                     | I <sub>OL</sub> = 25 mA                      | —                      | 1.0                   | —   | V     |
| Input High Voltage  |                                              | 0.75 x V <sub>DD</sub> | _                     | _   | V     |
| Input Low Voltage   |                                              | —                      | _                     | 0.6 | V     |
| Input Leakage       | Weak Pullup Off                              | -1                     |                       | 1   | μA    |
| Current             | Weak Pullup On, V <sub>IN</sub> = 0 V        | —                      | 15                    | 50  | μA    |

### **Table 7.4. Reset Electrical Characteristics**

 $V_{DD}$  = 1.8 to 3.6 V, -40 to +85 °C unless otherwise specified.

| Parameter                                       | Conditions                                                                            | Min                    | Тур  | Max                 | Units    |
|-------------------------------------------------|---------------------------------------------------------------------------------------|------------------------|------|---------------------|----------|
| RST Output Low Voltage                          | I <sub>OL</sub> = 8.5 mA,<br>V <sub>DD</sub> = 1.8 V to 3.6 V                         | —                      |      | 0.6                 | V        |
| RST Input High Voltage                          |                                                                                       | 0.75 x V <sub>DD</sub> |      | —                   | V        |
| RST Input Low Voltage                           |                                                                                       | —                      |      | $0.3 \times V_{DD}$ | $V_{DD}$ |
| RST Input Pullup Current                        | RST = 0.0 V                                                                           | _                      | 25   | 50                  | μA       |
| V <sub>DD</sub> POR Ramp Time                   |                                                                                       | _                      |      | 1                   | ms       |
| $V_{DD}$ Monitor Threshold ( $V_{RST}$ )        |                                                                                       | 1.7                    | 1.75 | 1.8                 | V        |
| Missing Clock Detector<br>Timeout               | Time from last system clock rising edge to reset initiation                           | 100                    | 500  | 1000                | μs       |
| Reset Time Delay                                | Delay between release of any<br>reset source and code<br>execution at location 0x0000 | _                      | _    | 30                  | μs       |
| Minimum RST Low Time to Generate a System Reset |                                                                                       | 15                     |      | —                   | μs       |
| V <sub>DD</sub> Monitor Turn-on Time            | $V_{DD} = V_{RST} - 0.1 V$                                                            | _                      | 50   | _                   | μs       |
| V <sub>DD</sub> Monitor Supply Current          |                                                                                       |                        | 20   | 30                  | μA       |

### Table 7.5. Internal Voltage Regulator Electrical Characteristics

 $V_{DD}$  = 3.0 V, -40 to +85 °C unless otherwise specified.

| Parameter           | Conditions | Min | Тур | Max | Units |
|---------------------|------------|-----|-----|-----|-------|
| Input Voltage Range |            | 1.8 | _   | 3.6 | V     |
| Bias Current        |            | _   | 50  | 65  | μA    |



## 8. 10-Bit ADC (ADC0)

ADC0 on the C8051F800/1/2/3/4/5, C8051F812/3/4/5/6/7, C8051F824/5/6, and C8051F830/1/2 is a 500 ksps, 10-bit successive-approximation-register (SAR) ADC with integrated track-and-hold, a gain stage programmable to 1x or 0.5x, and a programmable window detector. The ADC is fully configurable under software control via Special Function Registers. The ADC may be configured to measure various different signals using the analog multiplexer described in Section "8.5. ADC0 Analog Multiplexer" on page 56. The voltage reference for the ADC is selected as described in Section "9. Temperature Sensor" on page 58. The ADC0 subsystem is enabled only when the AD0EN bit in the ADC0 Control register (ADC0CN) is set to logic 1. The ADC0 subsystem is in low power shutdown when this bit is logic 0.



Figure 8.1. ADC0 Functional Block Diagram



## SFR Definition 8.4. ADC0CN: ADC0 Control

| Bit   | 7     | 6     | 5      | 4       | 3       | 2          | 1 | 0 |
|-------|-------|-------|--------|---------|---------|------------|---|---|
| Name  | AD0EN | AD0TM | AD0INT | AD0BUSY | AD0WINT | AD0CM[2:0] |   |   |
| Туре  | R/W   | R/W   | R/W    | R/W     | R/W     | R/W        |   |   |
| Reset | 0     | 0     | 0      | 0       | 0       | 0 0 0      |   |   |

### SFR Address = 0xE8; Bit-Addressable

| Bit | Name       |                                                                                                                                                                                                                                                                                                                                                                                                     | Function                                                        |                             |  |  |  |  |
|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------|--|--|--|--|
| 7   | AD0EN      | ADC0 Enable Bit.                                                                                                                                                                                                                                                                                                                                                                                    |                                                                 |                             |  |  |  |  |
|     |            | 0: ADC0 Disabled. ADC0 is in low-power shutdown.                                                                                                                                                                                                                                                                                                                                                    |                                                                 |                             |  |  |  |  |
|     |            | 1: ADC0 Enabled. ADC0 is act                                                                                                                                                                                                                                                                                                                                                                        | 1: ADC0 Enabled. ADC0 is active and ready for data conversions. |                             |  |  |  |  |
| 6   | AD0TM      | ADC0 Track Mode Bit.                                                                                                                                                                                                                                                                                                                                                                                |                                                                 |                             |  |  |  |  |
|     |            | <ol> <li>0: Normal Track Mode: When ADC0 is enabled, tracking is continuous unless a conversion is in progress. Conversion begins immediately on start-of-conversion event, as defined by AD0CM[2:0].</li> <li>1: Delayed Track Mode: When ADC0 is enabled, input is tracked when a conversion is not in progress. A start-of-conversion signal initiates three SAR clocks of additional</li> </ol> |                                                                 |                             |  |  |  |  |
|     |            | tracking, and then begins the c                                                                                                                                                                                                                                                                                                                                                                     | conversion.                                                     |                             |  |  |  |  |
| 5   | ADOINT     | ADC0 Conversion Complete                                                                                                                                                                                                                                                                                                                                                                            | Interrupt Flag.                                                 |                             |  |  |  |  |
|     |            | 0: ADC0 has not completed a data                                                                                                                                                                                                                                                                                                                                                                    | data conversion since AD0I                                      | NT was last cleared.        |  |  |  |  |
|     |            | ADCO Buoy Bit                                                                                                                                                                                                                                                                                                                                                                                       | Bood:                                                           | Write.                      |  |  |  |  |
| 4   | ADUBUST    | ADCO Busy Bit.                                                                                                                                                                                                                                                                                                                                                                                      | Nedu.                                                           | Wille.                      |  |  |  |  |
|     |            |                                                                                                                                                                                                                                                                                                                                                                                                     | in progress.                                                    | 1. Initiates ADC0 Conver-   |  |  |  |  |
|     |            |                                                                                                                                                                                                                                                                                                                                                                                                     | 1: ADC0 conversion is in                                        | sion if AD0CM[2:0] =        |  |  |  |  |
|     |            |                                                                                                                                                                                                                                                                                                                                                                                                     | progress.                                                       | 000b                        |  |  |  |  |
| 3   | AD0WINT    | ADC0 Window Compare Inte                                                                                                                                                                                                                                                                                                                                                                            | rrupt Flag.                                                     | ·                           |  |  |  |  |
|     |            | 0: ADC0 Window Comparison cleared.                                                                                                                                                                                                                                                                                                                                                                  | Data match has not occurre                                      | ed since this flag was last |  |  |  |  |
|     |            | 1: ADC0 Window Comparison                                                                                                                                                                                                                                                                                                                                                                           | Data match has occurred.                                        |                             |  |  |  |  |
| 2:0 | AD0CM[2:0] | ADC0 Start of Conversion M                                                                                                                                                                                                                                                                                                                                                                          | ode Select.                                                     |                             |  |  |  |  |
|     |            | 000: ADC0 start-of-conversion                                                                                                                                                                                                                                                                                                                                                                       | source is write of 1 to AD0                                     | BUSY.                       |  |  |  |  |
|     |            | 001: ADC0 start-of-conversion                                                                                                                                                                                                                                                                                                                                                                       | source is overflow of Timer                                     | · 0.                        |  |  |  |  |
|     |            | 010: ADC0 start-of-conversion                                                                                                                                                                                                                                                                                                                                                                       | source is overflow of Timer                                     | 1 2.                        |  |  |  |  |
|     |            | 100: ADC0 start-of-conversion                                                                                                                                                                                                                                                                                                                                                                       | source is rising edge of ext                                    | ternal CNVSTR.              |  |  |  |  |
|     | 1          |                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                 |                             |  |  |  |  |



## SFR Definition 8.7. ADC0LTH: ADC0 Less-Than Data High Byte

| Bit   | 7              | 6            | 5                                        | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|----------------|--------------|------------------------------------------|---|---|---|---|---|--|--|
| Nam   | e              | ADC0LTH[7:0] |                                          |   |   |   |   |   |  |  |
| Туре  | R/W            |              |                                          |   |   |   |   |   |  |  |
| Rese  | et O           | 0            | 0                                        | 0 | 0 | 0 | 0 | 0 |  |  |
| SFR A | Address = 0xC6 |              |                                          |   |   |   |   |   |  |  |
| Bit   | Name           | Function     |                                          |   |   |   |   |   |  |  |
| 7:0   | ADC0LTH[7:0]   | ADC0 Le      | DC0 Less-Than Data Word High-Order Bits. |   |   |   |   |   |  |  |

## SFR Definition 8.8. ADC0LTL: ADC0 Less-Than Data Low Byte

| Bit   | 7              | 6                                             | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|----------------|-----------------------------------------------|---|---|---|---|---|---|--|--|
| Nam   | e              | ADC0LTL[7:0]                                  |   |   |   |   |   |   |  |  |
| Туре  | e              | R/W                                           |   |   |   |   |   |   |  |  |
| Rese  | et O           | 0                                             | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| SFR A | Address = 0xC5 |                                               |   |   |   |   |   |   |  |  |
| Bit   | Name           | e Function                                    |   |   |   |   |   |   |  |  |
| 7:0   | ADC0LTL[7:0]   | 7:0] ADC0 Less-Than Data Word Low-Order Bits. |   |   |   |   |   |   |  |  |



### SFR Definition 13.5. CS0SS: Capacitive Sense Auto-Scan Start Channel

| Bit   | 7 | 6 | 5 | 4   | 3          | 2   | 1   | 0   |
|-------|---|---|---|-----|------------|-----|-----|-----|
| Name  |   |   |   |     | CS0SS[4:0] |     |     |     |
| Туре  | R | R | R | R/W | R/W        | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0   | 0          | 0   | 0   | 0   |

SFR Address = 0xB9

| Bit | Name       | Description                                                                                                                |
|-----|------------|----------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Unused     | Read = 000b; Write = Don't care                                                                                            |
| 4:0 | CS0SS[4:0] | Starting Channel for Auto-Scan.                                                                                            |
|     |            | Sets the first CS0 channel to be selected by the mux for Capacitive Sense conversion when auto-scan is enabled and active. |
|     |            | When auto-scan is enabled, a write to CS0SS will also update CS0MX.                                                        |

### SFR Definition 13.6. CS0SE: Capacitive Sense Auto-Scan End Channel

| Bit   | 7 | 6 | 5 | 4          | 3   | 2   | 1   | 0   |
|-------|---|---|---|------------|-----|-----|-----|-----|
| Name  |   |   |   | CS0SE[4:0] |     |     |     |     |
| Туре  | R | R | R | R/W        | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0          | 0   | 0   | 0   | 0   |

SFR Address = 0xBA

| Bit | Name       | Description                                                                                                               |
|-----|------------|---------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Unused     | Read = 000b; Write = Don't care                                                                                           |
| 4:0 | CS0SE[4:0] | Ending Channel for Auto-Scan.                                                                                             |
|     |            | Sets the last CS0 channel to be selected by the mux for Capacitive Sense conversion when auto-scan is enabled and active. |



| Mnemonic             | Description                                         |   | Clock<br>Cycles |
|----------------------|-----------------------------------------------------|---|-----------------|
| ANL C, bit           | AND direct bit to Carry                             | 2 | 2               |
| ANL C, /bit          | AND complement of direct bit to Carry               | 2 | 2               |
| ORL C, bit           | OR direct bit to carry                              | 2 | 2               |
| ORL C, /bit          | OR complement of direct bit to Carry                | 2 | 2               |
| MOV C, bit           | Move direct bit to Carry                            | 2 | 2               |
| MOV bit, C           | Move Carry to direct bit                            | 2 | 2               |
| JC rel               | Jump if Carry is set                                | 2 | 2/3             |
| JNC rel              | Jump if Carry is not set                            | 2 | 2/3             |
| JB bit, rel          | Jump if direct bit is set                           | 3 | 3/4             |
| JNB bit, rel         | Jump if direct bit is not set                       | 3 | 3/4             |
| JBC bit, rel         | Jump if direct bit is set and clear bit             | 3 | 3/4             |
| Program Branching    | ·                                                   |   |                 |
| ACALL addr11         | Absolute subroutine call                            | 2 | 3               |
| LCALL addr16         | Long subroutine call                                | 3 | 4               |
| RET                  | Return from subroutine                              | 1 | 5               |
| RETI                 | Return from interrupt                               | 1 | 5               |
| AJMP addr11          | Absolute jump                                       | 2 | 3               |
| LJMP addr16          | Long jump                                           | 3 | 4               |
| SJMP rel             | Short jump (relative address)                       | 2 | 3               |
| JMP @A+DPTR          | Jump indirect relative to DPTR                      | 1 | 3               |
| JZ rel               | Jump if A equals zero                               | 2 | 2/3             |
| JNZ rel              | Jump if A does not equal zero                       | 2 | 2/3             |
| CJNE A, direct, rel  | Compare direct byte to A and jump if not equal      | 3 | 4/5             |
| CJNE A, #data, rel   | Compare immediate to A and jump if not equal        | 3 | 3/4             |
| CJNE Rn, #data, rel  | Compare immediate to Register and jump if not equal | 3 | 3/4             |
| CJNE @Ri, #data, rel | Compare immediate to indirect and jump if not equal | 3 | 4/5             |
| DJNZ Rn, rel         | Decrement Register and jump if not zero             | 2 | 2/3             |
| DJNZ direct, rel     | Decrement direct byte and jump if not zero          | 3 | 3/4             |
| NOP                  | No operation                                        | 1 | 1               |

| Table 14.1. | <b>CIP-51</b> | Instruction Se | t Summar | v          | (Continued)  |
|-------------|---------------|----------------|----------|------------|--------------|
|             | 0             |                | e Ouman  | <i>,</i> , | (0011111404) |



## **17. Special Function Registers**

The direct-access data memory locations from 0x80 to 0xFF constitute the special function registers (SFRs). The SFRs provide control and data exchange with the C8051F80x-83x's resources and peripherals. The CIP-51 controller core duplicates the SFRs found in a typical 8051 implementation as well as implementing additional SFRs used to configure and access the sub-systems unique to the C8051F80x-83x. This allows the addition of new functionality while retaining compatibility with the MCS-51<sup>™</sup> instruction set. Table 17.1 lists the SFRs implemented in the C8051F80x-83x device family.

The SFR registers are accessed anytime the direct addressing mode is used to access memory locations from 0x80 to 0xFF. SFRs with addresses ending in 0x0 or 0x8 (e.g., P0, TCON, SCON0, IE, etc.) are bit-addressable as well as byte-addressable. All other SFRs are byte-addressable only. Unoccupied addresses in the SFR space are reserved for future use. Accessing these areas will have an indeterminate effect and should be avoided. Refer to the corresponding pages of the data sheet, as indicated in Table 17.2, for a detailed description of each register.

| F8 | SPI0CN | PCA0L    | PCA0H    | PCA0CPL0 | PCA0CPH0 | POMAT   | POMASK   | VDM0CN   |
|----|--------|----------|----------|----------|----------|---------|----------|----------|
| F0 | В      | P0MDIN   | P1MDIN   | EIP1     | EIP2     |         |          | PCA0PWM  |
| E8 | ADC0CN | PCA0CPL1 | PCA0CPH1 | PCA0CPL2 | PCA0CPH2 | P1MAT   | P1MASK   | RSTSRC   |
| E0 | ACC    | XBR0     | XBR1     |          | IT01CF   |         | EIE1     | EIE2     |
| D8 | PCA0CN | PCA0MD   | PCA0CPM0 | PCA0CPM1 | PCA0CPM2 | CRC0IN  | CRC0DATA |          |
| D0 | PSW    | REF0CN   | CRC0AUTO | CRC0CNT  | P0SKIP   | P1SKIP  | SMB0ADM  | SMB0ADR  |
| C8 | TMR2CN | REG0CN   | TMR2RLL  | TMR2RLH  | TMR2L    | TMR2H   | CRC0CN   | CRC0FLIP |
| C0 | SMB0CN | SMB0CF   | SMB0DAT  | ADC0GTL  | ADC0GTH  | ADC0LTL | ADC0LTH  |          |
| B8 | IP     | CS0SS    | CS0SE    | ADC0MX   | ADC0CF   | ADC0L   | ADC0H    |          |
| B0 | CS0CN  | OSCXCN   | OSCICN   | OSCICL   |          | HWID    | REVID    | FLKEY    |
| A8 | IE     | CLKSEL   |          | CS0DL    | CS0DH    | DERVID  |          |          |
| A0 | P2     | SPI0CFG  | SPI0CKR  | SPI0DAT  | POMDOUT  | P1MDOUT | P2MDOUT  |          |
| 98 | SCON0  | SBUF0    |          | CPT0CN   | CS0MX    | CPT0MD  | CS0CF    | CPT0MX   |
| 90 | P1     |          |          |          |          |         | CS0THL   | CS0THH   |
| 88 | TCON   | TMOD     | TL0      | TL1      | TH0      | TH1     | CKCON    | PSCTL    |
| 80 | P0     | SP       | DPL      | DPH      |          |         |          | PCON     |
|    | 0(8)   | 1(9)     | 2(A)     | 3(B)     | 4(C)     | 5(D)    | 6(E)     | 7(F)     |

### Table 17.1. Special Function Register (SFR) Memory Map

Note: SFR Addresses ending in 0x0 or 0x8 are bit-addressable locations, and can be used with bitwise instructions.



## SFR Definition 18.7. IT01CF: INT0/INT1 Configuration

| Bit   | 7     | 6   | 5          | 4 | 3     | 2          | 1 | 0 |
|-------|-------|-----|------------|---|-------|------------|---|---|
| Name  | IN1PL |     | IN1SL[2:0] |   | IN0PL | IN0SL[2:0] |   |   |
| Туре  | R/W   | R/W |            |   | R/W   | R/W        |   |   |
| Reset | 0     | 0   | 0          | 0 | 0     | 0          | 0 | 1 |

### SFR Address = 0xE4

| Bit | Name       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | IN1PL      | INT1 Polarity.<br>0: INT1 input is active low.<br>1: INT1 input is active high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6:4 | IN1SL[2:0] | <b>INT1</b> Port Pin Selection Bits.<br>These bits select which Port pin is assigned to INT1. Note that this pin assignment is independent of the Crossbar; INT1 will monitor the assigned Port pin without disturbing the peripheral that has been assigned the Port pin via the Crossbar. The Crossbar will not assign the Port pin to a peripheral if it is configured to skip the selected pin.<br>000: Select P0.0<br>001: Select P0.1<br>010: Select P0.2<br>011: Select P0.3<br>100: Select P0.4<br>101: Select P0.5<br>110: Select P0.6<br>111: Select P0.7     |
| 3   | INOPL      | INTO Polarity.<br>0: INTO input is active low.<br>1: INTO input is active high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2:0 | IN0SL[2:0] | INTO Port Pin Selection Bits.<br>These bits select which Port pin is assigned to INTO. Note that this pin assignment is<br>independent of the Crossbar; INTO will monitor the assigned Port pin without disturb-<br>ing the peripheral that has been assigned the Port pin via the Crossbar. The Crossbar<br>will not assign the Port pin to a peripheral if it is configured to skip the selected pin.<br>000: Select P0.0<br>001: Select P0.1<br>010: Select P0.2<br>011: Select P0.3<br>100: Select P0.4<br>101: Select P0.5<br>110: Select P0.6<br>111: Select P0.7 |



The following guidelines are recommended for any system that contains routines which write or erase Flash from code.

### 19.4.1. VDD Maintenance and the VDD Monitor

- 1. If the system power supply is subject to voltage or current "spikes," add sufficient transient protection devices to the power supply to ensure that the supply voltages listed in the Absolute Maximum Ratings table are not exceeded.
- 2. Make certain that the minimum VDD rise time specification of 1 ms is met. If the system cannot meet this rise time specification, then add an external VDD brownout circuit to the RST pin of the device that holds the device in reset until VDD reaches the minimum device operating voltage and re-asserts RST if VDD drops below the minimum device operating voltage.
- 3. Keep the on-chip VDD Monitor enabled and enable the VDD Monitor as a reset source as early in code as possible. This should be the first set of instructions executed after the Reset Vector. For C-based systems, this will involve modifying the startup code added by the C compiler. See your compiler documentation for more details. Make certain that there are no delays in software between enabling the VDD Monitor and enabling the VDD Monitor as a reset source. Code examples showing this can be found in "AN201: Writing to Flash from Firmware," available from the Silicon Laboratories website.
- **Note:** On C8051F80x-83x devices, both the VDD Monitor and the VDD Monitor reset source must be enabled to write or erase Flash without generating a Flash Error Device Reset.

On C8051F80x-83x devices, both the VDD Monitor and the VDD Monitor reset source are enabled by hardware after a power-on reset.

- 4. As an added precaution, explicitly enable the VDD Monitor and enable the VDD Monitor as a reset source inside the functions that write and erase Flash memory. The VDD Monitor enable instructions should be placed just after the instruction to set PSWE to a 1, but before the Flash write or erase operation instruction.
- Make certain that all writes to the RSTSRC (Reset Sources) register use direct assignment operators and explicitly DO NOT use the bit-wise operators (such as AND or OR). For example, "RSTSRC = 0x02" is correct, but "RSTSRC |= 0x02" is incorrect.
- 6. Make certain that all writes to the RSTSRC register explicitly set the PORSF bit to a 1. Areas to check are initialization code which enables other reset sources, such as the Missing Clock Detector or Comparator, for example, and instructions which force a Software Reset. A global search on "RSTSRC" can quickly verify this.

### 19.4.2. PSWE Maintenance

- 1. Reduce the number of places in code where the PSWE bit (b0 in PSCTL) is set to a 1. There should be exactly one routine in code that sets PSWE to a 1 to write Flash bytes and one routine in code that sets both PSWE and PSEE both to a 1 to erase Flash pages.
- 2. Minimize the number of variable accesses while PSWE is set to a 1. Handle pointer address updates and loop maintenance outside the "PSWE = 1;... PSWE = 0;" area. Code examples showing this can be found in "AN201: Writing to Flash from Firmware," available from the Silicon Laboratories website.
- 3. Disable interrupts prior to setting PSWE to a 1 and leave them disabled until after PSWE has been reset to 0. Any interrupts posted during the Flash write or erase operation will be serviced in priority order after the Flash operation has been completed and interrupts have been re-enabled by software.
- Make certain that the Flash write and erase pointer variables are not located in XRAM. See your compiler documentation for instructions regarding how to explicitly locate variables in different memory areas.
- 5. Add address bounds checking to the routines that write or erase Flash memory to ensure that a routine called with an illegal address does not result in modification of the Flash.





Figure 23.4. Priority Crossbar Decoder Potential Pin Assignments



### 24.2. 32-bit CRC Algorithm

The C8051F80x-83x CRC unit calculates the 32-bit CRC using a poly of 0x04C11DB7. The CRC-32 algorithm is "reflected", meaning that all of the input bytes and the final 32-bit output are bit-reversed in the processing engine. The following is a description of a simplified CRC algorithm that produces results identical to the hardware:

- 1. XOR the least-significant byte of the current CRC result with the input byte. If this is the first iteration of the CRC unit, the current CRC result will be the set initial value (0x00000000 or 0xFFFFFFF).
- 2. Right-shift the CRC result.
- 3. If the LSB of the CRC result is set, XOR the CRC result with the reflected polynomial (0xEDB88320).
- 4. Repeat at Step 2 for the number of input bits (8).

For example, the 32-bit C8051F80x-83x CRC algorithm can be described by the following code:

```
unsigned long UpdateCRC (unsigned long CRC_acc, unsigned char CRC_input) {
   unsigned char i; // loop counter
   #define POLY 0xEDB88320 // bit-reversed version of the poly 0x04C11DB7
   // Create the CRC "dividend" for polynomial arithmetic (binary arithmetic
   // with no carries)
   CRC_acc = CRC_acc ^ CRC_input;
   // "Divide" the poly into the dividend using CRC XOR subtraction
   // CRC_acc holds the "remainder" of each divide
   // Only complete this division for 8 bits since input is 1 byte
   for (i = 0; i < 8; i++)
   {
      // Check if the MSB is set (if MSB is 1, then the POLY can "divide" \,
      // into the "dividend")
      if ((CRC_acc & 0x0000001) == 0x0000001)
      {
          // if so, shift the CRC value, and XOR "subtract" the poly
          CRC_acc = CRC_acc >> 1;
          CRC_acc ^= POLY;
      }
      else
      {
          // if not, just shift the CRC value
          CRC_acc = CRC_acc >> 1;
      }
   }
   return CRC_acc; // Return the final remainder (CRC value)
```

Table 24.2 lists example input values and the associated outputs using the 32-bit C8051F80x-83x CRC algorithm (an initial value of 0xFFFFFFF is used):

### Table 24.2. Example 32-bit CRC Outputs

| Input                        | Output     |
|------------------------------|------------|
| 0x63                         | 0xF9462090 |
| 0xAA, 0xBB, 0xCC             | 0x41B207B3 |
| 0x00, 0x00, 0xAA, 0xBB, 0xCC | 0x78D129BC |



## SFR Definition 24.2. CRC0IN: CRC Data Input

| Bit             | 7           | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------------|-------------|---|---|---|---|---|---|---|
| Name            | CRC0IN[7:0] |   |   |   |   |   |   |   |
| Туре            | R/W         |   |   |   |   |   |   |   |
| Reset           | 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| È C Address OvD |             |   |   |   |   |   |   |   |

SFR Address = 0xDD

| Bit | Name        | Function                                                                                                                                              |
|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CRC0IN[7:0] | CRC0 Data Input.                                                                                                                                      |
|     |             | Each write to CRC0IN results in the written data being computed into the existing CRC result according to the CRC algorithm described in Section 24.1 |

## SFR Definition 24.3. CRC0DATA: CRC Data Output

| Bit   | 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|--------------|---|---|---|---|---|---|---|--|
| Name  | CRC0DAT[7:0] |   |   |   |   |   |   |   |  |
| Туре  | R/W          |   |   |   |   |   |   |   |  |
| Reset | 0            | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

SFR Address = 0xDE

| Bit | Name         | Function                                                                                                                            |
|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CRC0DAT[7:0] | CRC0 Data Output.                                                                                                                   |
|     |              | Each read or write performed on CRC0DAT targets the CRC result bits pointed to by the CRC0 Result Pointer (CRC0PNT bits in CRC0CN). |



All transactions are initiated by a master, with one or more addressed slave devices as the target. The master generates the START condition and then transmits the slave address and direction bit. If the transaction is a WRITE operation from the master to the slave, the master transmits the data a byte at a time waiting for an ACK from the slave at the end of each byte. For READ operations, the slave transmits the data waiting for an ACK from the master at the end of each byte. At the end of the data transfer, the master generates a STOP condition to terminate the transaction and free the bus. Figure 26.3 illustrates a typical SMBus transaction.



Figure 26.3. SMBus Transaction

### 26.3.1. Transmitter Vs. Receiver

On the SMBus communications interface, a device is the "transmitter" when it is sending an address or data byte to another device on the bus. A device is a "receiver" when an address or data byte is being sent to it from another device on the bus. The transmitter controls the SDA line during the address or data byte. After each byte of address or data information is sent by the transmitter, the receiver sends an ACK or NACK bit during the ACK phase of the transfer, during which time the receiver controls the SDA line.

### 26.3.2. Arbitration

A master may start a transfer only if the bus is free. The bus is free after a STOP condition or after the SCL and SDA lines remain high for a specified time (see Section "26.3.5. SCL High (SMBus Free) Timeout" on page 183). In the event that two or more devices attempt to begin a transfer at the same time, an arbitration scheme is employed to force one master to give up the bus. The master devices continue transmitting until one attempts a HIGH while the other transmits a LOW. Since the bus is open-drain, the bus will be pulled LOW. The master attempting the HIGH will detect a LOW SDA and lose the arbitration. The winning master continues its transmission without interruption; the losing master becomes a slave and receives the rest of the transfer if addressed. This arbitration scheme is non-destructive: one device always wins, and no data is lost.

### 26.3.3. Clock Low Extension

SMBus provides a clock synchronization mechanism, similar to I2C, which allows devices with different speed capabilities to coexist on the bus. A clock-low extension is used during a transfer in order to allow slower slave devices to communicate with faster masters. The slave may temporarily hold the SCL line LOW to extend the clock low period, effectively decreasing the serial clock frequency.

#### 26.3.4. SCL Low Timeout

If the SCL line is held low by a slave device on the bus, no further communication is possible. Furthermore, the master cannot force the SCL line high to correct the error condition. To solve this problem, the SMBus protocol specifies that devices participating in a transfer must detect any clock cycle held low longer than 25 ms as a "timeout" condition. Devices that have detected the timeout condition must reset the communication no later than 10 ms after detecting the timeout condition.

When the SMBTOE bit in SMB0CF is set, Timer 3 is used to detect SCL low timeouts. Timer 3 is forced to reload when SCL is high, and allowed to count when SCL is low. With Timer 3 enabled and configured to



|                    |                                                                                                                                    |                      | Fre                            | quency: 24.5 M        | IHz                                             |                  |                                  |  |  |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------------------|-----------------------|-------------------------------------------------|------------------|----------------------------------|--|--|
|                    | Target<br>Baud Rate<br>(bps)                                                                                                       | Baud Rate<br>% Error | Oscillator<br>Divide<br>Factor | Timer Clock<br>Source | SCA1–SCA0<br>(pre-scale<br>select) <sup>1</sup> | T1M <sup>1</sup> | Timer 1<br>Reload<br>Value (hex) |  |  |
|                    | 230400                                                                                                                             | -0.32%               | 106                            | SYSCLK                | XX <sup>2</sup>                                 | 1                | 0xCB                             |  |  |
| E                  | 115200                                                                                                                             | -0.32%               | 212                            | SYSCLK                | XX                                              | 1                | 0x96                             |  |  |
| ror<br>Sc          | 57600                                                                                                                              | 0.15%                | 426                            | SYSCLK                | XX                                              | 1                | 0x2B                             |  |  |
| Υ<br>Ψ             | 28800                                                                                                                              | -0.32%               | 848                            | SYSCLK/4              | 01                                              | 0                | 0x96                             |  |  |
| ц я                | 14400                                                                                                                              | 0.15%                | 1704                           | SYSCLK/12             | 00                                              | 0                | 0xB9                             |  |  |
| YS                 | 9600                                                                                                                               | -0.32%               | 2544                           | SYSCLK/12             | 00                                              | 0                | 0x96                             |  |  |
| – v                | 2400                                                                                                                               | -0.32%               | 10176                          | SYSCLK/48             | 10                                              | 0                | 0x96                             |  |  |
|                    | 1200                                                                                                                               | 0.15%                | 20448                          | SYSCLK/48             | 10                                              | 0                | 0x2B                             |  |  |
| Notes:<br>1.<br>2. | <ul> <li>Notes:</li> <li>1. SCA1–SCA0 and T1M bit definitions can be found in Section 28.1.</li> <li>2. X = Don't care.</li> </ul> |                      |                                |                       |                                                 |                  |                                  |  |  |

# Table 27.1. Timer Settings for Standard Baud RatesUsing The Internal 24.5 MHz Oscillator

# Table 27.2. Timer Settings for Standard Baud RatesUsing an External 22.1184 MHz Oscillator

|                           | Frequency: 22.1184 MHz                        |       |                                |                       |                                                 |                  |                                  |
|---------------------------|-----------------------------------------------|-------|--------------------------------|-----------------------|-------------------------------------------------|------------------|----------------------------------|
|                           | Target Baud Rat<br>Baud Rate % Error<br>(bps) |       | Oscillator<br>Divide<br>Factor | Timer Clock<br>Source | SCA1–SCA0<br>(pre-scale<br>select) <sup>1</sup> | T1M <sup>1</sup> | Timer 1<br>Reload<br>Value (hex) |
|                           | 230400                                        | 0.00% | 96                             | SYSCLK                | XXZ                                             | 1                | 0xD0                             |
| εĸ                        | 115200                                        | 0.00% | 192                            | SYSCLK                | XX                                              | 1                | 0xA0                             |
| ror<br>Dsc                | 57600                                         | 0.00% | 384                            | SYSCLK                | XX                                              | 1                | 0x40                             |
| K f<br>al C               | 28800                                         | 0.00% | 768                            | SYSCLK / 12           | 00                                              | 0                | 0xE0                             |
| CL                        | 14400                                         | 0.00% | 1536                           | SYSCLK / 12           | 00                                              | 0                | 0xC0                             |
| ΥS(<br>xte                | 9600                                          | 0.00% | 2304                           | SYSCLK / 12           | 00                                              | 0                | 0xA0                             |
| ŚШ                        | 2400                                          | 0.00% | 9216                           | SYSCLK / 48           | 10                                              | 0                | 0xA0                             |
|                           | 1200                                          | 0.00% | 18432                          | SYSCLK / 48           | 10                                              | 0                | 0x40                             |
| YSCLK from<br>ternal Osc. | 230400                                        | 0.00% | 96                             | EXTCLK / 8            | 11                                              | 0                | 0xFA                             |
|                           | 115200                                        | 0.00% | 192                            | EXTCLK / 8            | 11                                              | 0                | 0xF4                             |
|                           | 57600                                         | 0.00% | 384                            | EXTCLK / 8            | 11                                              | 0                | 0xE8                             |
|                           | 28800                                         | 0.00% | 768                            | EXTCLK / 8            | 11                                              | 0                | 0xD0                             |
|                           | 14400                                         | 0.00% | 1536                           | EXTCLK / 8            | 11                                              | 0                | 0xA0                             |
| s =                       | 9600                                          | 0.00% | 2304                           | EXTCLK / 8            | 11                                              | 0                | 0x70                             |
| Mateau                    |                                               | -     |                                |                       |                                                 |                  |                                  |

Notes:

1. SCA1–SCA0 and T1M bit definitions can be found in Section 28.1.

**2.** X = Don't care.









## SFR Definition 28.4. TL0: Timer 0 Low Byte

| Bit                | 7        | 6                                                       | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------------|----------|---------------------------------------------------------|---|---|---|---|---|---|
| Nam                | TL0[7:0] |                                                         |   |   |   |   |   |   |
| Туре               | R/W      |                                                         |   |   |   |   |   |   |
| Rese               | et O     | 0                                                       | 0 | 0 | 0 | 0 | 0 | 0 |
| SFR Address = 0x8A |          |                                                         |   |   |   |   |   |   |
| Bit                | Name     | Function                                                |   |   |   |   |   |   |
| 7:0                | TL0[7:0] | Timer 0 Low Byte.                                       |   |   |   |   |   |   |
|                    |          | The TL0 register is the low byte of the 16-bit Timer 0. |   |   |   |   |   |   |

## SFR Definition 28.5. TL1: Timer 1 Low Byte

| Bit                | 7    | 6        | 5          | 4   | 3     | 2 | 1 | 0 |
|--------------------|------|----------|------------|-----|-------|---|---|---|
| Nam                | e    |          |            | TL1 | [7:0] |   |   |   |
| Туре               | •    | R/W      |            |     |       |   |   |   |
| Rese               | et 0 | 0        | 0          | 0   | 0     | 0 | 0 | 0 |
| SFR Address = 0x8B |      |          |            |     |       |   |   |   |
| Bit                | Name | Function |            |     |       |   |   |   |
|                    |      |          | <b>D</b> ( |     |       |   |   |   |

| 7:0 | TL1[7:0] | Timer 1 Low Byte.                                       |
|-----|----------|---------------------------------------------------------|
|     |          | The TL1 register is the low byte of the 16-bit Timer 1. |

