# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Last Time Buy                                                  |
|----------------------------|----------------------------------------------------------------|
| Core Processor             | 8051                                                           |
| Core Size                  | 8-Bit                                                          |
| Speed                      | 25MHz                                                          |
| Connectivity               | SMBus (2-Wire/I <sup>2</sup> C), SPI, UART/USART               |
| Peripherals                | Cap Sense, POR, PWM, WDT                                       |
| Number of I/O              | 17                                                             |
| Program Memory Size        | 8KB (8K x 8)                                                   |
| Program Memory Type        | FLASH                                                          |
| EEPROM Size                | -                                                              |
| RAM Size                   | 512 x 8                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                    |
| Data Converters            | -                                                              |
| Oscillator Type            | Internal                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                              |
| Mounting Type              | Surface Mount                                                  |
| Package / Case             | 24-SSOP (0.154", 3.90mm Width)                                 |
| Supplier Device Package    | 24-QSOP                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f819-gu |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 4.2. QFN-20 Recommended PCB Land Pattern

| Dimension | Min Max |      |  |  |  |
|-----------|---------|------|--|--|--|
| C1        | 3.      | 70   |  |  |  |
| C2        | 3.70    |      |  |  |  |
| E         | 0.50    |      |  |  |  |
| X1        | 0.20    | 0.30 |  |  |  |

| Dimension | Min  | Max  |
|-----------|------|------|
| X2        | 2.15 | 2.25 |
| Y1        | 0.90 | 1.00 |
| Y2        | 2.15 | 2.25 |

#### Notes:

General

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
- 3. This Land Pattern Design is based on the IPC-7351 guidelines.

#### Solder Mask Design

**4.** All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad.

#### Stencil Design

- 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 6. The stencil thickness should be 0.125 mm (5 mils).
- 7. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pins.
- **8.** A 2x2 array of 0.95 mm openings on a 1.1 mm pitch should be used for the center pad to assure the proper paste volume.

#### Card Assembly

- **9.** A No-Clean, Type-3 solder paste is recommended.
- **10.** The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.





## 6. SOIC-16 Package Specifications

Figure 6.1. SOIC-16 Package Drawing

| Dimension | Min      | Nom      | Max  | Dimension | Min  | Nom      | Max  |
|-----------|----------|----------|------|-----------|------|----------|------|
| A         |          |          | 1.75 | L         | 0.40 |          | 1.27 |
| A1        | 0.10     |          | 0.25 | L2        |      | 0.25 BSC |      |
| A2        | 1.25     |          | _    | h         | 0.25 |          | 0.50 |
| b         | 0.31     |          | 0.51 | θ         | 0°   |          | 8°   |
| С         | 0.17     |          | 0.25 | aaa       |      | 0.10     |      |
| D         |          | 9.90 BSC |      | bbb       |      | 0.20     |      |
| E         | 6.00 BSC |          |      | CCC       |      | 0.10     |      |
| E1        |          | 3.90 BSC |      | ddd       |      | 0.25     |      |
| е         |          | 1.27 BSC |      |           |      |          |      |

### Table 6.1. SOIC-16 Package Dimensions

Notes:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to the JEDEC Solid State Outline MS-012, Variation AC.

 Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



## SFR Definition 13.1. CS0CN: Capacitive Sense Control

| Bit   | 7     | 6 | 5      | 4       | 3        | 2 | 1 | 0       |
|-------|-------|---|--------|---------|----------|---|---|---------|
| Name  | CS0EN |   | CS0INT | CS0BUSY | CS0CMPEN |   |   | CS0CMPF |
| Туре  | R/W   | R | R/W    | R/W     | R/W      | R | R | R       |
| Reset | 0     | 0 | 0      | 0       | 0        | 0 | 0 | 0       |

#### SFR Address = 0xB0; Bit-Addressable

| Bit   | Name                            | Description                                                                                                                                |
|-------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | CS0EN                           | CS0 Enable.                                                                                                                                |
|       |                                 | 0: CS0 disabled and in low-power mode.                                                                                                     |
|       |                                 | 1: CS0 enabled and ready to convert.                                                                                                       |
| 6     | Unused                          | Read = 0b; Write = Don't care                                                                                                              |
| 5     | CS0INT                          | CS0 Interrupt Flag.                                                                                                                        |
|       |                                 | 0: CS0 has not completed a data conversion since the last time CS0INT was cleared.                                                         |
|       |                                 | 1: CS0 has completed a data conversion.                                                                                                    |
|       |                                 | This bit is not automatically cleared by hardware.                                                                                         |
| 4     | CS0BUSY                         | CS0 Busy.                                                                                                                                  |
|       |                                 | Read:                                                                                                                                      |
|       |                                 | 0: CS0 conversion is complete or a conversion is not currently in progress.                                                                |
|       |                                 | 1: CS0 conversion is in progress.                                                                                                          |
|       |                                 | Write:                                                                                                                                     |
|       |                                 | 0: No effect.                                                                                                                              |
|       |                                 | 1: Initiates CS0 conversion if CS0CM[2:0] = 000b, 110b, or 111b.                                                                           |
| 3     | CS0CMPEN                        | CS0 Digital Comparator Enable Bit.                                                                                                         |
|       |                                 | Enables the digital comparator, which compares accumulated CS0 conversion output to the value stored in CS0THH:CS0THL.                     |
|       |                                 | 0: CS0 digital comparator disabled.                                                                                                        |
|       |                                 | 1: CS0 digital comparator enabled.                                                                                                         |
| 2:1   | Unused                          | Read = 00b; Write = Don't care                                                                                                             |
| 0     | CS0CMPF                         | CS0 Digital Comparator Interrupt Flag.                                                                                                     |
|       |                                 | 0: CS0 result is smaller than the value set by CS0THH and CS0THL since the last time CS0CMPE was cleared                                   |
|       |                                 | 1: CS0 result is greater than the value set by CS0THH and CS0THL since the last                                                            |
|       |                                 | time CS0CMPF was cleared.                                                                                                                  |
| Note: | On waking from should be access | suspend mode due to a CS0 greater-than comparator event, the CS0CN register seed only after at least two system clock cycles have elapsed. |



## 15.1. Program Memory

The members of the C8051F80x-83x device family contain 16 kB (C8051F80x and C8051F810/1), 8 kB (C8051F812/3/4/5/6/7/8/9 and C8051F82x), or 4 kB (C8051F830/1/2/3/4/5) of re-programmable Flash memory that can be used as non-volatile program or data storage. The last byte of user code space is used as the security lock byte (0x3FFF on 16 kB devices, 0x1FFF on 8 kB devices and 0x0FFF on 4 kB devices).



Figure 15.2. Flash Program Memory Map

#### 15.1.1. MOVX Instruction and Program Memory

The MOVX instruction in an 8051 device is typically used to access external data memory. On the C8051F80x-83x devices, the MOVX instruction is normally used to read and write on-chip XRAM, but can be re-configured to write and erase on-chip Flash memory space. MOVC instructions are always used to read Flash memory, while MOVX write instructions are used to erase and write Flash. This Flash access feature provides a mechanism for the C8051F80x-83x to update program code and use the program memory space for non-volatile data storage. Refer to Section "19. Flash Memory" on page 113 for further details.

### 15.2. Data Memory

The members of the C8051F80x-83x device family contain 512 bytes (C8051F80x, C8051F81x, and C8051F820/1/2/3) or 256 bytes (C8051F824/5/6/7/8/9 and C8051F830/1/2/3/4/5) of RAM data memory. For all C8051F80x-83x devices, 256 bytes of this memory is mapped into the internal RAM space of the 8051. For the devices with 512 bytes of RAM, the remaining 256 bytes of this memory is on-chip "external" memory. The data memory map is shown in Figure 15.1 for reference.

#### 15.2.1. Internal RAM

There are 256 bytes of internal RAM mapped into the data memory space from 0x00 through 0xFF. The lower 128 bytes of data memory are used for general purpose registers and scratch pad memory. Either direct or indirect addressing may be used to access the lower 128 bytes of data memory. Locations 0x00 through 0x1F are addressable as four banks of general purpose registers, each bank consisting of eight byte-wide registers. The next 16 bytes, locations 0x20 through 0x2F, may either be addressed as bytes or as 128 bit locations accessible with the direct addressing mode.

The upper 128 bytes of data memory are accessible only by indirect addressing. This region occupies the same address space as the Special Function Registers (SFR) but is physically separate from the SFR space. The addressing mode used by an instruction when accessing locations above 0x7F determines



8. Restore previous interrupt state.

Steps 4–6 must be repeated for each 512-byte page to be erased.

**Note:** Flash security settings may prevent erasure of some Flash pages, such as the reserved area and the page containing the lock bytes. For a summary of Flash security settings and restrictions affecting Flash erase operations, please see Section "19.3. Security Options" on page 114.

#### 19.1.3. Flash Write Procedure

A write to Flash memory can clear bits to logic 0 but cannot set them; only an erase operation can set bits to logic 1 in Flash. A byte location to be programmed should be erased before a new value is written.

The recommended procedure for writing a single byte in Flash is as follows:

- 1. Save current interrupt state and disable interrupts.
- 2. Ensure that the Flash byte has been erased (has a value of 0xFF).
- 3. Set the PSWE bit (register PSCTL).
- 4. Clear the PSEE bit (register PSCTL).
- 5. Write the first key code to FLKEY: 0xA5.
- 6. Write the second key code to FLKEY: 0xF1.
- 7. Using the MOVX instruction, write a single data byte to the desired location within the 512-byte sector.
- 8. Clear the PSWE bit.
- 9. Restore previous interrupt state.

Steps 5–7 must be repeated for each byte to be written.

**Note:** Flash security settings may prevent writes to some areas of Flash, such as the reserved area. For a summary of Flash security settings and restrictions affecting Flash write operations, please see Section "19.3. Security Options" on page 114.

#### 19.2. Non-volatile Data Storage

The Flash memory can be used for non-volatile data storage as well as program code. This allows data such as calibration coefficients to be calculated and stored at run time. Data is written using the MOVX write instruction and read using the MOVC instruction.

**Note:** MOVX read instructions always target XRAM.

#### **19.3. Security Options**

The CIP-51 provides security options to protect the Flash memory from inadvertent modification by software as well as to prevent the viewing of proprietary program code and constants. The Program Store Write Enable (bit PSWE in register PSCTL) and the Program Store Erase Enable (bit PSEE in register PSCTL) bits protect the Flash memory from accidental modification by software. PSWE must be explicitly set to 1 before software can modify the Flash memory; both PSWE and PSEE must be set to 1 before software can erase Flash memory. Additional security features prevent proprietary program code and data constants from being read or altered across the C2 interface.

A Security Lock Byte located at the last byte of Flash user space offers protection of the Flash program memory from access (reads, writes, and erases) by unprotected code or the C2 interface. The Flash security mechanism allows the user to lock all Flash pages, starting at page 0, by writing a non-0xFF value to the lock byte. Note that writing a non-0xFF value to the lock byte will lock all pages of FLASH from reads, writes, and erases, including the page containing the lock byte.

The level of Flash security depends on the Flash access method. The three Flash access methods that can be restricted are reads, writes, and erases from the C2 debug interface, user firmware executing on unlocked pages, and user firmware executing on locked pages. Table 19.1 summarizes the Flash security



## 21. Reset Sources

Reset circuitry allows the controller to be easily placed in a predefined default condition. On entry to this reset state, the following occur:

- CIP-51 halts program execution
- Special Function Registers (SFRs) are initialized to their defined reset values
- External Port pins are forced to a known state
- Interrupts and timers are disabled.

All SFRs are reset to the predefined values noted in the SFR detailed descriptions. The contents of internal data memory are unaffected during a reset; any previously stored data is preserved. However, since the stack pointer SFR is reset, the stack is effectively lost, even though the data on the stack is not altered.

The Port I/O latches are reset to 0xFF (all logic ones) in open-drain mode. Weak pullups are enabled during and after the reset. For  $V_{DD}$  Monitor and power-on resets, the  $\overrightarrow{RST}$  pin is driven low until the device exits the reset state.

On exit from the reset state, the program counter (PC) is reset, and the system clock defaults to the internal oscillator. The Watchdog Timer is enabled with the system clock divided by 12 as its clock source. Program execution begins at location 0x0000.



Figure 21.1. Reset Sources



## 21.5. Comparator0 Reset

Comparator0 can be configured as a reset source by writing a 1 to the CORSEF flag (RSTSRC.5). Comparator0 should be enabled and allowed to settle prior to writing to CORSEF to prevent any turn-on chatter on the output from generating an unwanted reset. The Comparator0 reset is active-low: if the non-inverting input voltage (on CP0+) is less than the inverting input voltage (on CP0-), the device is put into the reset state. After a Comparator0 reset, the CORSEF flag (RSTSRC.5) will read 1 signifying Comparator0 as the reset source; otherwise, this bit reads 0. The state of the RST pin is unaffected by this reset.

### 21.6. PCA Watchdog Timer Reset

The programmable Watchdog Timer (WDT) function of the Programmable Counter Array (PCA) can be used to prevent software from running out of control during a system malfunction. The PCA WDT function can be enabled or disabled by software as described in Section "29.4. Watchdog Timer Mode" on page 236; the WDT is enabled and clocked by SYSCLK / 12 following any reset. If a system malfunction prevents user software from updating the WDT, a reset is generated and the WDTRSF bit (RSTSRC.5) is set to '1'. The state of the RST pin is unaffected by this reset.

### 21.7. Flash Error Reset

If a Flash read/write/erase or program read targets an illegal address, a system reset is generated. This may occur due to any of the following:

- A Flash write or erase is attempted above user code space. This occurs when PSWE is set to 1 and a MOVX write operation targets an address above address 0x3DFF.
- A Flash read is attempted above user code space. This occurs when a MOVC operation targets an address above address 0x3DFF.
- A Program read is attempted above user code space. This occurs when user code attempts to branch to an address above 0x3DFF.
- A Flash read, write or erase attempt is restricted due to a Flash security setting (see Section "19.3. Security Options" on page 114).

The FERROR bit (RSTSRC.6) is set following a Flash error reset. The state of the  $\overline{RST}$  pin is unaffected by this reset.

### 21.8. Software Reset

Software may force a reset by writing a 1 to the SWRSF bit (RSTSRC.4). The SWRSF bit will read 1 following a software forced reset. The state of the RST pin is unaffected by this reset.



#### 22.3.3. External Capacitor Example

If a capacitor is used as an external oscillator for the MCU, the circuit should be configured as shown in Figure 22.1, Option 3. The capacitor should be no greater than 100 pF; however for very small capacitors, the total capacitance may be dominated by parasitic capacitance in the PCB layout. To determine the required External Oscillator Frequency Control value (XFCN) in the OSCXCN Register, select the capacitor to be used and find the frequency of oscillation according to Equation 22.2, where f = the frequency of oscillation in MHz, C = the capacitor value in pF, and V<sub>DD</sub> = the MCU power supply in volts.

#### Equation 22.2. C Mode Oscillator Frequency

 $f = (KF)/(R \times V_{DD})$ 

For example: Assume  $V_{DD} = 3.0$  V and f = 150 kHz:

f = KF / (C x VDD) 0.150 MHz = KF / (C x 3.0)

Since the frequency of roughly 150 kHz is desired, select the K Factor from the table in SFR Definition 22.4 (OSCXCN) as KF = 22:

0.150 MHz = 22 / (C x 3.0) C x 3.0 = 22 / 0.150 MHz C = 146.6 / 3.0 pF = 48.8 pF

Therefore, the XFCN value to use in this example is 011b and C = 50 pF.



### 23.4. Port I/O Initialization

Port I/O initialization consists of the following steps:

- 1. Select the input mode (analog or digital) for all Port pins, using the Port Input Mode register (PnMDIN). If the pin is in analog mode, a '1' must also be written to the corresponding Port Latch (Pn).
- 2. Select the output mode (open-drain or push-pull) for all Port pins, using the Port Output Mode register (PnMDOUT).
- 3. Select any pins to be skipped by the I/O Crossbar using the Port Skip registers (PnSKIP).
- 4. Assign Port pins to desired peripherals (XBR0, XBR1).
- 5. Enable the Crossbar (XBARE = 1).

All Port pins must be configured as either analog or digital inputs. When a pin is configured as an analog input, its weak pullup, digital driver, and digital receiver are disabled. This process saves power and reduces noise on the analog input. Pins configured as digital inputs may still be used by analog peripherals; however this practice is not recommended.

Additionally, all analog input pins should be configured to be skipped by the Crossbar (accomplished by setting the associated bits in PnSKIP). Port input mode is set in the PnMDIN register, where a 1 indicates a digital input, and a 0 indicates an analog input. All port pins in analog mode must have a '1' set in the corresponding Port Latch register. All pins default to digital inputs on reset. See SFR Definition 23.8 and SFR Definition 23.12 for the PnMDIN register details.

The output driver characteristics of the I/O pins are defined using the Port Output Mode registers (PnMD-OUT). Each Port Output driver can be configured as either open drain or push-pull. This selection is required even for the digital resources selected in the XBRn registers, and is not automatic. The only exception to this is the SMBus (SDA, SCL) pins, which are configured as open-drain regardless of the PnMDOUT settings. When the WEAKPUD bit in XBR1 is 0, a weak pullup is enabled for all Port I/O configured as open-drain. WEAKPUD does not affect the push-pull Port I/O. Furthermore, the weak pullup is turned off on an output that is driving a 0 to avoid unnecessary power dissipation.

Registers XBR0 and XBR1 must be loaded with the appropriate values to select the digital I/O functions required by the design. Setting the XBARE bit in XBR1 to 1 enables the Crossbar. Until the Crossbar is enabled, the external pins remain as standard Port I/O (in input mode), regardless of the XBRn Register settings. For given XBRn Register settings, one can determine the I/O pin-out using the Priority Decode Table; as an alternative, the Configuration Wizard utility will determine the Port I/O pin-assignments based on the XBRn Register settings.

The Crossbar must be enabled to use Port pins as standard Port I/O in output mode. Port output drivers are disabled while the Crossbar is disabled.



## SFR Definition 24.4. CRC0AUTO: CRC Automatic Control

| Bit   | 7      | 6      | 5        | 4           | 3 | 2 | 1 | 0 |  |
|-------|--------|--------|----------|-------------|---|---|---|---|--|
| Name  | AUTOEN | CRCCPT | Reserved | CRC0ST[4:0] |   |   |   |   |  |
| Туре  | R/W    |        |          |             |   |   |   |   |  |
| Reset | 0      | 1      | 0        | 0           | 0 | 0 | 0 | 0 |  |

SFR Address = 0xD2

| Bit | Name        | Function                                                                                                                                                                              |
|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | AUTOEN      | Automatic CRC Calculation Enable.                                                                                                                                                     |
|     |             | When AUTOEN is set to 1, any write to CRC0CN will initiate an automatic CRC starting at Flash sector CRC0ST and continuing for CRC0CNT sectors.                                       |
| 6   | CRCCPT      | Automatic CRC Calculation Complete.                                                                                                                                                   |
|     |             | Set to 0 when a CRC calculation is in progress. Code execution is stopped during a CRC calculation, therefore reads from firmware will always return 1.                               |
| 5   | Reserved    | Must write 0.                                                                                                                                                                         |
| 4:0 | CRC0ST[4:0] | Automatic CRC Calculation Starting Flash Sector.                                                                                                                                      |
|     |             | These bits specify the Flash sector to start the automatic CRC calculation. The starting address of the first Flash sector included in the automatic CRC calculation is CRC0ST x 512. |

## SFR Definition 24.5. CRC0CNT: CRC Automatic Flash Sector Count

| Bit   | 7 | 6 | 5 | 4            | 3 | 2 | 1 | 0 |  |  |
|-------|---|---|---|--------------|---|---|---|---|--|--|
| Name  |   |   |   | CRC0CNT[5:0] |   |   |   |   |  |  |
| Туре  | R | R |   | R/W          |   |   |   |   |  |  |
| Reset | 0 | 0 | 0 | 0            | 0 | 0 | 0 | 0 |  |  |

SFR Address = 0xD3

| Bit | Name         | Function                                                                                                                                                                                                                          |
|-----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Unused       | Read = 00b; Write = Don't Care.                                                                                                                                                                                                   |
| 5:0 | CRC0CNT[5:0] | Automatic CRC Calculation Flash Sector Count.                                                                                                                                                                                     |
|     |              | These bits specify the number of Flash sectors to include when performing an automatic CRC calculation. The base address of the last flash sector included in the automatic CRC calculation is equal to (CRC0ST + CRC0CNT) x 512. |



## 26.1. Supporting Documents

It is assumed the reader is familiar with or has access to the following supporting documents:

- 1. The I<sup>2</sup>C-Bus and How to Use It (including specifications), Philips Semiconductor.
- 2. The I<sup>2</sup>C-Bus Specification—Version 2.0, Philips Semiconductor.
- 3. System Management Bus Specification—Version 1.1, SBS Implementers Forum.

### 26.2. SMBus Configuration

Figure 26.2 shows a typical SMBus configuration. The SMBus specification allows any recessive voltage between 3.0 V and 5.0 V; different devices on the bus may operate at different voltage levels. The bi-directional SCL (serial clock) and SDA (serial data) lines must be connected to a positive power supply voltage through a pullup resistor or similar circuit. Every device connected to the bus must have an open-drain or open-collector output for both the SCL and SDA lines, so that both are pulled high (recessive state) when the bus is free. The maximum number of devices on the bus is limited only by the requirement that the rise and fall times on the bus not exceed 300 ns and 1000 ns, respectively.



Figure 26.2. Typical SMBus Configuration

## 26.3. SMBus Operation

Two types of data transfers are possible: data transfers from a master transmitter to an addressed slave receiver (WRITE), and data transfers from an addressed slave transmitter to a master receiver (READ). The master device initiates both types of data transfers and provides the serial clock pulses on SCL. The SMBus interface may operate as a master or a slave, and multiple master devices on the same bus are supported. If two or more masters attempt to initiate a data transfer simultaneously, an arbitration scheme is employed with a single master always winning the arbitration. Note that it is not necessary to specify one device as the Master in a system; any device who transmits a START and a slave address becomes the master for the duration of that transfer.

A typical SMBus transaction consists of a START condition followed by an address byte (Bits7–1: 7-bit slave address; Bit0: R/W direction bit), one or more bytes of data, and a STOP condition. Bytes that are received (by a master or slave) are acknowledged (ACK) with a low SDA during a high SCL (see Figure 26.3). If the receiving device does not ACK, the transmitting device will read a NACK (not acknowledge), which is a high SDA during a high SCL.

The direction bit (R/W) occupies the least-significant bit position of the address byte. The direction bit is set to logic 1 to indicate a "READ" operation and cleared to logic 0 to indicate a "WRITE" operation.



All transactions are initiated by a master, with one or more addressed slave devices as the target. The master generates the START condition and then transmits the slave address and direction bit. If the transaction is a WRITE operation from the master to the slave, the master transmits the data a byte at a time waiting for an ACK from the slave at the end of each byte. For READ operations, the slave transmits the data waiting for an ACK from the master at the end of each byte. At the end of the data transfer, the master generates a STOP condition to terminate the transaction and free the bus. Figure 26.3 illustrates a typical SMBus transaction.



Figure 26.3. SMBus Transaction

#### 26.3.1. Transmitter Vs. Receiver

On the SMBus communications interface, a device is the "transmitter" when it is sending an address or data byte to another device on the bus. A device is a "receiver" when an address or data byte is being sent to it from another device on the bus. The transmitter controls the SDA line during the address or data byte. After each byte of address or data information is sent by the transmitter, the receiver sends an ACK or NACK bit during the ACK phase of the transfer, during which time the receiver controls the SDA line.

#### 26.3.2. Arbitration

A master may start a transfer only if the bus is free. The bus is free after a STOP condition or after the SCL and SDA lines remain high for a specified time (see Section "26.3.5. SCL High (SMBus Free) Timeout" on page 183). In the event that two or more devices attempt to begin a transfer at the same time, an arbitration scheme is employed to force one master to give up the bus. The master devices continue transmitting until one attempts a HIGH while the other transmits a LOW. Since the bus is open-drain, the bus will be pulled LOW. The master attempting the HIGH will detect a LOW SDA and lose the arbitration. The winning master continues its transmission without interruption; the losing master becomes a slave and receives the rest of the transfer if addressed. This arbitration scheme is non-destructive: one device always wins, and no data is lost.

#### 26.3.3. Clock Low Extension

SMBus provides a clock synchronization mechanism, similar to I2C, which allows devices with different speed capabilities to coexist on the bus. A clock-low extension is used during a transfer in order to allow slower slave devices to communicate with faster masters. The slave may temporarily hold the SCL line LOW to extend the clock low period, effectively decreasing the serial clock frequency.

#### 26.3.4. SCL Low Timeout

If the SCL line is held low by a slave device on the bus, no further communication is possible. Furthermore, the master cannot force the SCL line high to correct the error condition. To solve this problem, the SMBus protocol specifies that devices participating in a transfer must detect any clock cycle held low longer than 25 ms as a "timeout" condition. Devices that have detected the timeout condition must reset the communication no later than 10 ms after detecting the timeout condition.

When the SMBTOE bit in SMB0CF is set, Timer 3 is used to detect SCL low timeouts. Timer 3 is forced to reload when SCL is high, and allowed to count when SCL is low. With Timer 3 enabled and configured to









## SFR Definition 28.4. TL0: Timer 0 Low Byte

| Bit   | 7                  | 6                                                       | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|--------------------|---------------------------------------------------------|---|---|---|---|---|---|--|
| Nam   | e                  | TL0[7:0]                                                |   |   |   |   |   |   |  |
| Туре  | e                  | R/W                                                     |   |   |   |   |   |   |  |
| Rese  | et O               | 0                                                       | 0 | 0 | 0 | 0 | 0 | 0 |  |
| SFR A | SFR Address = 0x8A |                                                         |   |   |   |   |   |   |  |
| Bit   | Name               | Name Function                                           |   |   |   |   |   |   |  |
| 7:0   | TL0[7:0]           | TL0[7:0] Timer 0 Low Byte.                              |   |   |   |   |   |   |  |
|       |                    | The TL0 register is the low byte of the 16-bit Timer 0. |   |   |   |   |   |   |  |

## SFR Definition 28.5. TL1: Timer 1 Low Byte

| Bit   | 7            | 6           | 5          | 4   | 3     | 2 | 1 | 0 |
|-------|--------------|-------------|------------|-----|-------|---|---|---|
| Nam   | e            |             |            | TL1 | [7:0] |   |   |   |
| Туре  | •            | R/W         |            |     |       |   |   |   |
| Rese  | et 0         | 0           | 0          | 0   | 0     | 0 | 0 | 0 |
| SFR A | ddress = 0x8 | В           |            |     |       |   |   |   |
| Bit   | Name         | me Function |            |     |       |   |   |   |
|       |              |             | <b>D</b> ( |     |       |   |   |   |

| 7:0 | TL1[7:0] | Timer 1 Low Byte.                                       |
|-----|----------|---------------------------------------------------------|
|     |          | The TL1 register is the low byte of the 16-bit Timer 1. |



## 29. programmable Counter Array

The programmable counter array (PCA0) provides enhanced timer functionality while requiring less CPU intervention than the standard 8051 counter/timers. The PCA consists of a dedicated 16-bit counter/timer and three 16-bit capture/compare modules. Each capture/compare module has its own associated I/O line (CEXn) which is routed through the Crossbar to Port I/O when enabled. The counter/timer is driven by a programmable timebase that can select between six sources: system clock, system clock divided by four, system clock divided by twelve, the external oscillator clock source divided by 8, Timer 0 overflows, or an external clock signal on the ECI input pin. Each capture/compare module may be configured to operate independently in one of six modes: Edge-Triggered Capture, Software Timer, High-Speed Output, Frequency Output, 8 to 15-Bit PWM, or 16-Bit PWM (each mode is described in Section "29.3. Capture/Compare Modules" on page 228). The external oscillator clock option is ideal for real-time clock (RTC) functionality, allowing the PCA to be clocked by a precision external oscillator while the internal oscillator drives the system clock. The PCA is configured and controlled through the system controller's Special Function Registers. The PCA block diagram is shown in Figure 29.1

**Important Note:** The PCA Module 2 may be used as a watchdog timer (WDT), and is enabled in this mode following a system reset. Access to certain PCA registers is restricted while WDT mode is enabled. See Section 29.4 for details.



Figure 29.1. PCA Block Diagram



#### 29.3.2. Software Timer (Compare) Mode

In Software Timer mode, the PCA counter/timer value is compared to the module's 16-bit capture/compare register (PCA0CPHn and PCA0CPLn). When a match occurs, the Capture/Compare Flag (CCFn) in PCA0CN is set to logic 1. An interrupt request is generated if the CCFn interrupt for that module is enabled. The CCFn bit is not automatically cleared by hardware when the CPU vectors to the interrupt service routine, and must be cleared by software. Setting the ECOMn and MATn bits in the PCA0CPMn register enables Software Timer mode.

**Important Note About Capture/Compare Registers**: When writing a 16-bit value to the PCA0 Capture/Compare registers, the low byte should always be written first. Writing to PCA0CPLn clears the ECOMn bit to 0; writing to PCA0CPHn sets ECOMn to 1.



Figure 29.5. PCA Software Timer Mode Diagram



Rev. 1.0

#### 29.3.4. Frequency Output Mode

Frequency Output Mode produces a programmable-frequency square wave on the module's associated CEXn pin. The capture/compare module high byte holds the number of PCA clocks to count before the output is toggled. The frequency of the square wave is then defined by Equation 29.1.

$$F_{CEXn} = \frac{F_{PCA}}{2 \times PCA0CPHn}$$

Note: A value of 0x00 in the PCA0CPHn register is equal to 256 for this equation.

#### Equation 29.1. Square Wave Frequency Output

Where  $F_{PCA}$  is the frequency of the clock selected by the CPS2–0 bits in the PCA mode register, PCA0MD. The lower byte of the capture/compare module is compared to the PCA counter low byte; on a match, CEXn is toggled and the offset held in the high byte is added to the matched value in PCA0CPLn. Frequency Output Mode is enabled by setting the ECOMn, TOGn, and PWMn bits in the PCA0CPMn register. The MATn bit should normally be set to 0 in this mode. If the MATn bit is set to 1, the CCFn flag for the channel will be set when the 16-bit PCA0 counter and the 16-bit capture/compare register for the channel are equal.



Figure 29.7. PCA Frequency Output Mode

#### 29.3.5. 8-bit through 15-bit Pulse Width Modulator Modes

Each module can be used independently to generate a pulse width modulated (PWM) output on its associated CEXn pin. The frequency of the output is dependent on the timebase for the PCA counter/timer, and the setting of the PWM cycle length (8, 9, 10, 11, 12, 13, 14, or 15-bits). For backwards-compatibility with the 8-bit PWM mode available on other devices, the 8-bit PWM mode operates slightly different than 9, 10, 11, 12, 13, 14, and 15-bit PWM modes. It is important to note that all channels configured for 8-bit through 15-bit PWM mode will use the same cycle length. For example, it is not possible to configure one channel for 8-bit PWM mode and another for 11-bit mode. However, other PCA channels can be configured to Pin Capture, High-Speed Output, Software Timer, Frequency Output, or 16-bit PWM mode independently.



## SFR Definition 29.4. PCA0CPMn: PCA0 Capture/Compare Mode

| Bit                                                              | 7                                                                                                                                                                                                                                                       | 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                       |                                            |                                               |                                      |                             |                             |                        |
|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------------------|--------------------------------------|-----------------------------|-----------------------------|------------------------|
| Nam                                                              | e PWM16                                                                                                                                                                                                                                                 | in ECOMn                                                                                                                                                                                                                                                                                                            | CAPPn                                      | CAPNn                                         | MATn                                 | TOGn                        | PWMn                        | ECCFn                  |
| Туре                                                             | R/W                                                                                                                                                                                                                                                     | R/W                                                                                                                                                                                                                                                                                                                 | R/W                                        | R/W                                           | R/W                                  | R/W                         | R/W                         | R/W                    |
| Rese                                                             | t 0                                                                                                                                                                                                                                                     | 0                                                                                                                                                                                                                                                                                                                   | 0                                          | 0                                             | 0                                    | 0                           | 0                           | 0                      |
| SFR Addresses: PCA0CPM0 = 0xDA, PCA0CPM1 = 0xDB, PCA0CPM2 = 0xDC |                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                     |                                            |                                               |                                      |                             |                             |                        |
| Bit                                                              | Name                                                                                                                                                                                                                                                    | Name Function                                                                                                                                                                                                                                                                                                       |                                            |                                               |                                      |                             |                             |                        |
| 7                                                                | PWM16n                                                                                                                                                                                                                                                  | 16-bit Pulse \                                                                                                                                                                                                                                                                                                      | Nidth Modu                                 | lation Enab                                   | le.                                  |                             |                             |                        |
|                                                                  |                                                                                                                                                                                                                                                         | This bit enable                                                                                                                                                                                                                                                                                                     | es 16-bit mo                               | de when Pul                                   | se Width Mo                          | dulation mo                 | de is enable                | d.                     |
|                                                                  |                                                                                                                                                                                                                                                         | 0: 8 to 15-bit F                                                                                                                                                                                                                                                                                                    | PWM selecte                                | ed.                                           |                                      |                             |                             |                        |
|                                                                  |                                                                                                                                                                                                                                                         | 1: 16-bit PWN                                                                                                                                                                                                                                                                                                       | selected.                                  |                                               |                                      |                             |                             |                        |
| 6                                                                | ECOMn                                                                                                                                                                                                                                                   | Comparator I                                                                                                                                                                                                                                                                                                        | Function En                                | able.                                         |                                      |                             |                             |                        |
|                                                                  |                                                                                                                                                                                                                                                         | This bit enable                                                                                                                                                                                                                                                                                                     | es the compa                               | arator function                               | on for PCA m                         | nodule n whe                | en set to 1.                |                        |
| 5                                                                | CAPPn                                                                                                                                                                                                                                                   | Capture Posi                                                                                                                                                                                                                                                                                                        | tive Functio                               | on Enable.                                    |                                      |                             |                             |                        |
|                                                                  |                                                                                                                                                                                                                                                         | This bit enable                                                                                                                                                                                                                                                                                                     | es the positiv                             | ve edge capt                                  | ure for PCA                          | module n wl                 | nen set to 1.               |                        |
| 4                                                                | CAPNn                                                                                                                                                                                                                                                   | Capture Nega                                                                                                                                                                                                                                                                                                        | ative Functi                               | on Enable.                                    |                                      |                             |                             |                        |
|                                                                  |                                                                                                                                                                                                                                                         | This bit enables the negative edge capture for PCA module n when set to 1.                                                                                                                                                                                                                                          |                                            |                                               |                                      |                             |                             |                        |
| 3                                                                | MATn                                                                                                                                                                                                                                                    | Match Function Enable.                                                                                                                                                                                                                                                                                              |                                            |                                               |                                      |                             |                             |                        |
|                                                                  |                                                                                                                                                                                                                                                         | This bit enable<br>matches of the<br>bit in PCA0ME                                                                                                                                                                                                                                                                  | es the match<br>PCA count<br>D register to | function for<br>er with a mo<br>be set to log | PCA module<br>dule's captur<br>ic 1. | e n when set<br>e/compare r | to 1. When<br>egister cause | enabled,<br>e the CCFn |
| 2                                                                | TOGn                                                                                                                                                                                                                                                    | Toggle Funct                                                                                                                                                                                                                                                                                                        | ion Enable.                                |                                               |                                      |                             |                             |                        |
|                                                                  |                                                                                                                                                                                                                                                         | This bit enables the toggle function for PCA module n when set to 1. When enabled, matches of the PCA counter with a module's capture/compare register cause the logic level on the CEXn pin to toggle. If the PWMn bit is also set to logic 1, the module operates in Frequency Output Mode.                       |                                            |                                               |                                      |                             |                             |                        |
| 1                                                                | PWMn                                                                                                                                                                                                                                                    | Pulse Width Modulation Mode Enable.                                                                                                                                                                                                                                                                                 |                                            |                                               |                                      |                             |                             |                        |
|                                                                  |                                                                                                                                                                                                                                                         | This bit enables the PWM function for PCA module n when set to 1. When enabled, a pulse width modulated signal is output on the CEXn pin. 8 to 15-bit PWM is used if PWM16n is cleared; 16-bit mode is used if PWM16n is set to logic 1. If the TOGn bit is also set, the module operates in Frequency Output Mode. |                                            |                                               |                                      |                             |                             |                        |
| 0                                                                | ECCFn                                                                                                                                                                                                                                                   | Capture/Compare Flag Interrupt Enable.                                                                                                                                                                                                                                                                              |                                            |                                               |                                      |                             |                             |                        |
|                                                                  |                                                                                                                                                                                                                                                         | This bit sets the masking of the Capture/Compare Flag (CCFn) interrupt.                                                                                                                                                                                                                                             |                                            |                                               |                                      |                             |                             |                        |
|                                                                  |                                                                                                                                                                                                                                                         | 1: Enable a C                                                                                                                                                                                                                                                                                                       | apture/Comp                                | bare Flag int                                 | errupt reque                         | st when CCF                 | n is set.                   |                        |
| Note:                                                            | <ul> <li>When the WDTE bit is set to 1, the PCA0CPM2 register cannot be modified, and module 2 acts as the watchdog timer. To change the contents of the PCA0CPM2 register or the function of module 2, the Watchdog Timer must be disabled.</li> </ul> |                                                                                                                                                                                                                                                                                                                     |                                            |                                               |                                      |                             |                             |                        |



## C2 Register Definition 30.2. DEVICEID: C2 Device ID

| Bit   | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---------------|---|---|---|---|---|---|---|
| Name  | DEVICEID[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W           |   |   |   |   |   |   |   |
| Reset | 1             | 1 | 1 | 0 | 0 | 0 | 0 | 1 |

C2 Address: 0x00

| Bit | Name          | Function                                                                   |
|-----|---------------|----------------------------------------------------------------------------|
| 7:0 | DEVICEID[7:0] | Device ID.                                                                 |
|     |               | This read-only register returns the 8-bit device ID: 0x23 (C8051F80x-83x). |

## C2 Register Definition 30.3. REVID: C2 Revision ID

| Bit      | 7                | 6                                                                                      | 5      | 4      | 3      | 2      | 1      | 0      |  |  |
|----------|------------------|----------------------------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Nam      | REVID[7:0]       |                                                                                        |        |        |        |        |        |        |  |  |
| Type R/W |                  |                                                                                        |        |        |        |        |        |        |  |  |
| Rese     | et Varies        | Varies                                                                                 | Varies | Varies | Varies | Varies | Varies | Varies |  |  |
| C2 Ac    | C2 Address: 0x01 |                                                                                        |        |        |        |        |        |        |  |  |
| Bit      | Name             | ame Function                                                                           |        |        |        |        |        |        |  |  |
| 7:0      | REVID[7:0]       | /ID[7:0] Revision ID.                                                                  |        |        |        |        |        |        |  |  |
|          |                  | This read-only register returns the 8-bit revision ID. For example: 0x00 = Revision A. |        |        |        |        |        |        |  |  |



## 30.2. C2CK Pin Sharing

The C2 protocol allows the C2 pins to be shared with user functions so that in-system debugging and Flash programming may be performed. This is possible because C2 communication is typically performed when the device is in the halt state, where all on-chip peripherals and user software are stalled. In this halted state, the C2 interface can safely "borrow" the C2CK (RST) and C2D pins. In most applications, external resistors are required to isolate C2 interface traffic from the user application. A typical isolation configuration is shown in Figure 30.1.



## Figure 30.1. Typical C2 Pin Sharing

The configuration in Figure 30.1 assumes the following:

- 1. The user input (b) cannot change state while the target device is halted.
- 2. The RST pin on the target device is used as an input only.

Additional resistors may be necessary depending on the specific application.

