# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC e500v2                                                         |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 1.0GHz                                                                 |
| Co-Processors/DSP               | Communications; QUICC Engine, Security; SEC                            |
| RAM Controllers                 | DDR, DDR2, SDRAM                                                       |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10/100/1000Mbps (2)                                                    |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                       |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                       |
| Security Features               | Cryptography, Random Number Generator                                  |
| Package / Case                  | 1023-BBGA, FCBGA                                                       |
| Supplier Device Package         | 1023-FCPBGA (33x33)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8567evtaqgg |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



MPC8568E Overview

# 1 MPC8568E Overview

This section provides a high-level overview of MPC8568E features. Figure 1 shows the major functional units within the MPC8568E.



Figure 1. MPC8568E Block Diagram

**MPC8568E Overview** 

| Mode Option                  | eTSEC1                                              | eTSEC2                                              |
|------------------------------|-----------------------------------------------------|-----------------------------------------------------|
| Ethernet standard interfaces | TBI, GMII, or MII                                   | TBI, GMII, or MII                                   |
| Ethernet reduced interfaces  | RTBI, RGMII, or RMII                                | RTBI, RGMII, or RMII                                |
| FIFO and mixed interfaces    | 8-bit FIFO                                          | TBI, GMII, MII, RTBI, RGMII, RMII,<br>or 8-bit FIFO |
|                              | TBI, GMII, MII, RTBI, RGMII, RMII,<br>or 8-bit FIFO | 8-bit FIFO                                          |
|                              | 16-bit FIFO                                         | Not used/not available                              |

| Table 1. Supported eTSEC1 and eTSEC2 Configurations <sup>1</sup> |
|------------------------------------------------------------------|
|------------------------------------------------------------------|

<sup>1</sup> Both interfaces must use the same voltage (2.5 or 3.3 V).

- TCP/IP acceleration and QoS features:
  - IP v4 and IP v6 header recognition on receive
  - IP v4 header checksum verification and generation
  - TCP and UDP checksum verification and generation
  - Per-packet configurable acceleration
  - Recognition of VLAN, stacked (queue in queue) VLAN, 802.2, PPPoE session, MPLS stacks, and ESP/AH IP-security headers
  - Supported in all FIFO modes
  - Transmission from up to eight physical queues
  - Reception to up to eight physical queues
- Full- and half-duplex Ethernet support (1000 Mbps supports only full duplex):
  - IEEE 802.3 full-duplex flow control (automatic PAUSE frame generation or software-programmed PAUSE frame generation and recognition)
- IEEE Std 802.1<sup>TM</sup> virtual local area network (VLAN) tags and priority
- VLAN insertion and deletion
  - Per-frame VLAN control word or default VLAN for each eTSEC
  - Extracted VLAN control word passed to software separately
- Programmable Ethernet preamble insertion and extraction of up to 7 bytes
- MAC address recognition
- Ability to force allocation of header information and buffer descriptors into L2 cache

### 1.2.6 DDR SDRAM Controller

The MPC8568E supports DDR SDRAM and DDR2 SDRAM. The memory interface controls main memory accesses and provides for a maximum of 16 Gbytes of main memory.

The MPC8568E supports a variety of SDRAM configurations. SDRAM banks can be built using DIMMs or directly-attached memory devices. Sixteen multiplexed address signals provide for device densities of 64 Mbits, 128 Mbits, 256 Mbits, 512 Mbits, 1 Gbits, 2 Gbits and 4 Gbits. Four chip select signals support



|                     | Characteristic                                                                         | Symbol                               | Max Value                                                            | Unit | Notes |
|---------------------|----------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------|------|-------|
| Input voltage       | DDR/DDR2 DRAM signals                                                                  | MV <sub>IN</sub>                     | -0.3 to (GV <sub>DD</sub> + 0.3)                                     | V    | 2, 5  |
|                     | DDR/DDR2 DRAM reference                                                                | MV <sub>REF</sub>                    | -0.3 to (GV <sub>DD</sub> + 0.3)                                     | V    | 2, 5  |
|                     | Three-speed Ethernet signals                                                           | LV <sub>IN</sub><br>TV <sub>IN</sub> | -0.3 to (LV <sub>DD</sub> + 0.3)<br>-0.3 to (TV <sub>DD</sub> + 0.3) | V    | 4, 5  |
|                     | Local bus signals                                                                      | BV <sub>IN</sub>                     | -0.3 to (BV <sub>DD</sub> + 0.3)                                     |      | —     |
|                     | DUART, SYSCLK, system control and power management, I <sup>2</sup> C, and JTAG signals | OV <sub>IN</sub>                     | -0.3 to (OV <sub>DD</sub> + 0.3)                                     | V    | 5     |
|                     | PCI                                                                                    | OV <sub>IN</sub>                     | -0.3 to (OV <sub>DD</sub> + 0.3)                                     | V    | 6     |
| Storage temperature | e range                                                                                | T <sub>STG</sub>                     | –55 to 150                                                           | •C   | —     |

#### Table 2. Absolute Maximum Ratings <sup>1</sup> (continued)

#### Notes:

- 1. Functional and tested operating conditions are given in Table 3. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. Caution: MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. **Caution:** OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- Caution: L/TV<sub>IN</sub> must not exceed L/TV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 5.  $(M,L,O)V_{IN}$  and  $MV_{REF}$  may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2.
- 6. OV<sub>IN</sub> on the PCI interface may overshoot/undershoot according to the PCI Electrical Specification for 3.3-V operation, as shown in Figure 2.

### 2.1.2 Recommended Operating Conditions

Table 3 provides the recommended operating conditions for this device. Note that the values in Table 3 are the recommended and tested operating conditions. Proper device operation outside these conditions is not guaranteed.

| Characteristic                           | Symbol                                                                                                                                               | Recommended<br>Value            | Unit | Notes |
|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------|-------|
| Core supply voltage                      | V <sub>DD</sub>                                                                                                                                      | 1.1 V ± 55 mV                   | V    | —     |
| PLL supply voltage                       | AV <sub>DD</sub> PLAT,<br>AV <sub>DD</sub> CORE,<br>AV <sub>DD</sub> CE,<br>AV <sub>DD</sub> PCI,<br>AV <sub>DD</sub> LBIU,<br>AV <sub>DD</sub> SRDS | 1.1 V ± 55 mV                   | V    |       |
| Core power supply for SerDes transceiver | SCOREVDD                                                                                                                                             | 1.1 V ± 55 mV                   | V    | —     |
| Pad power supply for SerDes transceiver  | XV <sub>DD</sub>                                                                                                                                     | 1.1 V ± 55 mV                   | V    | —     |
| DDR and DDR2 DRAM I/O voltage            | GV <sub>DD</sub>                                                                                                                                     | 2.5 V ± 125 mV<br>1.8 V ± 90 mV | V    | —     |

#### Table 3. Recommended Operating Conditions



### 4.4 eTSEC Gigabit Reference Clock Timing

Table 9 provides the eTSEC gigabit reference clocks (EC\_GTX\_CLK125) AC timing specifications for the MPC8568E.

| Parameter/Condition                                                  | Symbol                                  | Min      | Typical | Max         | Unit | Notes |
|----------------------------------------------------------------------|-----------------------------------------|----------|---------|-------------|------|-------|
| EC_GTX_CLK125 frequency                                              | f <sub>G125</sub>                       | —        | 125     | _           | MHz  | —     |
| EC_GTX_CLK125 cycle time                                             | t <sub>G125</sub>                       | —        | 8       | _           | ns   | —     |
| EC_GTX_CLK125 rise and fall time<br>L/TVDD = 2.5 V<br>L/TVDD = 3.3 V | t <sub>G125R</sub> , t <sub>G125F</sub> |          |         | 0.75<br>1.0 | ns   | _     |
| EC_GTX_CLK125 duty cycle<br>GMII, TBI<br>1000Base-T for RGMII, RTBI  | t <sub>G125H</sub> /t <sub>G125</sub>   | 45<br>47 | _       | 55<br>53    | %    | 1, 2  |

| Table 9. EC | _GTX_ | _CLK125 | AC | Timing | Specifications |
|-------------|-------|---------|----|--------|----------------|
|-------------|-------|---------|----|--------|----------------|

Notes:

1. Timing is guaranteed by design and characterization.

2. EC\_GTX\_CLK125 is used to generate the GTX clock for the eTSEC transmitter with 2% degradation. EC\_GTX\_CLK125 duty cycle can be loosened from 47/53% as long as the PHY device can tolerate the duty cycle generated by the eTSEC GTX\_CLK. See Section 8.2.6, "RGMII and RTBI AC Timing Specifications," for duty cycle for 10Base-T and 100Base-T reference clock.

3. Rise and fall times for EC\_GTX\_CLK125 are measured from 0.5 and 2.0 V for L/TVDD = 2.5 V, and from 0.6 and 2.7 V for L/TVDD = 3.3 V.

### 4.5 **FIFO Clock Speed Restrictions**

Note the following FIFO maximum speed restrictions based on the platform speed.

For FIFO GMII mode:

```
FIFO TX/RX clock frequency <= platform clock frequency / 4.2
```

For example, if the platform frequency is 533 MHz, the FIFO TX/RX clock frequency should be no higher than 127 MHz.

For FIFO encoded mode:

```
FIFO TX/RX clock frequency <= platform clock frequency / 3.2
```

For example, if the platform frequency is 533 MHz, the FIFO TX/RX clock frequency should be no higher than 167 MHz

### 4.6 Other Input Clocks

For information on the input clocks of other functional blocks of the platform such as SerDes, and eTSEC, see the specific section of this document.



#### Table 14. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub> (typ) = 2.5 V (continued)

| Parameter/Condition                             | Symbol          | Min   | Мах                    | Unit | Notes |
|-------------------------------------------------|-----------------|-------|------------------------|------|-------|
| Input low voltage                               | V <sub>IL</sub> | -0.3  | MV <sub>REF</sub> 0.15 | V    | —     |
| Output leakage current                          | I <sub>OZ</sub> | -10   | 10                     | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.95 V) | I <sub>ОН</sub> | -16.2 | _                      | mA   | —     |
| Output low current (V <sub>OUT</sub> = 0.35 V)  | I <sub>OL</sub> | 16.2  | _                      | mA   | —     |

#### Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.

- 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub> This rail should track variations in the DC level of MV<sub>REF</sub>
- 4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

#### Table 15 provides the DDR capacitance when $GV_{DD}$ (typ)=2.5 V.

#### Table 15. DDR SDRAM Capacitance for GV<sub>DD</sub> (typ) = 2.5 V

| Parameter/Condition                     | Symbol           | Min | Мах | Unit | Notes |
|-----------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> |     | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD} = 2.5 V \pm 0.125 V$ , f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> = GVDD/2, V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

## Table 16 provides the current draw characteristics for MV<sub>REF</sub>.

#### Table 16. Current Draw Characteristics for MV<sub>REF</sub>

| Parameter / Condition              | Symbol             | Min | Max | Unit | Note |
|------------------------------------|--------------------|-----|-----|------|------|
| Current draw for MV <sub>REF</sub> | I <sub>MVREF</sub> | —   | 500 | μA   | 1    |

1. The voltage regulator for  $\text{MV}_{\text{REF}}$  must be able to supply up to 500  $\mu\text{A}$  current.



#### Table 20. DDR SDRAM Output AC Timing Specifications (continued)

At recommended operating conditions.

| Parameter                                      | Symbol <sup>1</sup>                         | Min                                | Мах                       | Unit | Notes |
|------------------------------------------------|---------------------------------------------|------------------------------------|---------------------------|------|-------|
| MCS[n] output hold with respect to MCK         | t <sub>DDKHCX</sub>                         |                                    |                           | ns   | 3     |
| 533 MHz                                        |                                             | 1.48                               | —                         |      | 7     |
| 400 MHz                                        |                                             | 1.95                               | _                         |      |       |
| 333 MHz                                        |                                             | 2.40                               | —                         |      |       |
| MCK to MDQS Skew                               | t <sub>DDKHMH</sub>                         | -0.6                               | 0.6                       | ns   | 4     |
| MDQ/MECC/MDM output setup with respect to MDQS | t <sub>DDKHDS,</sub><br>t <sub>DDKLDS</sub> |                                    |                           | ps   | 5     |
| 533 MHz                                        |                                             | 538                                | —                         |      | 7     |
| 400 MHz                                        |                                             | 700                                | —                         |      |       |
| 333 MHz                                        |                                             | 900                                | —                         |      |       |
| MDQ/MECC/MDM output hold with respect to MDQS  | t <sub>DDKHDX,</sub><br>t <sub>DDKLDX</sub> |                                    |                           | ps   | 5     |
| 533 MHz                                        |                                             | 538                                | —                         |      | 7     |
| 400 MHz                                        |                                             | 700                                | —                         |      |       |
| 333 MHz                                        |                                             | 900                                | —                         |      |       |
| MDQS preamble start                            | t <sub>DDKHMP</sub>                         | $-0.5 \times t_{\text{MCK}} - 0.6$ | $-0.5 	imes t_{MCK}$ +0.6 | ns   | 6     |
| MDQS epilogue end                              | t <sub>DDKHME</sub>                         | -0.6                               | 0.6                       | ns   | 6     |

Note:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
  </sub>
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This will typically be set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8568E Integrated Communications Processor Reference Manual for a description and understanding of the timing modifications enabled by use of these bits.
- Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
- All outputs are referenced to the rising edge of MCK[n] at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.
- 7. Maximum DDR1 frequency is 400 MHz



Figure 5 shows the DDR SDRAM output timing diagram.



Figure 5. DDR SDRAM Output Timing Diagram

Figure 6 provides the AC test load for the DDR bus.



Figure 6. DDR AC Test Load

# 7 DUART

This section describes the DC and AC electrical specifications for the DUART interface of the MPC8568E.

### 7.1 DUART DC Electrical Characteristics

Table 21 provides the DC electrical characteristics for the DUART interface.

Table 21. DUART DC Electrical Characteristics

| Parameter                | Symbol Min Max  |       | Unit                   |   |
|--------------------------|-----------------|-------|------------------------|---|
| High-level input voltage | V <sub>IH</sub> | 2     | OV <sub>DD</sub> + 0.3 | V |
| Low-level input voltage  | V <sub>IL</sub> | - 0.3 | 0.8                    | V |



Timing diagrams for FIFO appear in Figure 7 and Figure 8.



Figure 8. FIFO Receive AC Timing Diagram

### 8.2.2 GMII AC Timing Specifications

This section describes the GMII transmit and receive AC timing specifications.

### 8.2.2.1 GMII Transmit AC Timing Specifications

Table 27 provides the GMII transmit AC timing specifications.

#### Table 27. GMII Transmit AC Timing Specifications

```
At recommended operating conditions with LV_{DD} of 3.3 V \pm 5%.
```

| Parameter/Condition                               | Symbol <sup>1</sup>                 | Min | Тур | Max | Unit |
|---------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| GTX_CLK clock period                              | t <sub>GTX</sub>                    | _   | 8.0 | _   | ns   |
| GTX_CLK duty cycle                                | t <sub>GTXH</sub> /t <sub>GTX</sub> | 45  | _   | 55  | %    |
| GMII data TXD[7:0], TX_ER, TX_EN setup time       | t <sub>GTKHDV</sub>                 | 2.5 | _   | _   | ns   |
| GTX_CLK to GMII data TXD[7:0], TX_ER, TX_EN delay | t <sub>GTKHDX</sub>                 | 0.5 | _   | 5.0 | ns   |
| GTX_CLK data clock rise time (20%-80%)            | t <sub>GTXR</sub> 2                 | _   | 1.0 | 2.0 | ns   |
| GTX_CLK data clock fall time (80%-20%)            | t <sub>GTXF</sub> 2                 | _   | 1.0 | 2.0 | ns   |
| EC_GTX_CLK125 clock rise time (20%-80%)           | t <sub>G125R</sub>                  |     | 1.0 | 2.0 | ns   |
| EC_GTX_CLK125 clock fall time (80%-20%)           | t <sub>G125F</sub>                  |     | 1.0 | 2.0 | ns   |



#### Ethernet Interface and MII Management

Table 28. GMII Receive AC Timing Specifications (continued)

At recommended operating conditions with L/TV\_DD of 3.3 V  $\pm\,5\%.$ 

| Parameter/Condition              | Symbol <sup>1</sup> | Min | Тур | Max | Unit |
|----------------------------------|---------------------|-----|-----|-----|------|
| RX_CLK clock fall time (80%-20%) | t <sub>GRXF</sub> 2 | _   | 1.0 | 2.0 | ns   |

Note:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>GRDVKH</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>RX</sub> clock reference (K) going to the high state (H) or setup time. Also, t<sub>GRDXKL</sub> symbolizes GMII receive timing (GR) with respect to the timediat (X) relative to the t<sub>GRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GRX</sub> represents the GMII (G) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

2. Guaranteed by design

Figure 10 provides the AC test load for eTSEC.



Figure 10. eTSEC AC Test Load

Figure 11 shows the GMII receive AC timing diagram.



Figure 11. GMII Receive AC Timing Diagram

### 8.2.3 MII AC Timing Specifications

This section describes the MII transmit and receive AC timing specifications.



### 8.2.3.1 MII Transmit AC Timing Specifications

Table 29 provides the MII transmit AC timing specifications.

#### Table 29. MII Transmit AC Timing Specifications

At recommended operating conditions with L/TV<sub>DD</sub> of 3.3 V  $\pm$  5%.

| Parameter/Condition                             | Symbol <sup>1</sup>                 | Min | Тур | Мах | Unit |
|-------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| TX_CLK clock period 10 Mbps                     | t <sub>MTX</sub> <sup>2</sup>       | _   | 400 | —   | ns   |
| TX_CLK clock period 100 Mbps                    | t <sub>MTX</sub>                    | _   | 40  | —   | ns   |
| TX_CLK duty cycle                               | t <sub>MTXH/</sub> t <sub>MTX</sub> | 35  | _   | 65  | %    |
| TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub>                 | 1   | 5   | 15  | ns   |
| TX_CLK data clock rise (20%-80%)                | t <sub>MTXR</sub> <sup>2</sup>      | 1.0 |     | 4.0 | ns   |
| TX_CLK data clock fall (80%-20%)                | t <sub>MTXF</sub> 2                 | 1.0 | _   | 4.0 | ns   |

#### Note:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

2. Guaranteed by design.

Figure 12 shows the MII transmit AC timing diagram.



Figure 12. MII Transmit AC Timing Diagram

### 8.2.3.2 MII Receive AC Timing Specifications

Table 30 provides the MII receive AC timing specifications.

#### Table 30. MII Receive AC Timing Specifications

At recommended operating conditions with  $L/TV_{DD}$  of 3.3 V ± 5%.

| Parameter/Condition          | Symbol <sup>1</sup>                 | Min | Тур | Max | Unit |
|------------------------------|-------------------------------------|-----|-----|-----|------|
| RX_CLK clock period 10 Mbps  | t <sub>MRX</sub> 2                  | _   | 400 | _   | ns   |
| RX_CLK clock period 100 Mbps | t <sub>MRX</sub>                    | _   | 40  | -   | ns   |
| RX_CLK duty cycle            | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35  |     | 65  | %    |



### 9.2 Local Bus AC Electrical Specifications

Table 41 describes the timing parameters of the local bus interface at  $BV_{DD} = 3.3$  V. For information about the frequency range of local bus see Section 23.1, "Clock Ranges."

| Parameter                                                             | Symbol <sup>1</sup>                 | Min | Max | Unit | Notes |
|-----------------------------------------------------------------------|-------------------------------------|-----|-----|------|-------|
| Local bus cycle time                                                  | t <sub>LBK</sub>                    | 7.5 | 12  | ns   | 2     |
| Local bus duty cycle                                                  | t <sub>LBKH/</sub> t <sub>LBK</sub> | 43  | 57  | %    | —     |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                  | t <sub>LBKSKEW</sub>                |     | 150 | ps   | 7, 8  |
| Input setup to local bus clock (except LGTA/LUPWAIT)                  | t <sub>LBIVKH1</sub>                | 1.8 | _   | ns   | 3, 4  |
| LGTA/LUPWAIT input setup to local bus clock                           | t <sub>LBIVKH2</sub>                | 1.7 | _   | ns   | 3, 4  |
| Input hold from local bus clock (except LGTA/LUPWAIT)                 | t <sub>LBIXKH1</sub>                | 1.0 | _   | ns   | 3, 4  |
| LGTA/LUPWAIT input hold from local bus clock                          | t <sub>LBIXKH2</sub>                | 1.0 | _   | ns   | 3, 4  |
| LALE output transition to LAD/LDP output transition (LATCH hold time) | t <sub>LBOTOT</sub>                 | 1.5 | _   | ns   | 6     |
| Local bus clock to output valid (except LAD/LDP and LALE)             | t <sub>LBKHOV1</sub>                |     | 3.0 | ns   | —     |
| Local bus clock to data valid for LAD/LDP                             | t <sub>LBKHOV2</sub>                |     | 3.2 | ns   | 3     |
| Local bus clock to address valid for LAD                              | t <sub>LBKHOV3</sub>                |     | 3.2 | ns   | 3     |
| Local bus clock to LALE assertion                                     | t <sub>LBKHOV4</sub>                |     | 3.2 | ns   | 3     |
| Output hold from local bus clock (except LAD/LDP and LALE)            | t <sub>LBKHOX1</sub>                | 0.7 | _   | ns   | 3     |
| Output hold from local bus clock for LAD/LDP                          | t <sub>LBKHOX2</sub>                | 0.7 | _   | ns   | 3     |
| Local bus clock to output high Impedance (except LAD/LDP and LALE)    | t <sub>LBKHOZ1</sub>                |     | 2.5 | ns   | 5     |
| Local bus clock to output high impedance for LAD/LDP                  | t <sub>LBKHOZ2</sub>                | —   | 2.5 | ns   | 5     |

#### Table 41. Local Bus Timing Parameters (BV<sub>DD</sub> = 3.3 V)—PLL Enabled

#### Note:

- The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(First two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
  </sub>
- 2. All timings are in reference to LSYNC\_IN for PLL enabled and internal local bus clock for PLL bypass mode.
- 3. All signals are measured from  $BV_{DD}/2$  of the rising edge of LSYNC\_IN for PLL enabled or internal local bus clock for PLL bypass mode to  $0.4 \times BV_{DD}$  of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 6. t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBOTOT</sub> is programmed with the LBCR[AHD] parameter.
- 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2.
- 8. Guaranteed by design.



#### Table 45. JTAG AC Timing Specifications (Independent of SYSCLK)<sup>1</sup> (continued)

At recommended operating conditions (see Table 3).

| Parameter                                                                  | Symbol <sup>2</sup>                        | Min    | Max     | Unit | Notes |
|----------------------------------------------------------------------------|--------------------------------------------|--------|---------|------|-------|
| JTAG external clock to output high impedance:<br>Boundary-scan data<br>TDO | <sup>t</sup> jtkldz<br><sup>t</sup> jtkloz | 3<br>3 | 19<br>9 | ns   | 5, 6  |

Notes:

 All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 30). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

- 2. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>
- 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- 4. Non-JTAG signal input timing with respect to t<sub>TCLK</sub>.
- 5. Non-JTAG signal output timing with respect to t<sub>TCLK</sub>.
- 6. Guaranteed by design

Figure 30 provides the AC test load for TDO and the boundary-scan outputs.



Figure 30. AC Test Load for the JTAG Interface

Figure 31 provides the JTAG clock input timing diagram.



 $VM = Midpoint Voltage (OV_{DD}/2)$ 

Figure 31. JTAG Clock Input Timing Diagram

Figure 32 provides the TRST timing diagram.





| Characteristic    | Symbol          | Condition                        | Min  | Мах  | Unit |
|-------------------|-----------------|----------------------------------|------|------|------|
| Input low voltage | V <sub>IL</sub> | —                                | -0.3 | 0.8  | V    |
| Input current     | I <sub>IN</sub> | $0 \ V \leq V_{IN} \leq OV_{DD}$ | _    | ± 10 | μA   |

Table 71. TDM/SI DC Electrical Characteristics (continued)

### **19.2 TDM/SI AC Timing Specifications**

Table 72 provides the TDM/SI input and output AC timing specifications.

Table 72. TDM/SI AC Timing Specifications <sup>1</sup>

| Characteristic                                | Symbol <sup>2</sup> | Min | Мах | Unit |
|-----------------------------------------------|---------------------|-----|-----|------|
| TDM/SI outputs—External clock delay           | t <sub>SEKHOV</sub> | 2   | 11  | ns   |
| TDM/SI outputs—External clock High Impedance  | t <sub>SEKHOX</sub> | 2   | 10  | ns   |
| TDM/SI inputs—External clock input setup time | t <sub>SEIVKH</sub> | 5   | —   | ns   |
| TDM/SI inputs—External clock input hold time  | t <sub>SEIXKH</sub> | 2   | —   | ns   |

Notes:

1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>SEKHOX</sub> symbolizes the TDM/SI outputs external timing (SE) for the time t<sub>TDM/SI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).

Figure 60 provides the AC test load for the TDM/SI.



Figure 60. TDM/SI AC Test Load

Figure 61 represents the AC timing from Table 72. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.



Package and Pinout

#### Table 78. MPC8568E Pinout Listing (continued)

| Signal     | Package Pin Number                                                                                                                                           | Pin Type | Power<br>Supply  | Notes |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|
|            | QUICC Engine                                                                                                                                                 |          |                  |       |
| PA[0:4]    | M1, M2, M5, M4, M3                                                                                                                                           | I/O      | OV <sub>DD</sub> | 5,17  |
| PA[5]      | N3                                                                                                                                                           | I/O      | OV <sub>DD</sub> | 29    |
| PA[6:31]   | M6, M7, M8, N5, M10, N1, M11, M9, P1, N9, N7, R6,<br>R2, P7, P5, R4, P3, P11, P10, P9, R8, R7, R5, R3,<br>R1, T2                                             | I/O      | OV <sub>DD</sub> | _     |
| PB[4:31]   | T1, R11, R9, T6, T5, T4, T3, U10, T9, T8, T7, U5,<br>U3, U1, T11, V1, U11, U9, U7, V5, W4, V3, W2, V9,<br>W8, V7, W6, W3                                     | I/O      | OV <sub>DD</sub> | —     |
| PC[0:31]   | W1, V11, V10, W11, W9, W7, W5, Y4, Y3, Y2, Y1,<br>Y8, Y7, Y6, Y5, AA1, Y11, AA10, Y9, AA9, AA7,<br>AA5, AA3, AB3, AC2, AB1, AA11, AB7, AC6, AB5,<br>AC4, AB9 | I/O      | OV <sub>DD</sub> |       |
| PD[4:31]   | AC8, AD1, AC1, AC7, AB10, AC5, AD3, AD2, AC3,<br>AE4, AF1, AE3, AE1, AD6, AG2, AG1, AD5, AD7,<br>AD4, AH1, AK3, AD8, AF5, AM4, AC9, AL2, AE5,<br>AF3         | I/O      | OV <sub>DD</sub> | _     |
| PE[5:7]    | AM6, AL5, AL9                                                                                                                                                | I/O      | $TV_DD$          | —     |
| PE[8:10]   | AM9, AM10, AL10                                                                                                                                              | I/O      | $TV_{DD}$        | 5     |
| PE[11:19]  | AJ9, AH10, AM8, AK9, AL7, AL8, AH9, AM7, AH8                                                                                                                 | I/O      | $TV_DD$          | —     |
| PE[20]     | AH6                                                                                                                                                          | I/O      | OV <sub>DD</sub> | —     |
| PE[21:23]  | AM1, AE10, AG5                                                                                                                                               | I/O      | OV <sub>DD</sub> | 5     |
| PE[24]     | AJ1                                                                                                                                                          | I/O      | OV <sub>DD</sub> | 5     |
| PE[25:31]  | AH2, AM2, AE9, AH5, AL1, AD9, AL4                                                                                                                            | I/O      | OV <sub>DD</sub> | —     |
| PF[7]      | AG9                                                                                                                                                          | I/O      | TV <sub>DD</sub> | —     |
| PF[8:10]   | AF10, AK7, AJ6                                                                                                                                               | I/O      | TV <sub>DD</sub> | 5     |
| PF[11:19]  | AH7, AF9, AJ7, AJ5, AF7, AG8, AG7, AM5, AK5                                                                                                                  | I/O      | TV <sub>DD</sub> | —     |
| PF[20]     | AK1                                                                                                                                                          | I/O      | OV <sub>DD</sub> | —     |
| PF[21:22]  | AH3, AL3                                                                                                                                                     | I/O      | OV <sub>DD</sub> | 5,33  |
| PF[23:31]  | AB11, AE7, AJ3, AC11, AG6, AG3, AH4, AM3, AD11                                                                                                               | I/O      | OV <sub>DD</sub> | —     |
|            | System Control                                                                                                                                               |          |                  |       |
| HRESET     | AL21                                                                                                                                                         | I        | OV <sub>DD</sub> | -     |
| HRESET_REQ | AL23                                                                                                                                                         | 0        | OV <sub>DD</sub> | 29    |
| SRESET     | AK18                                                                                                                                                         | I        | OV <sub>DD</sub> | —     |
| CKSTP_IN   | AL17                                                                                                                                                         | Ι        | OV <sub>DD</sub> | —     |
| CKSTP_OUT  | AM17                                                                                                                                                         | 0        | OV <sub>DD</sub> | 2,4   |



#### Table 78. MPC8568E Pinout Listing (continued)

|  | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes |
|--|--------|--------------------|----------|-----------------|-------|
|--|--------|--------------------|----------|-----------------|-------|

#### Notes:

- 1. All multiplexed signals are listed only once and do not re-occur. For example, LCS5/DMA\_REQ2 is listed only once in the local bus controller section, and is not mentioned in the DMA section even though the pin also functions as DMA\_REQ2.
- 2. Recommend a weak pull-up resistor (2–10 K $\Omega$ ) be placed on this pin to OV<sub>DD</sub>.
- 4. This pin is an open drain signal.
- 5. This pin is a reset configuration pin. It has a weak internal pull-up P-FET which is enabled only when the processor is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-kΩ pull-down resistor. However, if the signal is intended to be high after reset, and if there is any device on the net which might pull down the value of the net at reset, then a pullup or active driver is needed.
- 6. Treat these pins as no connects (NC) unless using debug address functionality.
- The value of LA[28:31] during reset sets the CCB clock to SYSCLK PLL ratio. These pins require 4.7-kΩ pull-up or pull-down resistors. See Section 23.2, "CCB/SYSCLK PLL Ratio."
- 8. The value of LALE, LGPL2 and LBCTL at reset set the e500 core clock to CCB Clock PLL ratio. These pins require 4.7-kΩ pull-up or pull-down resistors. See the Section 23.3, "e500 Core PLL Ratio."
- 9. Functionally, this pin is an output, but structurally it is an I/O because it either samples configuration input during reset or because it has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan.
- 11. This output is actively driven during reset rather than being three-stated during reset.
- 12. These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 13. These pins are connected to the V<sub>DD</sub>/GND planes internally and may be used by the core power supply to improve tracking and regulation.
- 14.Internal thermally sensitive resistor. These two pins are not ESD protected.
- 17.. The value of PA[0:4] during reset set the QE clock to SYSCLK PLL ratio. These pins require 4.7-kΩ pull-up or pull-down resistors. See Section 23.4, "QE/SYSCLK PLL Ratio."
- 19. If this pin is connected to a device that pulls down during reset, an external pull-up is required to drive this pin to a safe state during reset.
- 20. This pin is only an output in FIFO mode when used as Rx Flow Control.
- 24. Do not connect.
- 25. These are test signals for factory use only and must be pulled up (100 1 K) to OVDD for normal machine operation.
- 26. Independent supplies derived from board VDD.
- 27. Recommend a pull-up resistor (~1 K.) be placed on this pin to OV<sub>DD</sub>.
- 29. The following pins must NOT be pulled down during power-on reset: HRESET\_REQ, TRIG\_OUT/READY/QUIESCE, MSRCID[2:4], ASLEEP, PA[5]



#### Table 79. MPC8567E Pinout Listing (continued)

| Signal       | Package Pin Number                                                                                                                                                                                                                                                                                                | Pin Type | Power<br>Supply         | Notes |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------|-------|
| PCI_REQ[4:1] | AG29, AJ27, AH29, AB17                                                                                                                                                                                                                                                                                            | I        | OV <sub>DD</sub>        | _     |
| PCI_REQ[0]   | AC17                                                                                                                                                                                                                                                                                                              | I/O      | OV <sub>DD</sub>        | —     |
| PCI_CLK      | AM26                                                                                                                                                                                                                                                                                                              | I        | OV <sub>DD</sub>        | 39    |
| PCI_DEVSEL   | AK23                                                                                                                                                                                                                                                                                                              | I/O      | OV <sub>DD</sub>        | 2     |
| PCI_FRAME    | AE21                                                                                                                                                                                                                                                                                                              | I/O      | OV <sub>DD</sub>        | 2     |
| PCI_IDSEL    | AB19                                                                                                                                                                                                                                                                                                              | I        | OV <sub>DD</sub>        | —     |
|              | DDR SDRAM Memory Interface                                                                                                                                                                                                                                                                                        | L        |                         | 4     |
| MDQ[0:63]    | B22, C22, E20, A19, C23, A22, A20, C20, G22, E22,<br>E16, F16, E23, F23, F17, H17, A18, A17, B16, C16,<br>B19, C19, E17, A16, A13, A14, A12, C12, A15, B15,<br>B13, C13, G12, G11, H8, F8, D13, F12, E9, F9, A7,<br>B7, C5, E5, C8, E8, D6, A5, E6, G6, E1, F1, G7, E7,<br>E2, D1, C4, A3, B1, C1, A4, B4, C2, D2 | I/O      | GV <sub>DD</sub>        | _     |
| MECC[0:7]    | C11, E11, D9, A8, D12, A11, A9, C9                                                                                                                                                                                                                                                                                | I/O      | $\text{GV}_{\text{DD}}$ | —     |
| MDM[0:8]     | A21, E21, D18, B14, F11, A6, G5, A2, A10                                                                                                                                                                                                                                                                          | 0        | $\text{GV}_{\text{DD}}$ | —     |
| MDQS[0:8]    | D21, G20, C17, D14, E10, C6, F4, C3, C10                                                                                                                                                                                                                                                                          | I/O      | $\text{GV}_{\text{DD}}$ | -     |
| MDQS[0:8]    | C21, G21, C18, D15, F10, C7, F5, D3, B10                                                                                                                                                                                                                                                                          | I/O      | $\text{GV}_{\text{DD}}$ | —     |
| MA[0:15]     | K7, H7, L7, J8, K8, L10, H9, K9, H10, G10, L6, K10,<br>K11, H3, J11, J12                                                                                                                                                                                                                                          | 0        | GV <sub>DD</sub>        | -     |
| MBA[0:2]     | K4, H6, L13                                                                                                                                                                                                                                                                                                       | 0        | GV <sub>DD</sub>        | —     |
| MWE          | КЗ                                                                                                                                                                                                                                                                                                                | 0        | GV <sub>DD</sub>        | —     |
| MCAS         | L3                                                                                                                                                                                                                                                                                                                | 0        | GV <sub>DD</sub>        | —     |
| MRAS         | К6                                                                                                                                                                                                                                                                                                                | 0        | GV <sub>DD</sub>        | —     |
| MCKE[0:3]    | L14, G13, K12, J13                                                                                                                                                                                                                                                                                                | 0        | GV <sub>DD</sub>        | 11    |
| MCS[0:3]     | J5, H2, K5, K2,                                                                                                                                                                                                                                                                                                   | 0        | GV <sub>DD</sub>        | -     |
| MCK[0:5]     | G15, F20, E4, F14, E19, G3                                                                                                                                                                                                                                                                                        | 0        | GV <sub>DD</sub>        | -     |
| MCK[0:5]     | G14, F19, E3, F13, E18, G2                                                                                                                                                                                                                                                                                        | 0        | GV <sub>DD</sub>        | -     |
| MODT[0:3]    | G4, J1, J4, K1                                                                                                                                                                                                                                                                                                    | 0        | GV <sub>DD</sub>        | —     |
| MDIC[0:1]    | G1, H1                                                                                                                                                                                                                                                                                                            | I/O      | GV <sub>DD</sub>        | 36    |
|              | Local Bus Controller Interface                                                                                                                                                                                                                                                                                    |          |                         | 1     |
| LAD[0:31]    | M26, C30, F31, L24, G26, D30, M25, L26, D29,<br>G32, G28, K26, B32, M24, G29, L25, E29, J23, B30,<br>A31, J24, K23, H25, H23, F26, C28, B29, E25, D26,<br>G24, A29, E27,                                                                                                                                          | I/O      | BV <sub>DD</sub>        | -     |
| LDP[0:3]     | G30, J26, H28, E26                                                                                                                                                                                                                                                                                                | I/O      | $BV_DD$                 | -     |
| LA[27]       | F29                                                                                                                                                                                                                                                                                                               | 0        | BV <sub>DD</sub>        | 5,9   |
| LA[28:31]    | H24, C32, F30, H26                                                                                                                                                                                                                                                                                                | 0        | BV <sub>DD</sub>        | 5,7,9 |



#### Table 79. MPC8567E Pinout Listing (continued)

| Signal    | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Pin Type                            | Power<br>Supply  | Notes   |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------|---------|
|           | DFT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | • • • • •                           |                  |         |
| L1_TSTCLK | AJ20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I                                   | OV <sub>DD</sub> | 25      |
| L2_TSTCLK | AJ19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I                                   | OV <sub>DD</sub> | 25      |
| LSSD_MODE | AH31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I                                   | OV <sub>DD</sub> | 25      |
| TEST_SEL  | AJ31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I                                   | OV <sub>DD</sub> | 25      |
|           | Thermal Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | •                                   |                  | •       |
| THERM0    | AB30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | —                                   | _                | 14      |
| THERM1    | AB31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _                                   | _                | 14      |
|           | Power Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | łł                                  |                  |         |
| ASLEEP    | AK21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                   | OV <sub>DD</sub> | 9,19,29 |
|           | Power and Ground Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                   |                  | 1       |
| GND       | <ul> <li>A23, A26, A32, B3, B6, B9, B12, B18, B21, B23,<br/>B24, B25, B26, B27, C15, C24, D5, D8, D11, D17,<br/>D20, D23, D24, D28, E13, E14, E24, E31, F3, F7,<br/>F15, F18, F22, F24, F27, G8, G16, G19, G23, H5,<br/>H12, H13, H15, H16, H18, H19, H21, H22, J2, J7,<br/>J10, J14, J15, J16, J17, J18, J19, J20, J21, J22,<br/>J29, J31, J32, K14, K15, K16, K17, K18, K19, K20,<br/>K21, K22, K24, L1, L4, L9, L12, L15, L16, L17, L18,<br/>L19, L20, L21, L22, L23, M12, M13, M18, M20, M21,<br/>M23, N4, N8, N11, N13, N15, N17, N19, N21, N23,<br/>P2, P6, P12, P14, P16, P18, P20, P22, P23, R10,<br/>R13, R15, R17, R19, R21, R23, T12, T14, T16, T18,<br/>T20, T22, T23, U4, U8, U13, U15, U17, U19, U21,<br/>U23, V2, V6, V12, V14, V16, V18, V20, V22, V23,<br/>W10, W13, W15, W17, W19, W21, W23, Y12, Y14,<br/>Y16, Y18, Y20, Y22, Y23, AA4, AA8, AA12, AA13,<br/>AA15, AA17, AA19, AA21, AA22, AA23, AB2, AB6,<br/>AB12, AB23, AB29, AB32, AC10, AC23, AC24,<br/>AC25, AC28, AC29, AC30, AC31, AC32, AD16,<br/>AD17, AD19, AD21, AD25, AD26, AD27, AD31,<br/>AE8, AE12, AF2, AF4, AF6, AF16, AF21, AF25,<br/>AG10, AG14, AG18, AG24, AG28, AH23, AJ4, AJ8,<br/>AJ12, AJ21, AJ30, AJ32, AK2, AK10, AK16, AK32,<br/>AL6, AL14, AL18, AL19, AL20, AL22, AL24, AL25,<br/>AL26, AL31, AL32, AM19, AM21, AM23, AM25,<br/>AM30, AM31, AM32</li> </ul> |                                     |                  |         |
| SCOREGND  | K28, K29, K30, L28, L31, M28, M30, N32, P28, P30,<br>R28, T29, U32, V30, W28, W31, Y28, Y29, AA29,<br>AA30, AA32, AB28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Ground for<br>SerDes<br>receiver    | _                | —       |
| XGND      | N24, N26, P25, R27, T24, U26, V25, W27, Y24,<br>AA26, AB25, AC27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Ground for<br>SerDes<br>transmitter | _                | _       |



Package and Pinout

| Table 79. MPC8567E Pinout Listing | (continued) |
|-----------------------------------|-------------|
|                                   | (continued) |

| Signal                | Package Pin Number                                                                                                                          | Pin Type                                       | Power<br>Supply    | Notes |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------|-------|
| AV <sub>DD_CORE</sub> | AM24                                                                                                                                        | Power for<br>e500 PLL<br>(1.1V)                | _                  | 26    |
| AV <sub>DD_PLAT</sub> | AM20                                                                                                                                        | Power for<br>CCB PLL<br>(1.1V)                 | _                  | 26    |
| AV <sub>DD_SRDS</sub> | R29                                                                                                                                         | Power for<br>SRDSPLL<br>(1.1V)                 |                    | 26    |
| AGND_SRDS             | R31                                                                                                                                         | Ground for<br>SRDSPLL                          | —                  |       |
| SENSEVDD              | M17                                                                                                                                         | 0                                              | V <sub>DD</sub>    | 13    |
| SENSEVSS              | M16                                                                                                                                         | _                                              | —                  | 13    |
|                       | Analog Signals                                                                                                                              |                                                |                    |       |
| MVREF                 | A24                                                                                                                                         | l<br>Reference<br>voltage<br>signal for<br>DDR | MVREF              | _     |
| SD_IMP_CAL_RX         | K32                                                                                                                                         | I                                              | $200\Omega$ to GND | _     |
| SD_IMP_CAL_TX         | AA28                                                                                                                                        | I                                              | $100\Omega$ to GND | _     |
| SD_PLL_TPA            | R30                                                                                                                                         | 0                                              | —                  | 24    |
|                       | Reserved Pins                                                                                                                               |                                                | •                  |       |
| Reserved              | AE17, AH12, AL13, AL11, AK13, AH13, AG11,<br>AD13, AM13, AG12, AC13, AL12, AJ16, AM15,<br>AK15                                              | N/A                                            | N/A                | 42    |
| Reserved              | AF17, AM14, AE14, AM11, AK11, AF11, AJ14,<br>AJ13, AD12, AE13, AG13, AB13, AE11, AH11,<br>AM12, AJ11, AB15, AB16, AE16, AG15, AF15,<br>AH14 | N/A                                            | N/A                | 45    |



- Ordering Information
  - <u>SD\_TX</u>[7:0]

### 25.9.2 Unused input

### 25.9.2.1 SerDes block power not supplied

If the high speed interface is not used at all, then SCOREVDD/XVDD/AV<sub>DD\_SRDS</sub> can be tied to GND, all receiver inputs should be tied to the GND as well. This includes:

- SD\_RX[7:0]
- $\overline{\text{SD}}_{RX}[7:0]$
- SD\_REF\_CLK
- SD\_REF\_CLK
- SD\_RX\_CLK
- SD\_RX\_FRM\_CTL

### 25.9.2.2 SerDes Interface Partly used

If the high-speed SerDes interface is partly unused, any of the unused receiver pins should be terminated as follows:

- SD\_RX[7:0] = tied to SCOREGND
- $\overline{\text{SD}_{RX}}[7:0] = \text{tied to SCOREGND}$
- SD\_REF\_CLK = tied to SCOREGND
- $\overline{\text{SD}_{\text{REF}}\text{CLK}}$  = tied to SCOREGND

### NOTE

Power down the unused lane through SERDESCR1[0:7] register (offset =  $0xE_0F08$ ) (This prevents the oscillations and holds the receiver output in a fixed state.) that maps to SERDES lane 0 to lane 7 accordingly.

During HRESET/POR, the high-speed interface must be in Serial RapidIO mode and/or PCI Express mode according to the state of the PE[8:10]. Software must disable this mode through DEVDISR[SRIO] or DEVDISR[PCIE] accordingly during software initialization.

# 26 Ordering Information

Contact your local Freescale sales office or regional marketing team for order information.

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan @freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo, and PowerQUICC are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. QUICC Engine is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2010 Freescale Semiconductor, Inc.

Document Number: MPC8568EEC Rev. 1 10/2010



