

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

E·XFI

| Product Status                  | Active                                                     |
|---------------------------------|------------------------------------------------------------|
| Core Processor                  | PowerPC e500v2                                             |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                             |
| Speed                           | 1.333GHz                                                   |
| Co-Processors/DSP               | Communications; QUICC Engine                               |
| RAM Controllers                 | DDR, DDR2, SDRAM                                           |
| Graphics Acceleration           | No                                                         |
| Display & Interface Controllers | -                                                          |
| Ethernet                        | 10/100/1000Mbps (2)                                        |
| SATA                            | -                                                          |
| USB                             | -                                                          |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                           |
| Operating Temperature           | 0°C ~ 105°C (TA)                                           |
| Security Features               | -                                                          |
| Package / Case                  | 1023-BBGA, FCBGA                                           |
| Supplier Device Package         | 1023-FCPBGA (33x33)                                        |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8568vtaujj |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



MPC8568E Overview

# 1 MPC8568E Overview

This section provides a high-level overview of MPC8568E features. Figure 1 shows the major functional units within the MPC8568E.



Figure 1. MPC8568E Block Diagram





# 1.1 MPCP8568E Key Features

- High-performance, Power Architecture® e500v2 core with 36-bit physical addressing
- 512 Kbytes of level-2 cache
- QUICC Engine (QE)
- Integrated security engine with XOR acceleration
- Two integrated 10/100/1Gb enhanced three-speed Ethernet controllers (eTSECs) with TCP/IP acceleration and classification capabilities
- DDR/DDR2 memory controller
- Table lookup unit (TLU) to access application-defined routing topology and control tables
- 32-bit PCI controller
- A 1x/4x Serial RapidIO<sup>®</sup> and/or x1/x2/x4 PCI Express interface. If x8 PCI Express is needed, then RapidIO is not available due to the limitation of the pin multiplexing.
- Programmable interrupt controller (PIC)
- Four-channel DMA controller, two I<sup>2</sup>C controllers, DUART, and local bus controller (LBC)

#### NOTE

The MPC8568E and MPC8567E are also available without a security engine in a configuration known as the MPC8568 and MPC8567. All specifications other than those relating to security apply to the MPC8568 and MPC8567 exactly as described in this document.

# 1.2 MPC8568E Architecture Overview

## 1.2.1 e500 Core and Memory Unit

The MPC8568E contains a high-performance, 32-bit, Book E–enhanced e500v2 Power Architecture core. In addition to 36-bit physical addressing, this version of the e500 core includes the following:

- Double-precision floating-point APU—Provides an instruction set for double-precision (64-bit) floating-point instructions that use the 64-bit GPRs
- Embedded vector and scalar single-precision floating-point APUs—Provide an instruction set for single-precision (32-bit) floating-point instructions

The MPC8568E also contains 512 Kbytes of L2 cache/SRAM, as follows:

- Eight-way set-associative cache organization with 32-byte cache lines
- Flexible configuration (can be configured as part cache, part SRAM)
- External masters can force data to be allocated into the cache through programmed memory ranges or special transaction types (stashing).
- SRAM features include the following:
  - I/O devices access SRAM regions by marking transactions as snoopable (global).
  - Regions can reside at any aligned location in the memory map.



- Three 1-Gbps Ethernet interfaces using three GMII, two RGMII/TBI/RTBI
- Up to eight 10/100-Mbps Ethernet interfaces using MII or RMII
- Up to eight T1/E1/J1/E3 or DS-3 serial interfaces

## 1.2.4 Integrated Security Engine (SEC)

The SEC is a modular and scalable security core optimized to process all the algorithms associated with IPSec, IKE, WTLS/WAP, SSL/TLS, and 3GPP. Although it is not a protocol processor, the SEC is designed to perform multi-algorithmic operations (for example, 3DES-HMAC-SHA-1) in a single pass of the data. The version of the SEC used in the MPC8568E is specifically capable of performing single-pass security cryptographic processing for SSL 3.0, SSL 3.1/TLS 1.0, IPSec, SRTP, and 802.11i.

- Optimized to process all the algorithms associated with IPSec, IKE, WTLS/WAP, SSL/TLS, and 3GPP
- Compatible with code written for the Freescale MPC8541E and MPC8555E devices
- XOR engine for parity checking in RAID storage applications.
- Four crypto-channels, each supporting multi-command descriptor chains
- Cryptographic execution units:
  - PKEU—public key execution unit
  - DEU—Data Encryption Standard execution unit
  - AESU—Advanced Encryption Standard unit
  - AFEU—ARC four execution unit
  - MDEU-message digest execution unit
  - KEU—Kasumi execution unit
  - RNG-Random number generator

## 1.2.5 Enhanced Three-Speed Ethernet Controllers

The MPC8568E has two on-chip enhanced three-speed Ethernet controllers (eTSECs). The eTSECs incorporate a media access control (MAC) sublayer that supports 10- and 100-Mbps and 1-Gbps Ethernet/802.3 networks with MII, RMII, GMII, RGMII, TBI, and RTBI physical interfaces. The eTSECs include 2-Kbyte receive and 10-Kbyte transmit FIFOs and DMA functions.

The MPC8568E eTSECs support programmable CRC generation and checking, RMON statistics, and jumbo frames of up to 9.6 Kbytes. Frame headers and buffer descriptors can be forced into the L2 cache to speed classification or other frame processing. They are IEEE Std 802.3<sup>TM</sup>, IEEE 802.3u, IEEE 802.3x, IEEE 802.3ac, IEEE 802.3ab-compatible.

The buffer descriptors are based on the MPC8260 and MPC860T 10/100 Ethernet programming models. Each eTSEC can emulate a PowerQUICC III TSEC, allowing existing driver software to be re-used with minimal change.

Some of the key features of these controllers include:

• Flexible configuration for multiple PHY interface configurations. Table 1 lists available configurations.



# 6.2 DDR SDRAM AC Electrical Characteristics

This section provides the AC electrical characteristics for the DDR SDRAM interface.

### 6.2.1 DDR SDRAM Input AC Timing Specifications

Table 17 provides the input AC timing specifications for the DDR2 SDRAM when GV<sub>DD</sub>(typ)=1.8 V.

#### Table 17. DDR2 SDRAM Input AC Timing Specifications for 1.8-V Interface

At recommended operating conditions

| Parameter             | Symbol          | Min                      | Min Max                  |   | Notes |
|-----------------------|-----------------|--------------------------|--------------------------|---|-------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.25 | V |       |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.25 | —                        | V |       |

Table 18 provides the input AC timing specifications for the DDR SDRAM when GV<sub>DD</sub>(typ)=2.5 V.

Table 18. DDR SDRAM Input AC Timing Specifications for 2.5-V Interface

At recommended operating conditions.

| Parameter             | Symbol          | Min                      | Мах                      | Unit | Notes |
|-----------------------|-----------------|--------------------------|--------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.31 | V    | _     |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.31 |                          | V    |       |

Table 19 provides the input AC timing specifications for the DDR SDRAM interface.

Table 19. DDR SDRAM Input AC Timing Specifications

At recommended operating conditions.

| Parameter                                | Symbol              | Min  | Max | Unit | Notes |
|------------------------------------------|---------------------|------|-----|------|-------|
| Controller Skew for<br>MDQS—MDQ/MECC/MDM | <sup>t</sup> CISKEW |      |     | ps   | 1, 2  |
| 533 MHz                                  |                     | -300 | 300 |      | 3     |
| 400 MHz                                  |                     | -365 | 365 |      | —     |
| 333 MHz                                  |                     | -390 | 390 |      | —     |

Note:

1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that will be captured with MDQS[n]. This should be subtracted from the total timing budget.

 The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: t<sub>DISKEW</sub> =+/-(T/4 – abs(t<sub>CISKEW</sub>)) where T is the clock period and abs(t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>.

3. Maximum DDR1 frequency is 400 MHz.



|  | inued) |
|--|--------|
|--|--------|

| Parameter                                                      | Symbol          | Min  | Мах | Unit | Notes   |
|----------------------------------------------------------------|-----------------|------|-----|------|---------|
| Input high current<br>( $V_{IN} = LV_{DD}, V_{IN} = TV_{DD}$ ) | Ι <sub>ΙΗ</sub> | —    | 40  | μA   | 1, 2, 3 |
| Input low current<br>(V <sub>IN</sub> = GND)                   | Ι <sub>ΙL</sub> | -600 | _   | μA   | 3       |

Notes:

1.  $LV_{DD}$  supports eTSECs 1 and 2.

2. TV<sub>DD</sub> supports QE UCC1 and UCC2 ethernet ports.

3. The symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> and TV<sub>IN</sub> symbols referenced in Table 2 and Table 3.

#### Table 24. GMII, MII, RMII, RGMII, RTBI, TBI and FIFO DC Electrical Characteristics

| Parameters                                                                       | Symbol                             | Min       | Мах                     | Unit | Notes   |
|----------------------------------------------------------------------------------|------------------------------------|-----------|-------------------------|------|---------|
| Supply voltage 2.5 V                                                             | LV <sub>DD</sub> /TV <sub>DD</sub> | 2.37      | 2.63                    | V    | 1, 2    |
| Output high voltage<br>(LV <sub>DD</sub> /TV <sub>DD</sub> = Min, IOH = -1.0 mA) | V <sub>OH</sub>                    | 2.00      | $LV_{DD}/TV_{DD} + 0.3$ | V    | —       |
| Output low voltage<br>( $LV_{DD}/TV_{DD} = Min, I_{OL} = 1.0 mA$ )               | V <sub>OL</sub>                    | GND – 0.3 | 0.40                    | V    | —       |
| Input high voltage                                                               | V <sub>IH</sub>                    | 1.70      | $LV_{DD}/TV_{DD} + 0.3$ | V    | —       |
| Input low voltage                                                                | V <sub>IL</sub>                    | -0.3      | 0.70                    | V    | —       |
| Input high current $(V_{IN} = LV_{DD}, V_{IN} = TV_{DD})$                        | IIH                                | _         | 10                      | μΑ   | 1, 2, 3 |
| Input low current<br>(V <sub>IN</sub> = GND)                                     | I <sub>IL</sub>                    | -15       | —                       | μΑ   | 3       |

Note:

1. LV<sub>DD</sub> supports eTSECs 1 and 2.

2. TV<sub>DD</sub> supports QE UCC1 and UCC2 ethernet ports.

3. Note that the symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  and  $TV_{IN}$  symbols referenced in Table 2 and Table 3.

# 8.2 FIFO, GMII, MII, TBI, RGMII, RMII, and RTBI AC Timing Specifications

The AC timing specifications for FIFO, GMII, MII, TBI, RGMII, RMII and RTBI are presented in this section.

## 8.2.1 FIFO AC Specifications

The basis for the AC specifications for the eTSEC's FIFO modes is the double data rate RGMII and RTBI specifications, since they have similar performance and are described in a source-synchronous fashion like FIFO modes. However, the FIFO interface provides deliberate skew between the transmitted data and source clock in GMII fashion.



#### Table 27. GMII Transmit AC Timing Specifications (continued)

At recommended operating conditions with LV<sub>DD</sub> of 3.3 V  $\pm$  5%.

| Parameter/Condition      | Symbol <sup>1</sup>                   | Min | Тур | Мах | Unit |
|--------------------------|---------------------------------------|-----|-----|-----|------|
| EC_GTX_CLK125 duty cycle | t <sub>G125H</sub> /t <sub>G125</sub> | 45  |     | 55  | ns   |

#### Notes:

- 1. The symbols used for timing specifications herein follow the pattern t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>GTKHDV</sub> symbolizes GMII transmit timing (GT) with respect to the t<sub>GTX</sub> clock reference (K) going to the high state (H) relative to the time date input signals (D) reaching the valid state (V) to state or setup time. Also, t<sub>GTKHDX</sub> symbolizes GMII transmit timing (GT) with respect to the high state (H) relative to the time date input signals (D) going invalid (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GTX</sub> represents the GMII(G) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. Guaranteed by design

Figure 9 shows the GMII transmit AC timing diagram.



Figure 9. GMII Transmit AC Timing Diagram

### 8.2.2.2 GMII Receive AC Timing Specifications

Table 28 provides the GMII receive AC timing specifications.

#### Table 28. GMII Receive AC Timing Specifications

At recommended operating conditions with L/TV<sub>DD</sub> of 3.3 V  $\pm$  5%.

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min | Тур | Мах | Unit |
|---------------------------------------------|-------------------------------------|-----|-----|-----|------|
| RX_CLK clock period                         | t <sub>GRX</sub>                    | —   | 8.0 | —   | ns   |
| RX_CLK duty cycle                           | t <sub>GRXH</sub> /t <sub>GRX</sub> | 40  | —   | 60  | ns   |
| RXD[7:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>GRDVKH</sub>                 | 2.0 | —   | —   | ns   |
| RXD[7:0], RX_DV, RX_ER hold time to RX_CLK  | <sup>t</sup> grdxkh                 | 0.5 | —   | —   | ns   |
| RX_CLK clock rise (20%-80%)                 | t <sub>GRXR</sub> 2                 | —   | 1.0 | 2.0 | ns   |



# 8.2.5 TBI Single-Clock Mode AC Specifications

When the eTSEC is configured for TBI modes, all clocks are supplied from external sources to the relevant eTSEC interface. In single-clock TBI mode, when TBICON[CLKSEL] = 1 a 125-MHz TBI receive clock is supplied on TSEC*n* TSEC*n*\_RX\_CLK pin (no receive clock is used on TSEC*n*\_TX\_CLK in this mode, whereas for the dual-clock mode this is the PMA1 receive clock). The 125-MHz transmit clock is applied on the TSEC\_GTX\_CLK125 pin in all TBI modes.

A summary of the single-clock TBI mode AC specifications for receive appears in Table 33.

| Parameter/Condition                       | Symbol             | Min | Тур | Max | Unit |
|-------------------------------------------|--------------------|-----|-----|-----|------|
| RX_CLK clock period                       | t <sub>TRR</sub>   | 7.5 | 8.0 | 8.5 | ns   |
| RX_CLK duty cycle                         | t <sub>TRRH</sub>  | 40  | 50  | 60  | %    |
| RX_CLK peak-to-peak jitter                | t <sub>TRRJ</sub>  | _   | _   | 250 | ps   |
| Rise time RX_CLK (20%–80%)                | t <sub>TRRR</sub>  | _   | 1.0 | 2.0 | ns   |
| Fall time RX_CLK (80%–20%)                | t <sub>TRRF</sub>  |     | 1.0 | 2.0 | ns   |
| RCG[9:0] setup time to RX_CLK rising edge | t <sub>TRRDV</sub> | 2.0 | _   | _   | ns   |
| RCG[9:0] hold time to RX_CLK rising edge  | t <sub>TRRDX</sub> | 1.0 | _   | —   | ns   |

A timing diagram for TBI receive appears in Figure 17.



Figure 17. TBI Single-Clock Mode Receive AC Timing Diagram

# 8.2.6 **RGMII and RTBI AC Timing Specifications**

Table 34 presents the RGMII and RTBI AC timing specifications.

#### Table 34. RGMII and RTBI AC Timing Specifications

At recommended operating conditions with LV\_{DD} of 2.5 V  $\pm$  5%.

| Parameter/Condition                                 | Symbol <sup>1</sup>  | Min               | Тур | Max              | Unit |
|-----------------------------------------------------|----------------------|-------------------|-----|------------------|------|
| Data to clock output skew (at transmitter)          | t <sub>SKRGT</sub> 5 | -500 <sup>6</sup> | 0   | 500 <sup>6</sup> | ps   |
| Data to clock input skew (at receiver) <sup>2</sup> | t <sub>SKRGT</sub>   | 1.0               | _   | 2.8              | ns   |
| Clock period duration <sup>3</sup>                  | t <sub>RGT</sub> ⁵   | 7.2               | 8.0 | 8.8              | ns   |



Local Bus



Figure 28. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 8 or 16 (PLL Enabled)



#### Table 45. JTAG AC Timing Specifications (Independent of SYSCLK)<sup>1</sup> (continued)

At recommended operating conditions (see Table 3).

| Parameter                                                                  | Symbol <sup>2</sup>                        | Min    | Max     | Unit | Notes |
|----------------------------------------------------------------------------|--------------------------------------------|--------|---------|------|-------|
| JTAG external clock to output high impedance:<br>Boundary-scan data<br>TDO | <sup>t</sup> jtkldz<br><sup>t</sup> jtkloz | 3<br>3 | 19<br>9 | ns   | 5, 6  |

Notes:

 All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 30). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

- 2. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>
- 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- 4. Non-JTAG signal input timing with respect to t<sub>TCLK</sub>.
- 5. Non-JTAG signal output timing with respect to t<sub>TCLK</sub>.
- 6. Guaranteed by design

Figure 30 provides the AC test load for TDO and the boundary-scan outputs.



Figure 30. AC Test Load for the JTAG Interface

Figure 31 provides the JTAG clock input timing diagram.



 $VM = Midpoint Voltage (OV_{DD}/2)$ 

Figure 31. JTAG Clock Input Timing Diagram

Figure 32 provides the TRST timing diagram.





#### Table 46. I<sup>2</sup>C DC Electrical Characteristics (continued)

At recommended operating conditions with  $\text{OV}_{\text{DD}}$  of 3.3 V ± 5%.

| Parameter                    | Symbol | Min | Мах | Unit | Notes |
|------------------------------|--------|-----|-----|------|-------|
| Capacitance for each I/O pin | CI     | —   | 10  | pF   | _     |

#### Notes:

1. Output voltage (open drain or open collector) condition = 3 mA sink current.

2. Refer to the MPC8568E PowerQUICC III Integrated Communications Processor Reference Manual for information on the digital filter used.

3. I/O pins will obstruct the SDA and SCL lines if  $OV_{DD}$  is switched off.

# 11.2 I<sup>2</sup>C AC Electrical Specifications

Table 47 provides the AC timing parameters for the  $I^2C$  interfaces.

#### Table 47. I<sup>2</sup>C AC Electrical Specifications

At recommended operating conditions with  $OV_{DD}$  of 3.3V ± 5%. All values refer to  $V_{IH}$  (min) and  $V_{IL}$  (max) levels (see Table 46).

| Parameter                                                                                    | Symbol <sup>1</sup> | Min                  | Мах              | Unit |
|----------------------------------------------------------------------------------------------|---------------------|----------------------|------------------|------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>    | 0                    | 400              | kHz  |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub>   | 1.3                  | _                | μs   |
| High period of the SCL clock                                                                 | t <sub>l2CH</sub>   | 0.6                  | _                | μs   |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> | 0.6                  | _                | μs   |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6                  | _                | μs   |
| Data setup time                                                                              | t <sub>i2DVKH</sub> | 100                  | _                | ns   |
| Data input hold time:<br>CBUS compatible masters<br>I <sup>2</sup> C bus devices             | t <sub>I2DXKL</sub> | 0 <sup>2</sup>       |                  | μs   |
| Data output delay time                                                                       | t <sub>I2OVKL</sub> | —                    | 0.9 <sup>3</sup> | μs   |
| Set-up time for STOP condition                                                               | t <sub>I2PVKH</sub> | 0.6                  | _                | μs   |
| Bus free time between a STOP and START condition                                             | t <sub>I2KHDX</sub> | 1.3                  | —                | μs   |
| Noise margin at the LOW level for each connected device (including hysteresis)               | V <sub>NL</sub>     | $0.1 \times OV_{DD}$ | —                | V    |
| Noise margin at the HIGH level for each connected device (including hysteresis)              | V <sub>NH</sub>     | $0.2 \times OV_{DD}$ | —                | V    |



PCI Express

# 13.3 SerDes Transmitter and Receiver Reference Circuits

Figure 48 shows the reference circuits for SerDes data lane's transmitter and receiver.



Figure 48. SerDes Transmitter and Receiver Reference Circuits

The DC and AC specification of SerDes data lanes are defined in each interface protocol section below (PCI Express, Serial Rapid IO or SGMII) in this document based on the application usage:

- Section 14, "PCI Express"
- Section 15, "Serial RapidIO"

Note that external AC Coupling capacitor is required for the above three serial transmission protocols with the capacitor value defined in specification of each protocol section.

# 14 PCI Express

This section describes the DC and AC electrical specifications for the PCI Express bus of the MPC8568E.

# 14.1 DC Requirements for PCI Express SD\_REF\_CLK and SD\_REF\_CLK

For more information, see Section 13, "High-Speed Serial Interfaces (HSSI)."

# 14.2 AC Requirements for PCI Express SerDes Clocks

Table 50 lists AC requirements.

| Table 50. SD_REF_CLK and SD_REF_CLK AC Requirements | Table 50. SD | REF | CLK and | SD_REF_ | CLK AC | Requirements |
|-----------------------------------------------------|--------------|-----|---------|---------|--------|--------------|
|-----------------------------------------------------|--------------|-----|---------|---------|--------|--------------|

| Symbol             | Parameter Description                                                                    | Min | Typical | Мах | Units | Notes |
|--------------------|------------------------------------------------------------------------------------------|-----|---------|-----|-------|-------|
| t <sub>REF</sub>   | REFCLK cycle time                                                                        | _   | 10      | _   | ns    | 1     |
| t <sub>REFCJ</sub> | REFCLK cycle-to-cycle jitter. Difference in the period of any two adjacent REFCLK cycles | —   | —       | 100 | ps    | _     |



#### Serial RapidIO

To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and TD, has a swing that goes between 2.5 V and 2.0 V. Using these values, the peak-to-peak voltage swing of the signals TD and TD is 500 mV p-p. The differential output signal ranges between 500 mV and -500 mV. The peak differential voltage is 500 mV. The peak-to-peak differential voltage is 1000 mV p-p.

# 15.4 Equalization

With the use of high speed serial links, the interconnect media will cause degradation of the signal at the receiver. Effects such as Inter-Symbol Interference (ISI) or data dependent jitter are produced. This loss can be large enough to degrade the eye opening at the receiver beyond what is allowed in the specification. To negate a portion of these effects, equalization can be used. The most common equalization techniques that can be used are:

- A passive high pass filter network placed at the receiver. This is often referred to as passive equalization.
- The use of active circuits in the receiver. This is often referred to as adaptive equalization.

# 15.5 Explanatory Note on Transmitter and Receiver Specifications

AC electrical specifications are given for transmitter and receiver. Long run and short run interfaces at three baud rates (a total of six cases) are described.

The parameters for the AC electrical specifications are guided by the XAUI electrical interface specified in Clause 47 of IEEE 802.3ae-2002.

XAUI has similar application goals to serial RapidIO, as described in Section 8.1. The goal of this standard is that electrical designs for serial RapidIO can reuse electrical designs for XAUI, suitably modified for applications at the baud intervals and reaches described herein.

# 15.6 Transmitter Specifications

LP-Serial transmitter electrical and timing specifications are stated in the text and tables of this section.

The differential return loss, S11, of the transmitter in each case shall be better than

- -10 dB for (Baud Frequency)/10 < Freq(f) < 625 MHz, and
- $-10 \text{ dB} + 10\log(f/625 \text{ MHz}) \text{ dB}$  for  $625 \text{ MHz} \le \text{Freq}(f) \le \text{Baud}$  Frequency

The reference impedance for the differential return loss measurements is 100 Ohm resistive. Differential return loss includes contributions from on-chip circuitry, chip packaging and any off-chip components related to the driver. The output impedance requirement applies to all valid output levels.

It is recommended that the 20%-80% rise/fall time of the transmitter, as measured at the transmitter output, in each case have a minimum value 60 ps.

It is recommended that the timing skew at the output of an LP-Serial transmitter between the two signals that comprise a differential pair not exceed 25 ps at 1.25 GB, 20 ps at 2.50 GB and 15 ps at 3.125 GB.

| Transmitter Type        | V <sub>DIFF</sub> min<br>(mV) | V <sub>DIFF</sub> max<br>(mV) | A (UI) | B (UI) |
|-------------------------|-------------------------------|-------------------------------|--------|--------|
| 1.25 GBaud short range  | 250                           | 500                           | 0.175  | 0.39   |
| 1.25 GBaud long range   | 400                           | 800                           | 0.175  | 0.39   |
| 2.5 GBaud short range   | 250                           | 500                           | 0.175  | 0.39   |
| 2.5 GBaud long range    | 400                           | 800                           | 0.175  | 0.39   |
| 3.125 GBaud short range | 250                           | 500                           | 0.175  | 0.39   |
| 3.125 GBaud long range  | 400                           | 800                           | 0.175  | 0.39   |

Table 60. Transmitter Differential Output Eye Diagram Parameters

# 15.7 Receiver Specifications

LP-Serial receiver electrical and timing specifications are stated in the text and tables of this section.

Receiver input impedance shall result in a differential return loss better that 10 dB and a common mode return loss better than 6 dB from 100 MHz to  $(0.8)^*$ (Baud Frequency). This includes contributions from on-chip circuitry, the chip package and any off-chip components related to the receiver. AC coupling components are included in this requirement. The reference impedance for return loss measurements is 100  $\Omega$  resistive for differential return loss and 25  $\Omega$  resistive for common mode.

| Characteristic                                     | Symbol          | Ra   | nge               | Unit   | Notes                                                              |
|----------------------------------------------------|-----------------|------|-------------------|--------|--------------------------------------------------------------------|
| Gharacteristic                                     | Symbol          | Min  | Мах               |        | Notes                                                              |
| Differential Input Voltage                         | V <sub>IN</sub> | 200  | 1600              | mV p-p | Measured at receiver                                               |
| Deterministic Jitter Tolerance                     | J <sub>D</sub>  | 0.37 | —                 | UI p-p | Measured at receiver                                               |
| Combined Deterministic and Random Jitter Tolerance | J <sub>DR</sub> | 0.55 | _                 | UI p-p | Measured at receiver                                               |
| Total Jitter Tolerance <sup>1</sup>                | J <sub>T</sub>  | 0.65 | _                 | UI p-p | Measured at receiver                                               |
| Multiple Input Skew                                | S <sub>MI</sub> | _    | 24                | ns     | Skew at the receiver input<br>between lanes of a multilane<br>link |
| Bit Error Rate                                     | BER             | —    | 10 <sup>-12</sup> | —      | —                                                                  |
| Unit Interval                                      | UI              | 800  | 800               | ps     | +/- 100 ppm                                                        |

Table 61. Receiver AC Timing Specifications—1.25 GBaud

#### Note:

1. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 54. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects.



| Characteristic    | Symbol          | Condition                                                          | Min  | Мах  | Unit |
|-------------------|-----------------|--------------------------------------------------------------------|------|------|------|
| Input low voltage | V <sub>IL</sub> | —                                                                  | -0.3 | 0.8  | V    |
| Input current     | I <sub>IN</sub> | $0 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{OV}_{\text{DD}}$ | —    | ± 10 | μA   |

Table 71. TDM/SI DC Electrical Characteristics (continued)

# **19.2 TDM/SI AC Timing Specifications**

Table 72 provides the TDM/SI input and output AC timing specifications.

Table 72. TDM/SI AC Timing Specifications <sup>1</sup>

| Characteristic                                | Symbol <sup>2</sup> | Min | Мах | Unit |
|-----------------------------------------------|---------------------|-----|-----|------|
| TDM/SI outputs—External clock delay           | t <sub>SEKHOV</sub> | 2   | 11  | ns   |
| TDM/SI outputs—External clock High Impedance  | t <sub>SEKHOX</sub> | 2   | 10  | ns   |
| TDM/SI inputs—External clock input setup time | t <sub>SEIVKH</sub> | 5   | _   | ns   |
| TDM/SI inputs—External clock input hold time  | t <sub>SEIXKH</sub> | 2   |     | ns   |

Notes:

1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>SEKHOX</sub> symbolizes the TDM/SI outputs external timing (SE) for the time t<sub>TDM/SI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).

Figure 60 provides the AC test load for the TDM/SI.



Figure 60. TDM/SI AC Test Load

Figure 61 represents the AC timing from Table 72. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

# NP

#### Package and Pinout

#### Table 78. MPC8568E Pinout Listing (continued)

| Signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Package Pin Number | Pin Type | Power<br>Supply | Notes |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------|-----------------|-------|--|
| 00. This was view and the state of the state |                    |          |                 |       |  |

- 30. This pin requires an external 4.7-kΩ pull-down resistor to prevent PHY from seeing a valid Transmit Enable before it is actively driven.
- 33. PF[21:22] are multiplexed as cfg\_dram\_type[0:1]. THEY MUST BE VALID AT POWER-UP, EVEN BEFORE HRESET ASSERTION.
- 35. When a PCI block is disabled, either the POR config pin that selects between internal and external arbiter must be pulled down to select external arbiter if there is any other PCI device connected on the PCI bus, or leave the PCIn\_AD pins as "No Connect" or terminated through 2–10 KΩ pull-up resistors with the default of internal arbiter if the PCIn\_AD pins are not connected to any other PCI device. The PCI block will drive the PCIn\_AD pins if it is configured to be the PCI arbiter—through POR config pins—irrespective of whether it is disabled via the DEVDISR register or not. It may cause contention if there is any other PCI device connected on the bus.
- 36.MDIC[0] is grounded through an 18.2-Ω precision 1% resistor and MDIC[1] is connected to GV<sub>DD</sub> through an 18.2-Ω precision 1% resistor. These pins are used for automatic calibration of the DDR IOs.
- 39. If PCI is configured as PCI asynchronous mode, a valid clock must be provided on pin PCI\_CLK. Otherwise the processor will not boot up.
- 41. These pins should be tied to SCOREGND through a 300 ohm resistor if the high speed interface is used.
- 43. It is highly recommended that unused SD\_RX/SD\_RX lanes should be powered down with lane\_x\_pd. Otherwise the receivers will burn extra power and the internal circuitry may develop long term reliability problems.
- 44. See Section 25.9, "Guidelines for High-Speed Interface Termination."
- 46. Must be high during HRESET. It is recommended to leave the pin open during HRESET since it has internal pullup resistor.
- 47. Must be pulled down with 4.7-k $\Omega$  resistor.
- 48. This pin must be left no connect.

49. A pull-up on LGPL4 is required for systems that boot from local bus (GPCM)-controlled NOR Flash.

#### Table 79 provides the pin-out listing for the MPC8567E 1023 FC-PBGA package.

#### Table 79. MPC8567E Pinout Listing

| Signal        | Package Pin Number                                                                                                                                                                                         | Pin Type | Power<br>Supply  | Notes  |  |  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|--------|--|--|
|               | PCI                                                                                                                                                                                                        |          |                  |        |  |  |
| PCI_AD[31:0]  | AE19, AG20, AF19, AB20, AC20, AG21, AG22,<br>AB21, AF22, AH22, AE22, AF20, AB22, AE20,<br>AE23, AJ23, AJ24, AF27, AJ26, AE29, AH24,<br>AD24, AE25, AE26, AH27, AG27, AJ25, AE30,<br>AF26, AG26, AF28, AH26 | I/O      | OV <sub>DD</sub> | _      |  |  |
| PCI_C_BE[3:0] | AC22, AD20, AE28, AH25                                                                                                                                                                                     | I/O      | OV <sub>DD</sub> |        |  |  |
| PCI_GNT[4:1]  | AF29, AB18, AC18, AD18                                                                                                                                                                                     | 0        | OV <sub>DD</sub> | 5,9,35 |  |  |
| PCI_GNT0      | AE18                                                                                                                                                                                                       | I/O      | OV <sub>DD</sub> | _      |  |  |
| PCI_IRDY      | AF23                                                                                                                                                                                                       | I/O      | OV <sub>DD</sub> | 2      |  |  |
| PCI_PAR       | AJ22                                                                                                                                                                                                       | I/O      | OV <sub>DD</sub> | _      |  |  |
| PCI_PERR      | AF24                                                                                                                                                                                                       | I/O      | OV <sub>DD</sub> | 2      |  |  |
| PCI_SERR      | AD22                                                                                                                                                                                                       | I/O      | OV <sub>DD</sub> | 2,4    |  |  |
| PCI_STOP      | AE24                                                                                                                                                                                                       | I/O      | OV <sub>DD</sub> | 2      |  |  |
| PCI_TRDY      | AK24                                                                                                                                                                                                       | I/O      | OV <sub>DD</sub> | 2      |  |  |



Package and Pinout

| Signal       | Package Pin Number                             | Pin Type | Power<br>Supply  | Notes  |
|--------------|------------------------------------------------|----------|------------------|--------|
| LALE         | G31                                            | 0        | BVdd             | 8      |
| LBCTL        | L27                                            | 0        | BVdd             | 8      |
| LCS[0:4]     | M27, H32, J28, J30, B31                        | 0        | BV <sub>DD</sub> | —      |
| LCS5         | G25                                            | I/O      | BV <sub>DD</sub> | 1      |
| LCS6         | C29                                            | 0        | BV <sub>DD</sub> | 1      |
| LCS7         | A30                                            | 0        | BV <sub>DD</sub> | 1      |
| LWE[0]       | H30                                            | 0        | BV <sub>DD</sub> | 5,9    |
| LWE[1]       | E28                                            | 0        | BV <sub>DD</sub> | 5,9    |
| LWE[2]       | E32                                            | 0        | BV <sub>DD</sub> | 5,9    |
| LWE[3]       | G27                                            | 0        | BV <sub>DD</sub> | 5,9    |
| LGPL0        | E30                                            | 0        | BV <sub>DD</sub> | 5,9    |
| LGPL1        | J27                                            | 0        | BV <sub>DD</sub> | 5,9,46 |
| LGPL2        | D32                                            | 0        | BV <sub>DD</sub> | 5,8,9  |
| LGPL3        | J25                                            | 0        | BV <sub>DD</sub> | 5,9    |
| LGPL4        | C25                                            | I/O      | BV <sub>DD</sub> | 49     |
| LGPL5        | F32                                            | 0        | BV <sub>DD</sub> | 5,9    |
| LCKE         | C31                                            | 0        | BV <sub>DD</sub> | —      |
| LCLK[0:2]    | C27, C26, D25                                  | 0        | BV <sub>DD</sub> | —      |
| LSYNC_IN     | A28                                            | I        | BV <sub>DD</sub> | —      |
| LSYNC_OUT    | A27                                            | 0        | BV <sub>DD</sub> | —      |
|              | DMA                                            |          |                  |        |
| DMA_DACK[0]  | AM27                                           | 0        | OV <sub>DD</sub> | 5,9,47 |
| DMA_DREQ[0]  | AK28                                           | I        | OV <sub>DD</sub> | —      |
| DMA_DDONE[0] | AK26                                           | 0        | OV <sub>DD</sub> | —      |
|              | Programmable Interrupt Controller              |          |                  |        |
| UDE          | AG32                                           | I        | OV <sub>DD</sub> | —      |
| MCP          | AF32                                           | I        | OV <sub>DD</sub> | —      |
| IRQ[0:7]     | AD30, AG31, AL30, AF31, AD29, AK30, AG30, AF30 | I        | OV <sub>DD</sub> | —      |
| IRQ_OUT      | AD28                                           | 0        | OV <sub>DD</sub> | 2,4    |
|              | GPIO                                           |          |                  |        |
| GPIN[0:7]    | AC14, AD15, AB14, AH15, AD14, AH17, AE15, AC15 | I        | LV <sub>DD</sub> | _      |



#### Table 79. MPC8567E Pinout Listing (continued)

| Signal                                                                                                                             | Package Pin Number | Pin Type | Power<br>Supply | Notes |  |
|------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------|-----------------|-------|--|
| 00. This she was increased at 7 1/0 could down as sisterate more stability for a science or first second Each before this section. |                    |          |                 |       |  |

- 30. This pin requires an external 4.7-kΩ pull-down resistor to prevent PHY from seeing a valid Transmit Enable before it is actively driven.
- 33. PF[21:22] are multiplexed as cfg\_dram\_type[0:1]. THEY MUST BE VALID AT POWER-UP, EVEN BEFORE HRESET ASSERTION.
- 35. When a PCI block is disabled, either the POR config pin that selects between internal and external arbiter must be pulled down to select external arbiter if there is any other PCI device connected on the PCI bus, or leave the PCIn\_AD pins as "No Connect" or terminated through 2–10 KΩ pull-up resistors with the default of internal arbiter if the PCIn\_AD pins are not connected to any other PCI device. The PCI block will drive the PCIn\_AD pins if it is configured to be the PCI arbiter—through POR config pins—irrespective of whether it is disabled via the DEVDISR register or not. It may cause contention if there is any other PCI device connected on the bus.
- 36.MDIC[0] is grounded through an 18.2-Ω precision 1% resistor and MDIC[1] is connected to GV<sub>DD</sub> through an 18.2-Ω precision 1% resistor. These pins are used for automatic calibration of the DDR IOs.
- 39. If PCI is configured as PCI asynchronous mode, a valid clock must be provided on pin PCI\_CLK. Otherwise the processor will not boot up.
- 41. These pins should be tied to SCOREGND through a 300 ohm resistor if the high speed interface is used.
- 43. It is highly recommended that unused SD\_RX/SD\_RX lanes should be powered down with lane\_x\_pd. Otherwise the receivers will burn extra power and the internal circuitry may develop long term reliability problems.
- 44. See Section 25.9, "Guidelines for High-Speed Interface Termination."
- 46. Must be high during HRESET. It is recommended to leave the pin open during HRESET since it has internal pullup resistor.
- 47. Must be pulled down with 4.7-k $\Omega$  resistor.
- 48. This pin must be left no connect.
- 49. A pull-up on LGPL4 is required for systems that boot from local bus (GPCM)-controlled NOR Flash.

# 23 Clocking

This section describes the PLL configuration of the MPC8568E. Note that the platform clock is identical to the core complex bus (CCB) clock.

# 23.1 Clock Ranges

Table 80 provides the clocking specifications for the processor cores and Table 81 provides the clocking specifications for the DDR/DDR2 memory bus. Table 82 provides the clocking specifications for the local bus.

|                               | Maximum Processor Core Frequency |     |          |      |          |      |                   |      |      |       |
|-------------------------------|----------------------------------|-----|----------|------|----------|------|-------------------|------|------|-------|
| Characteristic                | 800                              | MHz | 1000 MHz |      | 1333 MHz |      | 1000 MHz 1333 MHz |      | Unit | Notes |
|                               | Min                              | Мах | Min      | Max  | Min      | Max  |                   |      |      |       |
| e500 core processor frequency | 533                              | 800 | 533      | 1000 | 533      | 1333 | MHz               | 1, 2 |      |       |

#### **Table 80. Processor Core Clocking Specifications**

#### Notes:

1. **Caution:** The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 23.2, "CCB/SYSCLK PLL Ratio," and Section 23.3, "e500 Core PLL Ratio," for ratio settings.

2.)The minimum e500 core frequency is based on the minimum platform frequency of 333 MHz.



| Characteristic                      | Maximum Process | or Core Frequency | Unit | Notes |
|-------------------------------------|-----------------|-------------------|------|-------|
| Characteristic                      | Min Max         |                   |      | NOIES |
| DDR/DDR2 Memory bus clock frequency | 166             | 266               | MHz  | 1, 2  |

#### Table 81. DDR/DDR2 Memory Bus Clocking Specifications

Notes:

1. **Caution:** The CCB clock to SYSCLK ratio and e500 core to CCB clock ratio settings must be chosen such that the resulting SYSCLK frequency, e500 core frequency, and CCB clock frequency do not exceed their respective maximum or minimum operating frequencies.

2. The memory bus clock speed is half the DDR/DDR2 data rate, hence, half the platform clock frequency.

| Characteristic                                   | Maximum Process<br>800, 1000, | Unit | Notes |   |
|--------------------------------------------------|-------------------------------|------|-------|---|
|                                                  | Min                           | Мах  |       |   |
| Local bus clock speed (for Local Bus Controller) | 25                            | 166  | MHz   | 1 |

#### **Table 82. Local Bus Clocking Specifications**

Notes:

1. The Local bus clock speed on LCLK[0:2] is determined by CCB clock divided by the Local Bus PLL ratio programmed in LCCR[CLKDIV]. See the reference manual for more information on this.

# 23.2 CCB/SYSCLK PLL Ratio

The CCB clock is the clock that drives the e500 core complex bus (CCB) and is also called the platform clock. The frequency of the CCB is set using the following reset signals, as shown in Table 83:

- SYSCLK input signal
- Binary value on LA[28:31] at power up

Note that there is no default for this PLL ratio; these signals must be pulled to the desired values. Also note that the DDR data rate is the determining factor in selecting the CCB bus frequency, since the CCB frequency must equal the DDR data rate.

For specifications on the PCI\_CLK, refer to the PCI 2.2 Specification.

| Table 83. | ССВ | Clock | Ratio |
|-----------|-----|-------|-------|
|-----------|-----|-------|-------|

| Binary Value of LA[28:31] Signals | CCB:SYSCLK Ratio | Binary Value of LA[28:31] Signals | CCB:SYSCLK Ratio |
|-----------------------------------|------------------|-----------------------------------|------------------|
| 0000                              | 16:1             | 1000                              | 8:1              |
| 0001                              | Reserved         | 1001                              | 9:1              |
| 0010                              | 2:1              | 1010                              | 10:1             |
| 0011                              | 3:1              | 1011                              | Reserved         |
| 0100                              | 4:1              | 1100                              | 12:1             |



| Binary Value of LA[28:31] Signals | CCB:SYSCLK Ratio | Binary Value of LA[28:31] Signals | CCB:SYSCLK Ratio |
|-----------------------------------|------------------|-----------------------------------|------------------|
| 0101                              | 5:1              | 1101                              | 20:1             |
| 0110                              | 6:1              | 1110                              | Reserved         |
| 0111                              | Reserved         | 1111                              | Reserved         |

|  | Table 83. | ССВ | <b>Clock R</b> | atio ( | (continued) |
|--|-----------|-----|----------------|--------|-------------|
|--|-----------|-----|----------------|--------|-------------|

# 23.3 e500 Core PLL Ratio

Table 84 describes the clock ratio between the e500 core complex bus (CCB)platform and the e500 core clock. This ratio is determined by the binary value of LBCTL, LALE and LGPL2 at power up, as shown in Table 84.

| Binary Value of<br>LBCTL, LALE,<br>LGPL2 Signals | e500 core:CCB Clock Ratio | Binary Value of<br>LBCTL, LALE,<br>LGPL2 Signals | e500 core:CCB Clock Ratio |
|--------------------------------------------------|---------------------------|--------------------------------------------------|---------------------------|
| 000                                              | 4:1                       | 100                                              | 2:1                       |
| 001                                              | 9:2                       | 101                                              | 5:2                       |
| 010                                              | Reserved                  | 110                                              | 3:1                       |
| 011                                              | 3:2                       | 111                                              | 7:2                       |

Table 84. e500 Core to CCB Clock Ratio

# 23.4 QE/SYSCLK PLL Ratio

The QE clock is defined by a multiplier and divisor applied to the SYSCLK input signal, as shown in the following equation:

QE clock = SYSCLK \* cfg\_ce\_pll[0:4].

The multiplier and divisor is determined by the binary value of PA[0:4] at power up.

| Binary Value of PA[0:4] Signals | cfg_ce_pll[0:4] | Binary Value of PA[0:4] Signals | cfg_ce_pll[0:4] |
|---------------------------------|-----------------|---------------------------------|-----------------|
| 0_000                           | 16              | 1_0000                          | 16              |
| 0_0001                          | Reserved        | 1_0001                          | 17              |
| 0_0010                          | 2               | 1_0010                          | 18              |
| 0_0011                          | 3               | 1_0011                          | 19              |
| 0_0100                          | 4               | 1_0100                          | 20              |
| 0_0101                          | 5               | 1_0101                          | 21              |
| 0_0110                          | 6               | 1_0110                          | 22              |
| 0_0111                          | 7               | 1_0111                          | 23              |

Table 85. QE Clock Multiplier cfg\_ce\_pll[0:4]



Millennium Electronics offer different heat sink-to-ambient thermal resistances, that will allow the MPC8568E to function in various environments.

# 24.2.1 Recommended Thermal Model

For system thermal modeling, the MPC8568E thermal model without a lid is shown in Figure 70. The substrate is modeled as a block 33x33x1.18 mm with an in-plane conductivity of 24 W/mK and a through-plane conductivity of 0.92 W/mK. The solder balls and air are modeled as a single block 33x33x0.58 mm with an in-plane conductivity of 0.034 W/mK and a through plane conductivity of 12.2 W/mK. The die is modeled as 8.2x12.1 mm with a thickness of 0.75 mm. The bump/underfill layer is modeled as a collapsed thermal resistance between the die and substrate assuming a conductivity of 5.3 W/m•K in the thickness dimension of 0.07 mm. The die is centered on the substrate. The thermal model uses approximate dimensions to reduce grid. See the case outline for actual dimensions.



Figure 70. MPC8568E Thermal Model

## 24.2.2 Internal Package Conduction Resistance

For the packaging technology, shown in Table 87, the intrinsic internal conduction thermal resistance paths are as follows:

• The die junction-to-case thermal resistance