# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC e500v2                                                         |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 1.333GHz                                                               |
| Co-Processors/DSP               | Communications; QUICC Engine, Security; SEC                            |
| RAM Controllers                 | DDR, DDR2, SDRAM                                                       |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10/100/1000Mbps (2)                                                    |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                       |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                       |
| Security Features               | Cryptography, Random Number Generator                                  |
| Package / Case                  | 1023-BBGA, FCBGA                                                       |
| Supplier Device Package         | 1023-FCPBGA (33x33)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/ppc8568epxaujj |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



MPC8568E Overview

Byte-accessible ECC uses read-modify-write transaction accesses for smaller-than-cache-line accesses.

### 1.2.2 e500 Coherency Module (ECM) and Address Map

The e500 coherency module (ECM) provides a mechanism for I/O-initiated transactions to snoop the bus between the e500 core and the integrated L2 cache in order to maintain coherency across local cacheable memory. It also provides a flexible switch-type structure for core- and I/O-initiated transactions to be routed or dispatched to target modules on the device.

The MPC8568E supports a flexible 36-bit physical address map. Conceptually, the address map consists of local space and external address space. The local address map is supported by eight local access windows that define mapping within the local 36-bit (64-Gbyte) address space.

The MPC8568E can be made part of a larger system address space through the mapping of translation windows. This functionality is included in the address translation and mapping units (ATMUs). Both inbound and outbound translation windows are provided. The ATMUs allows the MPC8568E to be part of larger address maps such as the PCI or PCI Express 64-bit address environment and the RapidIO environment.

### 1.2.3 QUICC Engine

- Integrated 8-port L2 Ethernet switch
  - 8 connection ports of 10/100 Mbps MII/RMII & one CPU internal port
  - Each port supports four priority levels
  - Priority levels used with VLAN tags or IP TOS field to implement QoS
  - QoS types of traffic, such as voice, video, and data
- Includes support for the following protocols:
  - ATM SAR up to 622 Mbps (OC-12) full duplex, with ATM traffic shaping (ATF TM4.1) for up to 64K ATM connections
  - ATM AAL1 structured and unstructured Circuit Emulation Service (CES 2.0)
  - IMA and ATM Transmission convergence sub-layer
  - ATM OAM handling features compatible with ITU-T I.610
  - PPP, Multi-Link (ML-PPP), Multi-Class (MC-PPP) and PPP mux in accordance with the following RFCs: 1661, 1662, 1990, 2686 and 3153
  - IP termination support for IPv4 and IPv6 packets including TOS, TTL and header checksum processing
  - ATM (AAL2/AAL5) to Ethernet (IP) interworking
  - Extensive support for ATM statistics and Ethernet RMON/MIB statistics.
  - 256 channels of HDLC/Transparent or 128 channels of SS#7
- Includes support for the following serial interfaces:
  - Two UL2/POS-PHY interfaces with 124 Multi-PHY addresses on UTOPIA interface each or 31 Multi-PHY addresses on the POS interface each.



up to four banks of memory. The MPC8568E supports bank sizes from 64 Mbytes to 4 Gbytes. Nine column address strobes (MDM[0:8]) are used to provide byte selection for memory bank writes.

The MPC8568E can be configured to retain the currently active SDRAM page for pipelined burst accesses. Page mode support of up to 16 simultaneously open pages (32 for DDR2) can dramatically reduce access latencies for page hits. Depending on the memory system design and timing parameters, using page mode can save 3 to 4 clock cycles from subsequent burst accesses that hit in an active page.

Using ECC, the MPC8568E detects and corrects all single-bit errors and detects all double-bit errors and all errors within a nibble.

The MPC8568E can invoke a level of system power management by asserting the MCKE SDRAM signal on-the-fly to put the memory into a low-power sleep mode.

### 1.2.7 Table Lookup Unit (TLU)

The table lookup unit (TLU) provides access to application-defined routing topology and control tables in external memory. It accesses an external memory array attached to the local bus controller (LBC). Communication between the CPU and the TLU occurs via messages passed through the TLU's memory-mapped configuration and status registers.

The TLU provides resources for efficient generation of table entry addresses in memory, hash generation of addresses, and binary table searching algorithms for both exact-match and longest-prefix-match strategies. It supports the following TLU complex table types:

- Hash-Trie-Key table for hash-based exact-match algorithms
- Chained-Hash table for partially indexed and hashed exact-match algorithms
- Longest-prefix-match algorithm
- Flat-Data table for retrieving search results and simple indexed algorithms

### 1.2.8 PCI Controller

The MPC8568E supports one 32-bit PCI controller, which supports speeds of up to 66 MHz. Other features include:

- Compatible with the *PCI Local Bus Specification, Revision 2.2,* supporting 32- and 64-bit addressing
- Can function as host or agent bridge interface
- As a master, supports read and write operations to PCI memory space, PCI I/O space, and PCI configuration space
- Can generate PCI special-cycle and interrupt-acknowledge commands. As a target, it supports read and write operations to system memory as well as configuration accesses.
- Supports PCI-to-memory and memory-to-PCI streaming, memory prefetching of PCI read accesses, and posting of processor-to-PCI and PCI-to-memory writes
- PCI 3.3-V compatible with selectable hardware-enforced coherency



The core voltage must always be provided at nominal 1.1V. (See Table 3 for actual recommended core voltage). Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 3. The input voltage threshold scales with respect to the associated I/O supply voltage.  $OV_{DD}$  and  $LV_{DD}$  based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR SDRAM interface uses a single-ended differential receiver referenced the externally supplied  $MV_{REF}$  signal (nominally set to  $GV_{DD}/2$ ) as is appropriate for the SSTL2 electrical signaling standard.

### 2.1.3 Output Driver Characteristics

Table 4 provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

| Driver Type                           | Programmable<br>Output Impedance<br>(Ω) | Supply<br>Voltage                                    | Notes |
|---------------------------------------|-----------------------------------------|------------------------------------------------------|-------|
| Local bus interface utilities signals | 25<br>25                                | BV <sub>DD</sub> = 3.3 V<br>BV <sub>DD</sub> = 2.5 V | 1     |
|                                       | 45(default)<br>45(default)              | BV <sub>DD</sub> = 3.3 V<br>BV <sub>DD</sub> = 2.5 V |       |
| PCI signals                           | 25                                      | OV <sub>DD</sub> = 3.3 V                             | 2     |
|                                       | 42 (default)                            |                                                      |       |
| DDR signal                            | 20                                      | GV <sub>DD</sub> = 2.5 V                             | _     |
| DDR2 signal                           | 16<br>32 (half strength mode)           | GV <sub>DD</sub> = 1.8 V                             | _     |
| eTSEC 10/100/1000 signals             | 42                                      | L/TV <sub>DD</sub> = 2.5/3.3 V                       | _     |
| DUART, system control, JTAG           | 42                                      | OV <sub>DD</sub> = 3.3 V                             | _     |
| 12C                                   | 150                                     | OV <sub>DD</sub> = 3.3 V                             | _     |

Table 4. Output Drive Capability

Notes:

1. The drive strength of the local bus interface is determined by the configuration of the appropriate bits in PORIMPSCR.

2. The drive strength of the PCI interface is determined by the setting of the PCI\_GNT[1] signal at reset.

### 2.2 Power Sequencing

The MPC8568E requires its power rails to be applied in specific sequence in order to ensure proper device operation. These requirements are as follows for power up:

- 1. V<sub>DD</sub>, AV<sub>DD</sub>, BV<sub>DD</sub>, SCOREV<sub>DD</sub>, LV<sub>DD</sub>, TV<sub>DD</sub>, XV<sub>DD</sub>, OV<sub>DD</sub>
- 2. GV<sub>DD</sub>

All supplies must be at their stable values within 50 ms.



| Interface         | Doromotoro   | G١    | / <sub>DD</sub> | B\    | / <sub>DD</sub> | ov.  | LV    | DD    | т٧    | DD    | vv                       | Unit | Commont         |
|-------------------|--------------|-------|-----------------|-------|-----------------|------|-------|-------|-------|-------|--------------------------|------|-----------------|
| Interface         | Farameters   | 2.5 V | 1.8 V           | 3.3 V | 2.5 V           | OVDD | 3.3 V | 2.5 V | 3.3 V | 2.5 V | <b>∧</b> v <sub>DD</sub> | Unit | Comment         |
|                   | MII          |       |                 | _     |                 |      | 0.01  |       |       |       | -                        | W    | Multiply with   |
| eTSEC<br>Ethernet | GMII/TBI     |       |                 |       |                 |      | 0.07  |       |       |       |                          | W    | number of the   |
| Ethornot          | RGMII/RTBI   |       |                 |       |                 |      |       | 0.04  | Ī     |       |                          | W    | interfaceo      |
|                   | 16b, 200 MHz |       |                 |       |                 |      | 0.20  |       | •     |       |                          | W    | Multiply with   |
| eTSEC             | 16b, 155 MHz |       |                 |       |                 |      | 0.16  |       |       |       |                          | W    | number of the   |
| FIFO I/O          | 8b, 200 MHz  |       |                 |       |                 |      | 0.11  |       |       |       |                          | W    |                 |
|                   | 8b, 155 MHz  |       |                 |       |                 |      | 0.08  |       |       |       |                          | W    |                 |
|                   | MII/RMII     |       |                 |       |                 |      |       |       | 0.01  |       |                          | W    | Multiply with   |
| QE UCC            | GMII/TBI     |       |                 |       |                 |      |       |       | 0.07  |       |                          | W    | number of the   |
|                   | RGMII/RTBI   |       |                 |       |                 |      |       |       |       | 0.04  |                          | W    |                 |
|                   |              |       |                 |       |                 |      |       |       |       |       |                          |      | If UCC is       |
|                   |              |       |                 |       |                 |      |       |       |       |       |                          |      | for other       |
|                   |              |       |                 |       |                 |      |       |       |       |       |                          |      | protocols,      |
|                   |              |       |                 |       |                 |      |       |       |       |       |                          |      | scale Ethernet  |
|                   |              |       |                 |       |                 |      |       |       |       |       |                          |      | power           |
|                   |              |       |                 |       |                 |      |       |       |       |       |                          |      | dissipation to  |
|                   |              |       |                 |       |                 |      |       |       |       |       |                          |      | signals and the |
|                   |              |       |                 |       |                 |      |       |       |       |       |                          |      | clock rate      |

#### Table 6. Typical MPC8568E I/O Power Dissipation (continued)

Note: This is the power for each individual interface. The power must be calculated for each interface being utilized.

# 4 Input Clocks

### 4.1 System Clock Timing

Table 7 provides the system clock (SYSCLK) AC timing specifications for the MPC8568E.

### Table 7. SYSCLK AC Timing Specifications

At recommended operating conditions (see Table 3) with  $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ .

| Parameter/Condition       | Symbol                                | Min | Typical | Max | Unit | Notes |
|---------------------------|---------------------------------------|-----|---------|-----|------|-------|
| SYSCLK frequency          | f <sub>SYSCLK</sub>                   | —   | —       | 166 | MHz  | 1     |
| SYSCLK cycle time         | t <sub>SYSCLK</sub>                   | 6.0 | —       | —   | ns   | —     |
| SYSCLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>     | 0.6 | 1.0     | 2.3 | ns   | 2     |
| SYSCLK duty cycle         | t <sub>KHK</sub> /t <sub>SYSCLK</sub> | 40  | —       | 60  | %    | 3     |



Input Clocks

### Table 7. SYSCLK AC Timing Specifications (continued)

At recommended operating conditions (see Table 3) with  $OV_{DD} = 3.3 V \pm 165 mV$ .

| Parameter/Condition | Symbol | Min | Typical | Max     | Unit | Notes |
|---------------------|--------|-----|---------|---------|------|-------|
| SYSCLK jitter       | _      | _   |         | +/- 150 | ps   | 4, 5  |

Notes:

 Caution: The CCB clock to SYSCLK ratio and e500 core to CCB clock ratio settings must be chosen such that the resulting SYSCLK frequency, e500 core frequency, and CCB clock frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 23.2, "CCB/SYSCLK PLL Ratio and Section 23.3, "e500 Core PLL Ratio," for ratio settings.

2. Rise and fall times for SYSCLK are measured at 0.4 V and 2.7 V.

3. Timing is guaranteed by design and characterization.

4. This represents the total input jitter-short term and long term-and is guaranteed by design.

5. The SYSCLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track SYSCLK drivers with the specified jitter.

### 4.2 PCI Clock Timing

Table 8 provides the PCI clock (PCI\_CLK) AC timing specifications for the MPC8568E.

### Table 8. PCI\_CLK AC Timing Specifications

At recommended operating conditions (see Table 3) with  $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ .

| Parameter/Condition        | Symbol                                 | Min | Typical | Max     | Unit | Notes |
|----------------------------|----------------------------------------|-----|---------|---------|------|-------|
| PCI_CLK frequency          | f <sub>PCI_CLK</sub>                   | _   | —       | 66.7    | MHz  | —     |
| PCI_CLK cycle time         | t <sub>PCI_CLK</sub>                   | 15  | —       | -       | ns   | —     |
| PCI_CLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>      | 0.6 | 1.0     | 2.3     | ns   | 1     |
| PCI_CLK duty cycle         | t <sub>KHK</sub> /t <sub>PCI_CLK</sub> | 40  | —       | 60      | %    | 2     |
| PCI_CLK jitter             | —                                      | _   | —       | +/- 150 | ps   | 3,4   |

#### Notes:

1. Rise and fall times for PCI\_CLK are measured at 0.4 V and 2.7 V.

2. Timing is guaranteed by design and characterization.

3. This represents the total input jitter—short term and long term—and is guaranteed by design.

4. The SYSCLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track SYSCLK drivers with the specified jitter.

### 4.3 Real Time Clock Timing

The RTC input is sampled by the platform clock (CCB clock). The output of the sampling latch is then used as an input to the counters of the PIC and the Time Base unit of the e500. There is no need for jitter specification. The minimum pulse width of the RTC signal should be greater than 2x the period of the CCB clock. That is, minimum clock high time is  $2 \times t_{CCB}$ , and minimum clock low time is  $2 \times t_{CCB}$ . There is no minimum RTC frequency. RTC may be grounded if not needed.



**RESET** Initialization

# 5 **RESET Initialization**

This section describes the AC electrical specifications for the RESET initialization timing requirements of the MPC8568E. Table 10 provides the RESET initialization AC timing specifications for the DDR SDRAM component(s).

| Parameter/Condition                                                                                                         | Min | Max | Unit    | Notes |
|-----------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|-------|
| Required assertion time of HRESET                                                                                           | 100 | —   | μs      | _     |
| Minimum assertion time for SRESET                                                                                           | 3   | —   | SYSCLKs | 1     |
| PLL input setup time with stable SYSCLK before HRESET negation                                                              | 100 | —   | μs      | —     |
| Input setup time for POR configs (other than PLL config) with respect to negation of HRESET                                 | 4   | —   | SYSCLKs | 1     |
| Input hold time for all POR configs (including PLL config) with respect to negation of HRESET                               | 2   | —   | SYSCLKs | 1     |
| Maximum valid-to-high impedance time for actively driven POR configs with respect to negation of $\overline{\text{HRESET}}$ | _   | 5   | SYSCLKs | 1     |

### Table 10. RESET Initialization Timing Specifications

#### Notes:

1. SYSCLK is the primary clock input for the MPC8568E.

Table 11 provides the PLL lock times.

#### Table 11. PLL Lock Times

| Parameter/Condition     | Min | Max | Unit | Notes |
|-------------------------|-----|-----|------|-------|
| Platform PLL lock times | —   | 100 | μs   | —     |
| QE PLL lock times       | —   | 100 | μs   | —     |
| CPU PLL lock times      | —   | 100 | μs   | —     |
| PCI PLL lock times      | —   | 100 | μs   | —     |
| Local bus PLL           | —   | 100 | μs   | —     |

# 6 DDR and DDR2 SDRAM

This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the MPC8568E. Note that DDR SDRAM is  $GV_{DD}(typ) = 2.5 \text{ V}$  and DDR2 SDRAM is  $GV_{DD}(typ) = 1.8 \text{ V}$ .



### Table 14. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub> (typ) = 2.5 V (continued)

| Parameter/Condition                             | Symbol          | Min   | Мах                      | Unit | Notes |
|-------------------------------------------------|-----------------|-------|--------------------------|------|-------|
| Input low voltage                               | V <sub>IL</sub> | -0.3  | MV <sub>REF</sub> - 0.15 | V    | _     |
| Output leakage current                          | I <sub>OZ</sub> | -10   | 10                       | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.95 V) | I <sub>OH</sub> | -16.2 | _                        | mA   | —     |
| Output low current (V <sub>OUT</sub> = 0.35 V)  | I <sub>OL</sub> | 16.2  | _                        | mA   |       |

#### Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.

- 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub> This rail should track variations in the DC level of MV<sub>REF</sub>
- 4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

### Table 15 provides the DDR capacitance when $GV_{DD}$ (typ)=2.5 V.

### Table 15. DDR SDRAM Capacitance for GV<sub>DD</sub> (typ) = 2.5 V

| Parameter/Condition                     | Symbol           | Min | Мах | Unit | Notes |
|-----------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> |     | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD} = 2.5 V \pm 0.125 V$ , f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> = GVDD/2, V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

### Table 16 provides the current draw characteristics for MV<sub>REF</sub>.

#### Table 16. Current Draw Characteristics for MV<sub>REF</sub>

| Parameter / Condition              | Symbol             | Min | Max | Unit | Note |
|------------------------------------|--------------------|-----|-----|------|------|
| Current draw for MV <sub>REF</sub> | I <sub>MVREF</sub> |     | 500 | μA   | 1    |

1. The voltage regulator for  $\text{MV}_{\text{REF}}$  must be able to supply up to 500  $\mu\text{A}$  current.

Ethernet Interface and MII Management

| Parameter                                                                        | Symbol          | Min                    | Мах | Unit |
|----------------------------------------------------------------------------------|-----------------|------------------------|-----|------|
| Input current<br>$(V_{IN}^{1} = 0 V \text{ or } V_{IN} = V_{DD})$                | I <sub>IN</sub> | _                      | ±10 | μΑ   |
| High-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OH</sub> = −100 μA) | V <sub>OH</sub> | OV <sub>DD</sub> – 0.2 | _   | V    |
| Low-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OL</sub> = 100 μA)   | V <sub>OL</sub> | _                      | 0.2 | V    |

 Table 21. DUART DC Electrical Characteristics (continued)

Note:

1. Note that the symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 2 and Table 3.

### 7.2 DUART AC Electrical Specifications

Table 22 provides the AC timing parameters for the DUART interface.

| Table 22. | DUART | <b>AC</b> Timing | <b>Specifications</b> |
|-----------|-------|------------------|-----------------------|
|           |       |                  |                       |

| Parameter         | Value               | Unit | Notes |
|-------------------|---------------------|------|-------|
| Minimum baud rate | CCB clock/1,048,576 | baud | 1,2   |
| Maximum baud rate | CCB clock/16        | baud | 1,3   |
| Oversample rate   | 16                  |      | 1,4   |

#### Notes:

1. Guaranteed by design

- 2. CCB clock refers to the platform clock.
- 3. Actual attainable baud rate will be limited by the latency of interrupt processing.
- 4. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

# 8 Ethernet Interface and MII Management

This section provides the AC and DC electrical characteristics for eTSEC, MII management and Ethernet interface inside QUICC Engine. Note that eTSEC and QE Ethernet have the same DC/AC characteristics.

### 8.1 GMII/MII/TBI/RGMII/RTBI/RMII Electrical Characteristics

The electrical characteristics specified here apply to all gigabit media independent interface (GMII), media independent interface (MII), ten-bit interface (TBI), reduced gigabit media independent interface (RGMII), reduced ten-bit interface (RTBI), and reduced media independent interface (RMII) signals except management data input/output (MDIO) and management data clock (MDC). The RGMII and RTBI interfaces are defined for 2.5 V, while the GMII and TBI interfaces can be operated at 3.3 or 2.5 V. Whether the GMII, MII, or TBI interface is operated at 3.3 or 2.5 V, the timing is compatible with the IEEE 802.3 standard. The RGMII and RTBI interfaces follow the Reduced Gigabit Media-Independent Interface (RGMII) Specification Version 1.3 (12/10/2000). The RMII interface follows the RMII Consortium RMII



### 9.2 Local Bus AC Electrical Specifications

Table 41 describes the timing parameters of the local bus interface at  $BV_{DD} = 3.3$  V. For information about the frequency range of local bus see Section 23.1, "Clock Ranges."

| Parameter                                                             | Symbol <sup>1</sup>                 | Min | Max | Unit | Notes |
|-----------------------------------------------------------------------|-------------------------------------|-----|-----|------|-------|
| Local bus cycle time                                                  | t <sub>LBK</sub>                    | 7.5 | 12  | ns   | 2     |
| Local bus duty cycle                                                  | t <sub>LBKH/</sub> t <sub>LBK</sub> | 43  | 57  | %    | —     |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                  | t <sub>LBKSKEW</sub>                | —   | 150 | ps   | 7, 8  |
| Input setup to local bus clock (except LGTA/LUPWAIT)                  | t <sub>LBIVKH1</sub>                | 1.8 | —   | ns   | 3, 4  |
| IGTA/LUPWAIT input setup to local bus clock                           | t <sub>LBIVKH2</sub>                | 1.7 | —   | ns   | 3, 4  |
| Input hold from local bus clock (except LGTA/LUPWAIT)                 | t <sub>LBIXKH1</sub>                | 1.0 | —   | ns   | 3, 4  |
| LGTA/LUPWAIT input hold from local bus clock                          | t <sub>LBIXKH2</sub>                | 1.0 | —   | ns   | 3, 4  |
| LALE output transition to LAD/LDP output transition (LATCH hold time) | t <sub>LBOTOT</sub>                 | 1.5 | —   | ns   | 6     |
| Local bus clock to output valid (except LAD/LDP and LALE)             | t <sub>LBKHOV1</sub>                | —   | 3.0 | ns   | —     |
| Local bus clock to data valid for LAD/LDP                             | t <sub>LBKHOV2</sub>                | —   | 3.2 | ns   | 3     |
| Local bus clock to address valid for LAD                              | t <sub>LBKHOV3</sub>                | —   | 3.2 | ns   | 3     |
| Local bus clock to LALE assertion                                     | t <sub>LBKHOV4</sub>                | —   | 3.2 | ns   | 3     |
| Output hold from local bus clock (except LAD/LDP and LALE)            | <sup>t</sup> LBKHOX1                | 0.7 | —   | ns   | 3     |
| Output hold from local bus clock for LAD/LDP                          | t <sub>LBKHOX2</sub>                | 0.7 | —   | ns   | 3     |
| Local bus clock to output high Impedance (except LAD/LDP and LALE)    | t <sub>LBKHOZ1</sub>                | —   | 2.5 | ns   | 5     |
| Local bus clock to output high impedance for LAD/LDP                  | t <sub>LBKHOZ2</sub>                | —   | 2.5 | ns   | 5     |

#### Table 41. Local Bus Timing Parameters (BV<sub>DD</sub> = 3.3 V)—PLL Enabled

#### Note:

- The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(First two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
  </sub>
- 2. All timings are in reference to LSYNC\_IN for PLL enabled and internal local bus clock for PLL bypass mode.
- 3. All signals are measured from  $BV_{DD}/2$  of the rising edge of LSYNC\_IN for PLL enabled or internal local bus clock for PLL bypass mode to  $0.4 \times BV_{DD}$  of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 6. t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBOTOT</sub> is programmed with the LBCR[AHD] parameter.
- 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2.
- 8. Guaranteed by design.



Local Bus



Figure 28. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 8 or 16 (PLL Enabled)

| Table 49 | . PCI AC | Timing | Specifications | at 66 | MHz | (continued) |
|----------|----------|--------|----------------|-------|-----|-------------|
|----------|----------|--------|----------------|-------|-----|-------------|

| Parameter                            | Symbol <sup>1</sup> | Min | Мах | Unit   | Notes |
|--------------------------------------|---------------------|-----|-----|--------|-------|
| HRESET high to first FRAME assertion | t <sub>PCRHFV</sub> | 10  |     | clocks | 8, 11 |

Notes:

1. Note that the symbols used for timing specifications herein follow the pattern of t(first two letters of functional

block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the SYSCLK clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.

- 2. See the timing measurement conditions in the PCI 2.2 Local Bus Specifications.
- 3. All PCI signals are measured from  $OV_{DD}/2$  of the rising edge of PCI\_CLK to  $0.4 \times OV_{DD}$  of the signal in question for 3.3-V PCI signaling levels.
- 4. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 5. Input timings are measured at the pin.
- 6. The timing parameter t<sub>SYS</sub> indicates the minimum and maximum CLK cycle times for the various specified frequencies. The system clock period must be kept within the minimum and maximum defined ranges. For values see Section 23, "Clocking."
- 7. The setup and hold time is with respect to the rising edge of HRESET.
- 8. The timing parameter t<sub>PCRHFV</sub> is a minimum of 10 clocks rather than the minimum of 5 clocks in the PCI 2.2 Local Bus Specifications.
- 9. The reset assertion timing requirement for HRESET is 100  $\mu$ s.
- 10. Guaranteed by characterization
- 11.Guaranteed by design

Figure 30 provides the AC test load for PCI.



Figure 36. PCI AC Test Load

Figure 37 shows the PCI input AC timing conditions.



Figure 37. PCI Input AC Timing Measurement Conditions







Figure 38. PCI Output AC Timing Measurement Condition

# 13 High-Speed Serial Interfaces (HSSI)

The MPC8568E features one Serializer/Deserializer (SerDes) interfaces to be used for high-speed serial interconnect applications. It can be used for PCI Express and/or Serial RapidIO data transfers.

This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes Reference Clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown.

### 13.1 Signal Terms Definition

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

Figure 39 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows waveform for either a transmitter output (SD\_TX and  $\overline{SD_TX}$ ) or a receiver input (SD\_RX and  $\overline{SD_RX}$ ). Each signal swings between A Volts and B Volts where A > B.

Using this waveform, the definitions are as follows. To simplify illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment.

### 1. Single-Ended Swing

The transmitter output signals and the receiver input signals SD\_TX,  $\overline{SD_TX}$ ,  $\overline{SD_TX}$ ,  $\overline{SD_RX}$  and  $\overline{SD_RX}$  each have a peak-to-peak swing of A – B Volts. This is also referred as each signal wire's Single-Ended Swing.

### 2. Differential Output Voltage, V<sub>OD</sub> (or Differential Output Swing):

The Differential Output Voltage (or Swing) of the transmitter,  $V_{OD}$ , is defined as the difference of the two complimentary output voltages:  $V_{SD_TX} - V_{\overline{SD_TX}}$ . The  $V_{OD}$  value can be either positive or negative.

3. Differential Input Voltage, V<sub>ID</sub> (or Differential Input Swing):

| Transmitter Type        | V <sub>DIFF</sub> min<br>(mV) | V <sub>DIFF</sub> max<br>(mV) | A (UI) | B (UI) |
|-------------------------|-------------------------------|-------------------------------|--------|--------|
| 1.25 GBaud short range  | 250                           | 500                           | 0.175  | 0.39   |
| 1.25 GBaud long range   | 400                           | 800                           | 0.175  | 0.39   |
| 2.5 GBaud short range   | 250                           | 500                           | 0.175  | 0.39   |
| 2.5 GBaud long range    | 400                           | 800                           | 0.175  | 0.39   |
| 3.125 GBaud short range | 250                           | 500                           | 0.175  | 0.39   |
| 3.125 GBaud long range  | 400                           | 800                           | 0.175  | 0.39   |

Table 60. Transmitter Differential Output Eye Diagram Parameters

### 15.7 Receiver Specifications

LP-Serial receiver electrical and timing specifications are stated in the text and tables of this section.

Receiver input impedance shall result in a differential return loss better that 10 dB and a common mode return loss better than 6 dB from 100 MHz to  $(0.8)^*$ (Baud Frequency). This includes contributions from on-chip circuitry, the chip package and any off-chip components related to the receiver. AC coupling components are included in this requirement. The reference impedance for return loss measurements is 100  $\Omega$  resistive for differential return loss and 25  $\Omega$  resistive for common mode.

| Characteristic                                     | Range           |      | nge               | Unit   | Notos                                                              |  |
|----------------------------------------------------|-----------------|------|-------------------|--------|--------------------------------------------------------------------|--|
| Gharacteristic                                     | Symbol          | Min  | Мах               |        | Notes                                                              |  |
| Differential Input Voltage                         | V <sub>IN</sub> | 200  | 1600              | mV p-p | Measured at receiver                                               |  |
| Deterministic Jitter Tolerance                     | J <sub>D</sub>  | 0.37 | —                 | UI p-p | Measured at receiver                                               |  |
| Combined Deterministic and Random Jitter Tolerance | J <sub>DR</sub> | 0.55 | _                 | UI p-p | Measured at receiver                                               |  |
| Total Jitter Tolerance <sup>1</sup>                | J <sub>T</sub>  | 0.65 | _                 | UI p-p | Measured at receiver                                               |  |
| Multiple Input Skew                                | S <sub>MI</sub> | _    | 24                | ns     | Skew at the receiver input<br>between lanes of a multilane<br>link |  |
| Bit Error Rate                                     | BER             | —    | 10 <sup>-12</sup> | —      | —                                                                  |  |
| Unit Interval                                      | UI              | 800  | 800               | ps     | +/- 100 ppm                                                        |  |

Table 61. Receiver AC Timing Specifications—1.25 GBaud

#### Note:

1. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 54. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects.



TDM/SI

Figure 58 through Figure 59 represent the AC timing from Table 72. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

Figure 58 shows the SPI timing in Slave mode (external clock).



Note: The clock edge is selectable on SPI.

### Figure 58. SPI AC Timing in Slave mode (External Clock) Diagram

Figure 59 shows the SPI timing in Master mode (internal clock).



Note: The clock edge is selectable on SPI.

Figure 59. SPI AC Timing in Master mode (Internal Clock) Diagram

# 19 TDM/SI

This section describes the DC and AC electrical specifications for the time-division-multiplexed and serial interface of the MPC8568E.

### **19.1 TDM/SI DC Electrical Characteristics**

Table 71 provides the DC electrical characteristics for the MPC8568E TDM/SI.

| Characteristic      | Symbol          | Condition                 | Min | Max                   | Unit |
|---------------------|-----------------|---------------------------|-----|-----------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -2.0 mA | 2.4 | _                     | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  | _   | 0.5                   | V    |
| Input high voltage  | VIH             |                           | 2.0 | OV <sub>DD</sub> +0.3 | V    |

 Table 71. TDM/SI DC Electrical Characteristics



Package and Pinout



### Figure 68. Top, Bottom, Side Views

- 1. All dimensions are in millimeters.
- 2. Dimensions and tolerances per ASME Y14.5M-1994.
- 3. All dimensions are symmetric across the package center lines, unless dimensioned otherwise.



| Table 78. | MPC8568E | Pinout L | istina | (continued) |
|-----------|----------|----------|--------|-------------|
| 14010101  |          | - moute  |        | (oomaoa)    |

| Signal                | Package Pin Number                                                                                                                                                                                                                                                                    | Pin Type                                                            | Power<br>Supply | Notes |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------|-------|
| GVDD                  | B2, B5, B8, B11, B17, B20, C14, D4, D7, D10, D16,<br>D19, D22, E12, E15, F2, F6, F21, G9, G17, G18,<br>H4, H11, H14, H20, J3, J6, J9, K13, L2, L5, L8, L11                                                                                                                            | Power for<br>DDR1 and<br>DDR2<br>DRAM I/O<br>voltage<br>(1.8V,2.5V) | GVDD            | _     |
| BVDD                  | B28, D27, D31, F25, F28, H27, H29, H31, K25, K27                                                                                                                                                                                                                                      | Power for<br>Local Bus<br>(1.8V, 2.5V,<br>3.3V)                     | BVDD            | _     |
| VDD                   | M14, M15, M19, M22, N12, N14, N16, N18, N20,<br>N22, P13, P15, P17, P19, P21, R12, R14, R16, R18,<br>R20, R22, T13, T15, T17, T19, T21, U12, U14, U16,<br>U18, U20, U22, V13, V15, V17, V19, V21, W12,<br>W14, W16, W18, W20, W22, Y13, Y15, Y17, Y19,<br>Y21, AA14, AA16, AA18, AA20 | Power for<br>Core (1.1)                                             | VDD             | _     |
| SCOREVDD              | K31, L32, M29, N28, N31, P29, T28, T30, U31, V29,<br>W32, Y30, AA31                                                                                                                                                                                                                   | Core Power<br>for SerDes<br>transceivers<br>(1.1V)                  | SCOREVDD        | _     |
| XVDD                  | N25, N27, P24, R26, T25, U27, V24, W26, Y25,<br>AA27, AB24, AC26                                                                                                                                                                                                                      | Pad Power<br>for SerDes<br>transceivers<br>(1.1V)                   | XVDD            | _     |
| AV <sub>DD_LBIU</sub> | A25                                                                                                                                                                                                                                                                                   | Power for<br>local bus PLL<br>(1.1V)                                | _               | 26    |
| AV <sub>DD_PCI</sub>  | AM22                                                                                                                                                                                                                                                                                  | Power for<br>PCI PLL<br>(1.1V)                                      | _               | 26    |
| AV <sub>DD_CE</sub>   | AM18                                                                                                                                                                                                                                                                                  | Power for QE<br>PLL<br>(1.1V)                                       | _               | 26    |
| AV <sub>DD_CORE</sub> | AM24                                                                                                                                                                                                                                                                                  | Power for<br>e500 PLL<br>(1.1V)                                     | _               | 26    |
| AV <sub>DD_PLAT</sub> | AM20                                                                                                                                                                                                                                                                                  | Power for<br>CCB PLL<br>(1.1V)                                      | _               | 26    |
| AV <sub>DD_SRDS</sub> | R29                                                                                                                                                                                                                                                                                   | Power for<br>SRDSPLL<br>(1.1V)                                      | _               | 26    |
| AGND_SRDS             | R31                                                                                                                                                                                                                                                                                   | Ground for<br>SRDSPLL                                               |                 | _     |
| SENSEVDD              | M17                                                                                                                                                                                                                                                                                   | 0                                                                   | V <sub>DD</sub> | 13    |



Package and Pinout

| Signal        | Package Pin Number | Pin Type                                       | Power<br>Supply     | Notes |
|---------------|--------------------|------------------------------------------------|---------------------|-------|
| SENSEVSS      | M16                | _                                              | —                   | 13    |
|               | Analog Signals     |                                                |                     |       |
| MVREF         | A24                | l<br>Reference<br>voltage<br>signal for<br>DDR | MVREF               |       |
| SD_IMP_CAL_RX | K32                | I                                              | 200 $\Omega$ to GND | —     |
| SD_IMP_CAL_TX | AA28               | I                                              | 100 $\Omega$ to GND | _     |
| SD_PLL_TPA    | R30                | 0                                              | —                   | 24    |



Package and Pinout

| Signal                | Package Pin Number                                                                                                                                                                                                                                                                    | Pin Type                                                                 | Power<br>Supply | Notes |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------|-------|
| OVDD                  | N2, N6, N10, P4, P8, T10, U2, U6, V4, V8, Y10,<br>AA2, AA6, AB4, AB8, AC19, AC21, AD10, AD23,<br>AE2, AE6, AE27, AE31, AG4, AG19, AG23, AG25,<br>AH21, AH28, AH30, AH32, AJ2, AK4, AK25, AK31,<br>AL27                                                                                | Power for<br>PCI and<br>other<br>standards<br>(3.3V)                     | OVDD            |       |
| LVDD                  | AC12, AC16, AF12, AF14, AG16, AK12, AK14, AL16                                                                                                                                                                                                                                        | Power for<br>GPIO                                                        | LVDD            | _     |
| TVDD                  | AF8, AJ10, AK6, AK8                                                                                                                                                                                                                                                                   | Power for<br>QE UCC1<br>and UCC2<br>Ethernet<br>Interface<br>(2,5V,3.3V) | TVDD            | _     |
| GVDD                  | B2, B5, B8, B11, B17, B20, C14, D4, D7, D10, D16,<br>D19, D22, E12, E15, F2, F6, F21, G9, G17, G18,<br>H4, H11, H14, H20, J3, J6, J9, K13, L2, L5, L8, L11                                                                                                                            | Power for<br>DDR1 and<br>DDR2<br>DRAM I/O<br>voltage<br>(1.8V,2.5V)      | GVDD            | _     |
| BVDD                  | B28, D27, D31, F25, F28, H27, H29, H31, K25, K27                                                                                                                                                                                                                                      | Power for<br>Local Bus<br>(1.8V, 2.5V,<br>3.3V)                          | BVDD            |       |
| VDD                   | M14, M15, M19, M22, N12, N14, N16, N18, N20,<br>N22, P13, P15, P17, P19, P21, R12, R14, R16, R18,<br>R20, R22, T13, T15, T17, T19, T21, U12, U14, U16,<br>U18, U20, U22, V13, V15, V17, V19, V21, W12,<br>W14, W16, W18, W20, W22, Y13, Y15, Y17, Y19,<br>Y21, AA14, AA16, AA18, AA20 | Power for<br>Core (1.1)                                                  | VDD             | _     |
| SCOREVDD              | K31, L32, M29, N28, N31, P29, T28, T30, U31, V29,<br>W32, Y30, AA31                                                                                                                                                                                                                   | Core Power<br>for SerDes<br>transceivers<br>(1.1V)                       | SCOREVDD        |       |
| XVDD                  | N25, N27, P24, R26, T25, U27, V24, W26, Y25,<br>AA27, AB24, AC26                                                                                                                                                                                                                      | Pad Power<br>for SerDes<br>transceivers<br>(1.1V)                        | XVDD            |       |
| AV <sub>DD_LBIU</sub> | A25                                                                                                                                                                                                                                                                                   | Power for<br>local bus<br>PLL<br>(1.1V)                                  | _               | 26    |
| AV <sub>DD_PCI</sub>  | AM22                                                                                                                                                                                                                                                                                  | Power for<br>PCI PLL<br>(1.1V)                                           | _               | 26    |
| AV <sub>DD_CE</sub>   | AM18                                                                                                                                                                                                                                                                                  | Power for<br>QE PLL<br>(1.1V)                                            |                 | 26    |

### Table 79. MPC8567E Pinout Listing (continued)



### 26.1 Part Marking

Parts are marked as the example shown in Figure 76.



Notes:

FC-PBGA

MPC856Xxxxxx is the orderable part number ATWLYYWW is the freescale assembly, year and workweek code MMMMM is the mask code CCCC is the contry code for assembly. YWWLAZ is the trace code for assembly.

#### Figure 76. Part Marking for FC-PBGA Device

### 26.2 Part Number Decoder

Figure 77 shows the MPC8568E/MPC8567E number decoder.



Figure 77. MPC8568E Part Number Decoder



**Document Revision History** 

# 27 Document Revision History

Table 88 provides a revision history for the MPC8568E hardware specification.

| Rev<br>Number | Date    | Substantive Change(s)                                                                                        |
|---------------|---------|--------------------------------------------------------------------------------------------------------------|
| 1             | 10/2010 | In Table 78, "MPC8568E Pinout Listing," and Table 78, "MPC8568E Pinout Listing," added footnote 49 to LGPL4. |
| 0             | 05/2009 | Initial public release.                                                                                      |

### Table 88. Document Revision History