



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 22                                                                              |
| Program Memory Size        | 32KB (32K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 4K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 8x8/10b                                                                     |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 32-WFQFN Exposed Pad                                                            |
| Supplier Device Package    | 32-HWQFN (5x5)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104bcana-u0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1.3.7 52-pin products

• 52-pin plastic LQFP (10 × 10 mm, 0.65 mm pitch)



Note 1. Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

## 1.3.8 64-pin products

- 64-pin plastic LQFP (14 × 14 mm, 0.8 mm pitch)
- 64-pin plastic LQFP (12 × 12 mm, 0.65 mm pitch)
- 64-pin plastic LFQFP (10 × 10 mm, 0.5 mm pitch)



- Note 1. Mounted on the 96 KB or more code flash memory products.
- Note 2. Mounted on the 384 KB or more code flash memory products.
- Caution 1. Make EVsso pin the same potential as Vss pin.
- Caution 2. Make VDD pin the potential that is higher than EVDD0 pin.
- Caution 3. Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).
- Remark 1. For pin identification, see 1.4 Pin Identification.
- Remark 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the VDD and EVDD0 pins and connect the Vss and EVss0 pins to separate ground lines.
- Remark 3. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

## 1.5.8 64-pin products



**Note** Mounted on the 96 KB or more code flash memory products.

## 1.5.10 100-pin products



Note

The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F104xD (x = A to C, E to G, J, L): Start address FE900H R5F104xE (x = A to C, E to G, J, L): Start address FE900H

For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944)**.

(2/2)

|                     |                      |                                                                                           |                                                                            |                                       | (2/2)                                |  |  |  |  |
|---------------------|----------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------|--------------------------------------|--|--|--|--|
|                     |                      | 44-pin                                                                                    | 48-pin                                                                     | 52-pin                                | 64-pin                               |  |  |  |  |
| 1                   | tem                  | R5F104Fx                                                                                  | R5F104Gx                                                                   | R5F104Jx                              | R5F104Lx                             |  |  |  |  |
|                     |                      | (x = A, C to E)                                                                           | (x = A, C to E)                                                            | (x = C to E)                          | (x = C to E)                         |  |  |  |  |
| Clock output/buzz   | zer output           | 2                                                                                         | 2                                                                          | 2                                     | 2                                    |  |  |  |  |
|                     |                      | • 2.44 kHz, 4.88 kHz,                                                                     | 9.76 kHz, 1.25 MHz, 2.5                                                    | 5 MHz, 5 MHz, 10 MHz                  | :                                    |  |  |  |  |
|                     |                      | (Main system clock:                                                                       | fmain = 20 MHz operation                                                   | on)                                   |                                      |  |  |  |  |
|                     |                      | • 256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz      |                                                                            |                                       |                                      |  |  |  |  |
|                     |                      | (Subsystem clock: fs                                                                      | :uв = 32.768 kHz operat                                                    | tion)                                 | 1                                    |  |  |  |  |
| 8/10-bit resolution | n A/D converter      | 10 channels                                                                               | 10 channels                                                                | 12 channels                           | 12 channels                          |  |  |  |  |
| Serial interface    |                      | [44-pin products]                                                                         |                                                                            |                                       | _                                    |  |  |  |  |
|                     |                      |                                                                                           | T (UART supporting LIN                                                     |                                       | ified I <sup>2</sup> C: 1 channel    |  |  |  |  |
|                     |                      |                                                                                           | T: 1 channel/simplified I                                                  |                                       |                                      |  |  |  |  |
|                     |                      |                                                                                           | RT: 1 channel/simplified                                                   | I <sup>2</sup> C: 2 channels          |                                      |  |  |  |  |
|                     |                      | [48-pin, 52-pin product                                                                   | -                                                                          | NI buo). 1 obsersal/simm              | olified 120, 0 sharped               |  |  |  |  |
|                     |                      |                                                                                           | RT (UART supporting LI<br>T: 1 channel/simplified I                        |                                       | illed 140: 2 channels                |  |  |  |  |
|                     |                      |                                                                                           | r: 1 channel/simplified i                                                  |                                       |                                      |  |  |  |  |
|                     |                      | [64-pin products]                                                                         | хт. т спаппелзипринес                                                      | I-O. Z GIAIIIEIS                      |                                      |  |  |  |  |
|                     |                      |                                                                                           | RT (UART supporting LI                                                     | N-bus): 1 channel/simr                | olified I <sup>2</sup> C: 2 channels |  |  |  |  |
|                     |                      |                                                                                           | RT: 1 channel/simplified                                                   |                                       |                                      |  |  |  |  |
|                     |                      | CSI: 2 channels/UART: 1 channel/simplified I <sup>2</sup> C: 2 channels                   |                                                                            |                                       |                                      |  |  |  |  |
|                     | I <sup>2</sup> C bus | 1 channel                                                                                 | 1 channel                                                                  | 1 channel                             | 1 channel                            |  |  |  |  |
| Data transfer con   | troller (DTC)        | 29 sources                                                                                | 30 sources                                                                 | <u>L</u>                              | 31 sources                           |  |  |  |  |
| Event link control  | ler (ELC)            | Event input: 20                                                                           |                                                                            |                                       |                                      |  |  |  |  |
|                     |                      | Event trigger output: 7                                                                   |                                                                            |                                       |                                      |  |  |  |  |
| Vectored inter-     | Internal             | 24                                                                                        | 24                                                                         | 24                                    | 24                                   |  |  |  |  |
| rupt sources        | External             | 7                                                                                         | 10                                                                         | 12                                    | 13                                   |  |  |  |  |
| Key interrupt       |                      | 4                                                                                         | 6                                                                          | 8                                     | 8                                    |  |  |  |  |
| Reset               |                      | Reset by RESET pin                                                                        |                                                                            | 1                                     | •                                    |  |  |  |  |
|                     |                      | Internal reset by water                                                                   |                                                                            |                                       |                                      |  |  |  |  |
|                     |                      | Internal reset by pow                                                                     | er-on-reset                                                                |                                       |                                      |  |  |  |  |
|                     |                      | Internal reset by volta                                                                   | -                                                                          |                                       |                                      |  |  |  |  |
|                     |                      |                                                                                           | al instruction execution                                                   | Note                                  |                                      |  |  |  |  |
|                     |                      | Internal reset by RAM                                                                     | . ,                                                                        |                                       |                                      |  |  |  |  |
|                     |                      | Internal reset by illeg                                                                   |                                                                            |                                       |                                      |  |  |  |  |
| Power-on-reset c    | ircuit               |                                                                                           | $1.51 \pm 0.04 \text{ V (TA} = -40$<br>$1.51 \pm 0.06 \text{ V (TA} = -40$ |                                       |                                      |  |  |  |  |
|                     |                      |                                                                                           | •                                                                          | •                                     |                                      |  |  |  |  |
|                     |                      | • Power-down-reset: 1.50 ±0.04 V (TA = -40 to +85°C)<br>1.50 ±0.06 V (TA = -40 to +105°C) |                                                                            |                                       |                                      |  |  |  |  |
| Voltage detector    |                      | 1.63 V to 4.06 V (14 st                                                                   | tages)                                                                     | · · · · · · · · · · · · · · · · · · · |                                      |  |  |  |  |
| On-chip debug fu    | nction               | Provided                                                                                  |                                                                            |                                       |                                      |  |  |  |  |
| Power supply vol    |                      | V <sub>DD</sub> = 1.6 to 5.5 V (T <sub>A</sub> = -40 to +85°C)                            |                                                                            |                                       |                                      |  |  |  |  |
|                     | 5                    | V <sub>DD</sub> = 2.4 to 5.5 V (T <sub>A</sub>                                            | ,                                                                          |                                       |                                      |  |  |  |  |
| Operating ambier    | nt temperature       | T <sub>A</sub> = -40 to +85°C (A:                                                         | Consumer applications                                                      | , D: Industrial application           | ons),                                |  |  |  |  |
| , 3:                | ,                    |                                                                                           | : Industrial applications                                                  |                                       | ,,                                   |  |  |  |  |
|                     |                      | 1                                                                                         |                                                                            | •                                     |                                      |  |  |  |  |

 $\textbf{Note} \qquad \quad \text{The illegal instruction is generated when instruction code FFH is executed.}$ 

Reset by the illegal instruction execution is not issued by emulation with the in-circuit emulator or on-chip debug emulator.

[48-pin, 64-pin products (code flash memory 384 KB to 512 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

|                                    |                                           | 48-pin                                                                                                                                                                                                                                                                                                                      | 64-pin                                                                  |  |  |
|------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|
| I                                  | tem                                       | R5F104Gx                                                                                                                                                                                                                                                                                                                    | R5F104Lx                                                                |  |  |
|                                    |                                           | (x = K, L)                                                                                                                                                                                                                                                                                                                  | (x = K, L)                                                              |  |  |
| Code flash memory                  | (KB)                                      | 384 to 512                                                                                                                                                                                                                                                                                                                  | 384 to 512                                                              |  |  |
| Data flash memory (                | KB)                                       | 8                                                                                                                                                                                                                                                                                                                           | 8                                                                       |  |  |
| RAM (KB)                           |                                           | 32 to 48 Note                                                                                                                                                                                                                                                                                                               | 32 to 48 Note                                                           |  |  |
| Address space                      |                                           | 1 MB                                                                                                                                                                                                                                                                                                                        |                                                                         |  |  |
| Main system clock                  | High-speed system clock                   | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK) HS (high-speed main) mode: 1 to 20 MHz (VDD = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V) |                                                                         |  |  |
| Subayatam alaak                    | High-speed on-chip oscillator clock (fін) | HS (high-speed main) mode: 1 to 32 MHz HS (high-speed main) mode: 1 to 16 MHz LS (low-speed main) mode: 1 to 8 MHz LV (low-voltage main) mode: 1 to 4 MHz                                                                                                                                                                   | (V <sub>DD</sub> = 2.4 to 5.5 V),<br>(V <sub>DD</sub> = 1.8 to 5.5 V),  |  |  |
| Subsystem clock                    | •                                         | XT1 (crystal) oscillation, external subsyste                                                                                                                                                                                                                                                                                | m clock input (EXCLKS) 32.768 kHz                                       |  |  |
| Low-speed on-chip                  | oscillator clock                          | 15 kHz (TYP.): VDD = 1.6 to 5.5 V                                                                                                                                                                                                                                                                                           |                                                                         |  |  |
| General-purpose rec                | gister                                    | 8 bits × 32 registers (8 bits × 8 registers × 4 banks)                                                                                                                                                                                                                                                                      |                                                                         |  |  |
| Minimum instruction execution time |                                           | 0.03125 μs (High-speed on-chip oscillator clock: fiн = 32 MHz operation)                                                                                                                                                                                                                                                    |                                                                         |  |  |
|                                    |                                           | 0.05 μs (High-speed system clock: fмx = 2                                                                                                                                                                                                                                                                                   | 0 MHz operation)                                                        |  |  |
|                                    |                                           | 30.5 μs (Subsystem clock: fsuB = 32.768 k                                                                                                                                                                                                                                                                                   | Hz operation)                                                           |  |  |
| Instruction set                    |                                           | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits)</li> <li>Multiplication and Accumulation (16 bits &gt; 16 bits)</li> <li>Rotate, barrel shift, and bit manipulation etc.</li> </ul>                                      | oits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32   < 16 bits + 32 bits) |  |  |
| I/O port                           | Total                                     | 44                                                                                                                                                                                                                                                                                                                          | 58                                                                      |  |  |
|                                    | CMOS I/O                                  | 34                                                                                                                                                                                                                                                                                                                          | 48                                                                      |  |  |
|                                    | CMOS input                                | 5                                                                                                                                                                                                                                                                                                                           | 5                                                                       |  |  |
|                                    | CMOS output                               | 1                                                                                                                                                                                                                                                                                                                           | 1                                                                       |  |  |
|                                    | N-ch open-drain I/O<br>(6 V tolerance)    | 4                                                                                                                                                                                                                                                                                                                           | 4                                                                       |  |  |
| Timer                              | 16-bit timer                              | 8 channels<br>(TAU: 4 channels, Timer RJ: 1 channel, Tir                                                                                                                                                                                                                                                                    | ner RD: 2 channels, Timer RG: 1 channel)                                |  |  |
|                                    | Watchdog timer                            | 1 channel                                                                                                                                                                                                                                                                                                                   |                                                                         |  |  |
|                                    | Real-time clock (RTC)                     | 1 channel                                                                                                                                                                                                                                                                                                                   |                                                                         |  |  |
|                                    | 12-bit interval timer                     | 1 channel                                                                                                                                                                                                                                                                                                                   |                                                                         |  |  |
|                                    | Timer output                              | Timer outputs: 14 channels PWM outputs: 9 channels                                                                                                                                                                                                                                                                          |                                                                         |  |  |
|                                    | RTC output                                | 1 • 1 Hz (subsystem clock: fsub = 32.768 kHz)                                                                                                                                                                                                                                                                               |                                                                         |  |  |

(Note is listed on the next page.)

## 2. ELECTRICAL SPECIFICATIONS (TA = -40 to +85°C)

This chapter describes the following electrical specifications.

Target products A: Consumer applications TA = -40 to +85°C

R5F104xxAxx

D: Industrial applications TA = -40 to +85°C

R5F104xxDxx

- G: Industrial applications when TA = -40 to +105°C products is used in the range of TA = -40 to +85°C R5F104xxGxx
- Caution 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
- Caution 2. With products not provided with an EVDD0, EVDD1, EVSS0, or EVSS1 pin, replace EVDD0 and EVDD1 with VDD, or replace EVSS0 and EVSS1 with VSS.
- Caution 3. The pins mounted depend on the product. Refer to 2.1 Port Functions to 2.2.1 Functions for each product in the RL78/G14 User's Manual.

### **Absolute Maximum Ratings**

(2/2)

| Parameter              | Symbols |                                                                                                                                                          | Conditions                                                                                                                                       | Ratings     | Unit |
|------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Output current, high   | Іон1    | Per pin P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 |                                                                                                                                                  | -40         | mA   |
|                        |         | Total of all pins                                                                                                                                        | P00 to P04, P40 to P47, P102, P120, P130, P140 to P145                                                                                           | -70         | mA   |
|                        |         | -170 mA                                                                                                                                                  | P05, P06, P10 to P17, P30, P31, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100, P101, P110, P111, P146, P147                               | -100        | mA   |
|                        | Іон2    | Per pin                                                                                                                                                  | P20 to P27, P150 to P156                                                                                                                         | -0.5        | mA   |
|                        |         | Total of all pins                                                                                                                                        |                                                                                                                                                  | -2          | mA   |
| Output current, low    | lOL1    | Per pin                                                                                                                                                  | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 |             | mA   |
|                        |         | Total of all pins                                                                                                                                        | P00 to P04, P40 to P47, P102, P120, P130, P140 to P145                                                                                           | 70          | mA   |
|                        |         | 170 mA                                                                                                                                                   | P05, P06, P10 to P17, P30, P31, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P100, P101, P110, P111, P146, P147                               | 100         | mA   |
|                        | lol2    | Per pin                                                                                                                                                  | P20 to P27, P150 to P156                                                                                                                         | 1           | mA   |
|                        |         | Total of all pins                                                                                                                                        |                                                                                                                                                  | 5           | mA   |
| Operating ambient tem- | TA      | In normal c                                                                                                                                              | operation mode                                                                                                                                   | -40 to +85  | °C   |
| perature               |         | In flash me                                                                                                                                              | emory programming mode                                                                                                                           |             |      |
| Storage temperature    | Tstg    |                                                                                                                                                          |                                                                                                                                                  | -65 to +150 | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                   | Symbol                            | Cond                              | ditions                           | HS (high-spee      | d main)         | LS (low-speed mode | d main)         | LV (low-voltage main) mode |                 | Unit |
|-----------------------------|-----------------------------------|-----------------------------------|-----------------------------------|--------------------|-----------------|--------------------|-----------------|----------------------------|-----------------|------|
|                             |                                   |                                   |                                   | MIN.               | MAX.            | MIN.               | MAX.            | MIN.                       | MAX.            |      |
| SCKp cycle                  | tkcy2                             | 4.0 V ≤ EVDD0 ≤ 5.5 V             | 20 MHz < fmck                     | 8/fмск             |                 | _                  |                 | _                          |                 | ns   |
| time Note 5                 |                                   |                                   | fмcк ≤ 20 MHz                     | 6/fмск             |                 | 6/fмск             |                 | 6/fмск                     |                 | ns   |
|                             |                                   | 2.7 V ≤ EVDD0 ≤ 5.5 V             | 16 MHz < fmck                     | 8/fмск             |                 | _                  |                 | _                          |                 | ns   |
|                             |                                   |                                   | fмcк ≤ 16 MHz                     | 6/fмск             |                 | 6/fмск             |                 | 6/fмск                     |                 | ns   |
|                             |                                   | 2.4 V ≤ EVDD0 ≤ 5.5 V             |                                   | 6/fмск<br>and 500  |                 | 6/fмск<br>and 500  |                 | 6/fмск<br>and 500          |                 | ns   |
|                             |                                   | 1.8 V ≤ EVDD0 ≤ 5.5 V             |                                   | 6/fмск<br>and 750  |                 | 6/fмск<br>and 750  |                 | 6/fмск<br>and 750          |                 | ns   |
|                             |                                   | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                                   | 6/fмск<br>and 1500 |                 | 6/fмск<br>and 1500 |                 | 6/fмск<br>and 1500         |                 | ns   |
|                             | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                                   |                                   | _                  |                 | 6/fмск<br>and 1500 |                 | 6/fмск<br>and 1500         |                 | ns   |
| low-level width tki 2       | 4.0 V ≤ EVDD0 ≤ 5.5 V             | tkcy2/2 - 7                       |                                   | tkcy2/2 - 7        |                 | tkcy2/2 - 7        |                 | ns                         |                 |      |
|                             | 2.7 V ≤ EVDD0 ≤ 5.5 V             | tkcy2/2 - 8                       |                                   | tkcy2/2 - 8        |                 | tkcy2/2 - 8        |                 | ns                         |                 |      |
|                             | 1.8 V ≤ EVDD0 ≤ 5.5 V             |                                   | tkcy2/2 - 18                      |                    | tkcy2/2 - 18    |                    | tkcy2/2 - 18    |                            | ns              |      |
|                             | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                                   | tkcy2/2 - 66                      |                    | tkcy2/2 - 66    |                    | tkcy2/2 - 66    |                            | ns              |      |
|                             |                                   | 1.6 V ≤ EVDD0 ≤ 5.5 V             |                                   | _                  |                 | tkcy2/2 - 66       |                 | tkcy2/2 - 66               |                 | ns   |
| SIp setup time              | tsık2                             | 2.7 V ≤ EVDD0 ≤ 5.5 V             |                                   | 1/fмск + 20        |                 | 1/fмск + 30        |                 | 1/fмск + 30                |                 | ns   |
| (to SCKp↑)<br>Note 1        |                                   | 1.8 V ≤ EVDD0 ≤ 5.5 V             |                                   | 1/fмск + 30        |                 | 1/fмск + 30        |                 | 1/fмск + 30                |                 | ns   |
|                             |                                   | 1.7 V ≤ EVDD0 ≤ 5.5 V             |                                   | 1/fмск + 40        |                 | 1/fмск + 40        |                 | 1/fмск + 40                |                 | ns   |
|                             |                                   | 1.6 V ≤ EVDD0 ≤ 5.5 V             |                                   | _                  |                 | 1/fмск + 40        |                 | 1/fмск + 40                |                 | ns   |
| SIp hold time               | tks12                             | 1.8 V ≤ EVDD0 ≤ 5.5 V             |                                   | 1/fмск + 31        |                 | 1/fмск + 31        |                 | 1/fмск + 31                |                 | ns   |
| (from SCKp↑)<br>Note 2      |                                   | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                                   | 1/fмск + 250       |                 | 1/fмск + 250       |                 | 1/fмск + 250               |                 | ns   |
|                             |                                   | 1.6 V ≤ EVDD0 ≤ 5.5 V             |                                   | _                  |                 | 1/fмск + 250       |                 | 1/fмск + 250               |                 | ns   |
| Delay time<br>from SCKp↓ to | tkso2                             | C = 30 pF Note 4                  | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                    | 2/fмск<br>+ 44  |                    | 2/fмск<br>+ 110 |                            | 2/fмск<br>+ 110 | ns   |
| SOp output<br>Note 3        |                                   |                                   | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                    | 2/fмск<br>+ 75  |                    | 2/fмск<br>+ 110 |                            | 2/fмск<br>+ 110 | ns   |
|                             |                                   |                                   | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                    | 2/fмcк<br>+ 100 |                    | 2/fмск<br>+ 110 |                            | 2/fмск<br>+ 110 | ns   |
|                             |                                   |                                   | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                    | 2/fмcк<br>+ 220 |                    | 2/fмск<br>+ 220 |                            | 2/fмск<br>+ 220 | ns   |
|                             |                                   | _                                 | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                    | _               |                    | 2/fмск<br>+ 220 |                            | 2/fмск<br>+ 220 | ns   |

- Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. C is the load capacitance of the SOp output lines.
- **Note 5.** The maximum transfer rate when using the SNOOZE mode is 1 Mbps.
- Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).



- Note 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps
- Note 2. Use it with  $EVDD0 \ge V_b$ .
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 5. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp1" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Caution Select the TTL input buffer for the SIp pin and SCKp pin, and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

#### CSI mode connection diagram (during communication at different potential)



- **Remark 1.** Rb[ $\Omega$ ]: Communication line (SOp) pull-up resistance, Cb[F]: Communication line (SOp) load capacitance, Vb[V]: Communication line voltage
- **Remark 2.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)
- Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13))
- Remark 4. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function.

#### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



Remark 1.  $Rb[\Omega]$ : Communication line (SDAr, SCLr) pull-up resistance, Cb[F]: Communication line (SDAr, SCLr) load capacitance, Vb[V]: Communication line voltage

**Remark 2.** r: IIC number (r = 00, 01, 10, 11, 20, 30, 31), g: PIM, POM number (g = 0, 1, 3 to 5, 14)

Remark 3. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1),

n: Channel number (n = 0, 2), mn = 00, 01, 02, 10, 12, 13)

(3) When reference voltage (+) = VDD (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = Vss (ADREFM = 0), target pin: ANI0 to ANI14, ANI16 to ANI20, internal reference voltage, and temperature sensor output voltage

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VDD, Reference voltage (-) = Vss)

| Parameter                       | Symbol | Conditions                                                                                                |                                                            | MIN.   | TYP.                       | MAX.  | Unit |
|---------------------------------|--------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------|----------------------------|-------|------|
| Resolution                      | RES    |                                                                                                           |                                                            | 8      |                            | 10    | bit  |
| Overall error Note 1            | AINL   | 10-bit resolution                                                                                         | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V                            |        | 1.2                        | ±7.0  | LSB  |
|                                 |        |                                                                                                           | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V Note 3                     |        | 1.2                        | ±10.5 | LSB  |
| Conversion time                 | tconv  | 10-bit resolution                                                                                         | $3.6 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$      | 2.125  |                            | 39    | μs   |
|                                 |        | Target pin: ANI0 to ANI14, ANI16 to ANI20                                                                 | $2.7~V \leq V_{DD} \leq 5.5~V$                             | 3.1875 |                            | 39    | μs   |
|                                 |        |                                                                                                           | $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$        | 17     |                            | 39    | μs   |
|                                 |        |                                                                                                           | $1.6 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$      | 57     |                            | 95    | μs   |
|                                 |        | 10-bit resolution                                                                                         | $3.6 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$      | 2.375  |                            | 39    | μs   |
|                                 |        | Target pin: internal reference voltage, and temperature sensor output voltage (HS (high-speed main) mode) | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$        | 3.5625 |                            | 39    | μs   |
|                                 |        |                                                                                                           | $2.4~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 17     |                            | 39    | μs   |
| Zero-scale error Notes 1, 2     | Ezs    | 10-bit resolution                                                                                         | $1.8 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$      |        |                            | ±0.60 | %FSR |
|                                 |        |                                                                                                           | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V Note 3                     |        |                            | ±0.85 | %FSR |
| Full-scale error Notes 1, 2     | Ers    | 10-bit resolution                                                                                         | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V                            |        |                            | ±0.60 | %FSR |
|                                 |        |                                                                                                           | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V Note 3                     |        |                            | ±0.85 | %FSR |
| Integral linearity error Note 1 | ILE    | 10-bit resolution                                                                                         | $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$        |        |                            | ±4.0  | LSB  |
|                                 |        |                                                                                                           | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V Note 3                     |        |                            | ±6.5  | LSB  |
| Differential linearity error    | DLE    | 10-bit resolution                                                                                         | $1.8 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$         |        |                            | ±2.0  | LSB  |
| Note 1                          |        |                                                                                                           | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V Note 3                     |        |                            | ±2.5  | LSB  |
| Analog input voltage            | Vain   | ANI0 to ANI14                                                                                             |                                                            | 0      |                            | VDD   | V    |
|                                 |        | ANI16 to ANI20                                                                                            |                                                            | 0      |                            | EVDD0 | V    |
|                                 |        | Internal reference voltage<br>(2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V, HS (high-speed main) mode)                |                                                            |        | V <sub>BGR</sub> Note 4    |       |      |
|                                 |        | Temperature sensor output voltage (2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V, HS (high-speed main) mode)            |                                                            |        | V <sub>TMPS25</sub> Note 4 |       |      |

**Note 1.** Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (% FSR) to the full-scale value.

**Note 3.** When the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).

Note 4. Refer to 2.6.2 Temperature sensor characteristics/internal reference voltage characteristic.

## 3.1 Absolute Maximum Ratings

#### **Absolute Maximum Ratings**

(1/2)

| Parameter              | Symbols      | Conditions                                                          | Ratings                                 | Unit |
|------------------------|--------------|---------------------------------------------------------------------|-----------------------------------------|------|
| Supply voltage         | VDD          |                                                                     | -0.5 to +6.5                            | V    |
|                        | EVDD0, EVDD1 | EVDD0 = EVDD1                                                       | -0.5 to +6.5                            | V    |
|                        | EVsso, EVss1 | EVsso = EVss1                                                       | -0.5 to +0.3                            | V    |
| REGC pin input voltage | VIREGC       | REGC                                                                | -0.3 to +2.8                            | V    |
|                        |              |                                                                     | and -0.3 to V <sub>DD</sub> +0.3 Note 1 |      |
| Input voltage          | VI1          | P00 to P06, P10 to P17, P30, P31,                                   | -0.3 to EVDD0 +0.3                      | V    |
|                        |              | P40 to P47, P50 to P57, P64 to P67,                                 | and -0.3 to V <sub>DD</sub> +0.3 Note 2 |      |
|                        |              | P70 to P77, P80 to P87, P100 to P102,                               |                                         |      |
|                        |              | P110, P111, P120, P140 to P147                                      |                                         |      |
|                        | VI2          | P60 to P63 (N-ch open-drain)                                        | -0.3 to +6.5                            | V    |
|                        | Vıз          | P20 to P27, P121 to P124, P137, -0.3 to V <sub>DD</sub> +0.3 Note 2 |                                         | V    |
|                        |              | P150 to P156, EXCLK, EXCLKS, RESET                                  |                                         |      |
| Output voltage         | Vo1          | P00 to P06, P10 to P17, P30, P31,                                   | -0.3 to EVDD0 +0.3                      | V    |
|                        |              | P40 to P47, P50 to P57, P60 to P67,                                 | and -0.3 to V <sub>DD</sub> +0.3 Note 2 |      |
|                        |              | P70 to P77, P80 to P87, P100 to P102,                               |                                         |      |
|                        |              | P110, P111, P120, P130, P140 to P147                                |                                         |      |
|                        | Vo2          | P20 to P27, P150 to P156                                            | -0.3 to V <sub>DD</sub> +0.3 Note 2     | V    |
| Analog input voltage   | VAI1         | ANI16 to ANI20                                                      | -0.3 to EVDD0 +0.3                      | .,   |
|                        |              |                                                                     | and -0.3 to AVREF(+) +0.3 Notes 2, 3    | V    |
|                        | VAI2         | ANI0 to ANI14                                                       | -0.3 to V <sub>DD</sub> +0.3            | V    |
|                        |              |                                                                     | and -0.3 to AVREF(+) +0.3 Notes 2, 3    | V    |

- Note 1. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.
- Note 2. Must be 6.5 V or lower.
- **Note 3.** Do not exceed AVREF (+) + 0.3 V in case of A/D conversion target pin.

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter.

That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

- Remark 1. Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
- Remark 2. AVREF (+): + side reference voltage of the A/D converter.
- Remark 3. Vss: Reference voltage

## (1) Flash ROM: 16 to 64 KB of 30- to 64-pin products

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = 0 V)(2/2)

| Parameter      | Symbol                              |                        |                                                             | Conditions                                                  |                         | MIN. | TYP. | MAX.  | Unit        |
|----------------|-------------------------------------|------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------|------|------|-------|-------------|
| Supply current | IDD2                                | HALT mode              | HS (high-speed main)                                        | fhoco = 64 MHz,                                             | V <sub>DD</sub> = 5.0 V |      | 0.80 | 4.36  | mA          |
| Note 1         | Note 2                              |                        | mode Note 7                                                 | fih = 32 MHz Note 4                                         | V <sub>DD</sub> = 3.0 V |      | 0.80 | 4.36  |             |
|                |                                     |                        |                                                             | F 20 MI I- Note 4                                           | V <sub>DD</sub> = 5.0 V |      | 0.49 | 3.67  |             |
|                |                                     |                        |                                                             |                                                             | V <sub>DD</sub> = 3.0 V |      | 0.49 | 3.67  |             |
|                |                                     |                        |                                                             | 6 OANALL Note 4                                             | V <sub>DD</sub> = 5.0 V |      | 0.62 | 3.42  |             |
|                |                                     |                        |                                                             |                                                             | V <sub>DD</sub> = 3.0 V |      | 0.62 | 3.42  |             |
|                |                                     |                        |                                                             | fHOCO = 24 MHz,                                             | V <sub>DD</sub> = 5.0 V |      | 0.4  | 2.85  |             |
|                |                                     |                        |                                                             | fiH = 24 MHz Note 4                                         | V <sub>DD</sub> = 3.0 V |      | 0.4  | 2.85  |             |
|                |                                     |                        | fHOCO = 16 MHz,                                             | V <sub>DD</sub> = 5.0 V                                     |                         | 0.37 | 2.08 |       |             |
|                |                                     |                        |                                                             | fih = 16 MHz Note 4                                         | V <sub>DD</sub> = 3.0 V |      | 0.37 | 2.08  |             |
|                |                                     |                        | HS (high-speed main)                                        | fmx = 20 MHz Note 3,                                        | Square wave input       |      | 0.28 | 2.45  | mA          |
|                |                                     |                        | mode Note 7                                                 | V <sub>DD</sub> = 5.0 V                                     | Resonator connection    |      | 0.40 | 2.57  |             |
|                |                                     |                        |                                                             | f <sub>MX</sub> = 20 MHz Note 3,<br>V <sub>DD</sub> = 3.0 V | Square wave input       |      | 0.28 | 2.45  |             |
|                |                                     |                        |                                                             |                                                             | Resonator connection    |      | 0.40 | 2.57  | -<br>-<br>- |
|                |                                     |                        |                                                             | f <sub>MX</sub> = 10 MHz Note 3,                            | Square wave input       |      | 0.19 | 1.28  |             |
|                |                                     |                        |                                                             | V <sub>DD</sub> = 5.0 V                                     | Resonator connection    |      | 0.25 | 1.36  |             |
|                |                                     |                        | f <sub>MX</sub> = 10 MHz Note 3,<br>V <sub>DD</sub> = 3.0 V | Square wave input                                           |                         | 0.19 | 1.28 | -     |             |
|                |                                     |                        |                                                             | Resonator connection                                        |                         | 0.25 | 1.36 |       |             |
|                | Subsyste                            | Subsystem clock        | bsystem clock f <sub>SUB</sub> = 32.768 kHz Note 5,         | Square wave input                                           |                         | 0.25 | 0.57 | μΑ    |             |
|                |                                     |                        | operation                                                   | TA = -40°C                                                  | Resonator connection    |      | 0.44 | 0.76  |             |
|                |                                     |                        |                                                             | fsub = 32.768 kHz Note 5,<br>TA = +25°C                     | Square wave input       |      | 0.30 | 0.57  |             |
|                |                                     |                        |                                                             |                                                             | Resonator connection    |      | 0.49 | 0.76  | 1 1         |
|                |                                     |                        |                                                             | fsuB = 32.768 kHz Note 5,<br>TA = +50°C                     | Square wave input       |      | 0.36 | 1.17  |             |
|                |                                     |                        |                                                             |                                                             | Resonator connection    |      | 0.59 | 1.36  |             |
|                |                                     |                        |                                                             | fsuB = 32.768 kHz Note 5,                                   | Square wave input       |      | 0.49 | 1.97  |             |
|                |                                     |                        |                                                             | T <sub>A</sub> = +70°C                                      | Resonator connection    |      | 0.72 | 2.16  |             |
|                |                                     |                        |                                                             | fsuB = 32.768 kHz Note 5,                                   | Square wave input       |      | 0.97 | 3.37  |             |
|                |                                     |                        |                                                             | TA = +85°C                                                  | Resonator connection    |      | 1.16 | 3.56  |             |
|                |                                     |                        |                                                             | fsuB = 32.768 kHz Note 5,                                   | Square wave input       |      | 3.20 | 17.10 |             |
|                |                                     |                        |                                                             | T <sub>A</sub> = +105°C                                     | Resonator connection    |      | 3.40 | 17.50 |             |
|                | Note 6 Note 8 T <sub>A</sub> = +25° | T <sub>A</sub> = -40°C | 1                                                           | 1                                                           |                         | 0.18 | 0.51 | μΑ    |             |
|                |                                     | T <sub>A</sub> = +25°C |                                                             |                                                             |                         | 0.24 | 0.51 | ·     |             |
|                |                                     | T <sub>A</sub> = +50°C |                                                             |                                                             |                         | 0.29 | 1.10 |       |             |
|                |                                     |                        | T <sub>A</sub> = +70°C                                      |                                                             |                         |      | 0.41 | 1.90  | 1           |
|                |                                     |                        | T <sub>A</sub> = +85°C                                      |                                                             |                         |      | 0.90 | 3.30  |             |
|                |                                     |                        | T <sub>A</sub> = +105°C                                     |                                                             |                         |      | 3.10 | 17.00 |             |

(Notes and Remarks are listed on the next page.)

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 4. When high-speed system clock and subsystem clock are stopped.
- Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- **Note 7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ 

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @1 \text{ MHz to } 16 \text{ MHz}$ 

- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fil: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C

#### (4) Peripheral Functions (Common to all products)

### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                                           | Symbol                                  | Condit                           | ions                                                                                | MIN. | TYP. | MAX.  | Unit |
|-----------------------------------------------------|-----------------------------------------|----------------------------------|-------------------------------------------------------------------------------------|------|------|-------|------|
| Low-speed on-chip oscilla-<br>tor operating current | IFIL Note 1                             |                                  |                                                                                     |      | 0.20 |       | μΑ   |
| RTC operating current                               | I <sub>RTC</sub> Notes 1, 2, 3          |                                  |                                                                                     |      | 0.02 |       | μΑ   |
| 12-bit interval timer operat-<br>ing current        | IT Notes 1, 2, 4                        |                                  |                                                                                     |      | 0.02 |       | μΑ   |
| Watchdog timer operating current                    | I <sub>WDT</sub> Notes 1, 2, 5          | fiL = 15 kHz                     |                                                                                     |      | 0.22 |       | μΑ   |
| A/D converter operating current                     | , , , , , , , , , , , , , , , , , , , , |                                  | Normal mode,<br>AVREFP = VDD = 5.0 V                                                |      | 1.3  | 1.7   | mA   |
|                                                     |                                         |                                  | Low voltage mode,<br>AVREFP = VDD = 3.0 V                                           |      | 0.5  | 0.7   | mA   |
| A/D converter reference voltage current             | IADREF Note 1                           |                                  |                                                                                     |      | 75.0 |       | μА   |
| Temperature sensor operating current                | ITMPS Note 1                            |                                  |                                                                                     |      | 75.0 |       | μΑ   |
| D/A converter operating current                     | IDAC Notes 1, 11, 13                    | Per D/A converter channel        |                                                                                     |      | 1.5  | mA    |      |
| Comparator operating cur-                           | ICMP Notes 1, 12, 13                    | V <sub>DD</sub> = 5.0 V,         | Window mode                                                                         |      | 12.5 |       | μА   |
| rent                                                |                                         | Regulator output voltage = 2.1 V | Comparator high-speed mode                                                          |      | 6.5  |       | μΑ   |
|                                                     |                                         |                                  | Comparator low-speed mode                                                           |      | 1.7  |       | μΑ   |
|                                                     |                                         | V <sub>DD</sub> = 5.0 V,         | Window mode                                                                         |      | 8.0  |       | μΑ   |
|                                                     |                                         | Regulator output voltage = 1.8 V | Comparator high-speed mode                                                          |      | 4.0  |       | μΑ   |
|                                                     |                                         |                                  | Comparator low-speed mode                                                           |      | 1.3  |       | μΑ   |
| LVD operating current                               | I <sub>LVD</sub> Notes 1, 7             |                                  |                                                                                     |      | 0.08 |       | μΑ   |
| Self-programming operating current                  | IFSP Notes 1, 9                         |                                  |                                                                                     |      | 2.50 | 12.20 | mA   |
| BGO operating current                               | I <sub>BGO</sub> Notes 1, 8             |                                  |                                                                                     |      | 2.50 | 12.20 | mA   |
| SNOOZE operating current                            | I <sub>SNOZ</sub> Note 1                | ADC operation                    | The mode is performed Note 10                                                       |      | 0.50 | 1.10  | mA   |
|                                                     |                                         |                                  | The A/D conversion operations are performed, Low voltage mode, AVREFP = VDD = 3.0 V |      | 1.20 | 2.04  |      |
|                                                     |                                         | CSI/UART operation               |                                                                                     |      | 0.70 | 1.54  |      |
|                                                     |                                         | DTC operation                    |                                                                                     |      | 3.10 |       |      |

- Note 1. Current flowing to VDD.
- Note 2. When high speed on-chip oscillator and high-speed system clock are stopped.
- Note 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock.
- Note 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.

# (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| •                                          |            | · · · · · · · · · · · · · · · · · · ·                            |                                   |                           |      |      |  |
|--------------------------------------------|------------|------------------------------------------------------------------|-----------------------------------|---------------------------|------|------|--|
| Parameter                                  | Symbol     |                                                                  | Conditions                        | HS (high-speed main) mode |      | Unit |  |
|                                            |            |                                                                  |                                   |                           | MAX. |      |  |
| SCKp cycle time                            | tkcy1      | tkcy1 ≥ 4/fclk                                                   | 2.7 V ≤ EVDD0 ≤ 5.5 V             | 250                       |      | ns   |  |
|                                            |            |                                                                  | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 500                       |      | ns   |  |
| SCKp high-/low-level width                 | tkH1, tkL1 | tkh1, tkl1 $4.0 \text{ V} \le \text{EV}_{DD0} \le 5.5 \text{ V}$ |                                   | tксү1/2 - 24              |      | ns   |  |
|                                            |            | 2.7 V ≤ EVDD0 ≤ 5.5 V                                            |                                   | tkcy1/2 - 36              |      | ns   |  |
|                                            |            | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                                |                                   | tkcy1/2 - 76              |      | ns   |  |
| SIp setup time (to SCKp↑) Note 1           | tsıĸ1      | 4.0 V ≤ EV <sub>DD0</sub> :                                      | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                           |      | ns   |  |
|                                            |            | 2.7 V ≤ EV <sub>DD0</sub> :                                      | 2.7 V ≤ EVDD0 ≤ 5.5 V             |                           |      | ns   |  |
|                                            |            | 2.4 V ≤ EVDD0 :                                                  | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                           |      | ns   |  |
| SIp hold time (from SCKp↑) Note 2          | tksıı      |                                                                  |                                   | 38                        |      | ns   |  |
| Delay time from SCKp↓ to SOp output Note 3 | tkso1      | C = 30 pF Note                                                   | 4                                 |                           | 50   | ns   |  |
|                                            | - 1        | -1                                                               |                                   |                           |      |      |  |

- Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. C is the load capacitance of the SCKp and SOp output lines.
- Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).
- **Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14)
- Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))

# (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                                | Symbol | Conditions                                                                                                                                                                                             | HS (high-spee | ed main) mode | Unit |
|------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|------|
|                                          |        |                                                                                                                                                                                                        | MIN.          | MAX.          |      |
| SIp setup time (to SCKp↓) Note           | tsıĸ1  | $ 4.0 \text{ V} \leq \text{EV}_{\text{DDO}} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} = 30 \text{ pF}, \text{ Rb} = 1.4 \text{ k}\Omega $      | 88            |               | ns   |
|                                          |        | $2.7 \text{ V} \le \text{EV}_{\text{DDO}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$        | 88            |               | ns   |
|                                          |        | $2.4 \ V \le EV_{DD0} < 3.3 \ V,$ $1.6 \ V \le V_b \le 2.0 \ V,$ $C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega$                                                                                                | 220           |               | ns   |
| SIp hold time (from SCKp↓) Note          | tksi1  | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$<br>$C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 1.4 \text{ k}\Omega$      | 38            |               | ns   |
|                                          |        | $2.7 \text{ V} \le \text{EV}_{\text{DDO}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$        | 38            |               | ns   |
|                                          |        | $2.4 \text{ V} \le \text{EV}_{\text{DDO}} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$<br>$C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 5.5 \text{ k}\Omega$        | 38            |               | ns   |
| Delay time from SCKp↑ to SOp output Note | tkso1  | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ $C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 1.4 \text{ k}\Omega$            |               | 50            | ns   |
|                                          |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$        |               | 50            | ns   |
|                                          |        | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \\ C_{\text{b}} = 30 \text{ pF}, \text{ R}_{\text{b}} = 5.5 \text{ k}\Omega$ |               | 50            | ns   |

Note When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

(3/3)

### (2) Interrupt & Reset Mode

(TA = -40 to +105°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter         | Symbol | Conditions                        |                                                    |      | TYP. | MAX. | Unit |
|-------------------|--------|-----------------------------------|----------------------------------------------------|------|------|------|------|
| Voltage detection | VLVDD0 | VPOC2, VPOC1, VPOC0 = 0, 1, 1, fa | oc2, VPoc1, VPoc0 = 0, 1, 1, falling reset voltage |      |      | 2.86 | V    |
| threshold         | VLVDD1 | LVIS1, LVIS0 = 1, 0               | Rising release reset voltage                       | 2.81 | 2.92 | 3.03 | V    |
|                   |        |                                   | Falling interrupt voltage                          | 2.75 | 2.86 | 2.97 | V    |
|                   | VLVDD2 | LVIS1, LVIS0 = 0, 1               | LVIS1, LVIS0 = 0, 1 Rising release reset voltage   |      | 3.02 | 3.14 | V    |
|                   |        |                                   | Falling interrupt voltage                          | 2.85 | 2.96 | 3.07 | V    |
|                   | VLVDD3 | LVIS1, LVIS0 = 0, 0               | Rising release reset voltage                       | 3.90 | 4.06 | 4.22 | V    |
|                   |        |                                   | Falling interrupt voltage                          | 3.83 | 3.98 | 4.13 | V    |

## 3.6.7 Power supply voltage rising slope characteristics

### $(TA = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until VDD reaches the operating voltage range shown in 3.4 AC Characteristics.