



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 22                                                                              |
| Program Memory Size        | 96KB (96K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 12K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 8x8/10b; D/A 2x8b                                                           |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 32-WFQFN Exposed Pad                                                            |
| Supplier Device Package    | 32-HWQFN (5x5)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104bfana-w0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **1.3.3 36-pin products**

• 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch)



|   | Α                                                                | В                                                               | С                                                   | D                                            | E                                     | F                                    |   |
|---|------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------|---------------------------------------|--------------------------------------|---|
| 6 | P60/SCLA0                                                        | VDD                                                             | P121/X1                                             | P122/X2/EXCLK                                | P137/INTP0                            | P40/TOOL0                            | 6 |
| 5 | P62/SSI00                                                        | P61/SDAA0                                                       | Vss                                                 | REGC                                         | RESET                                 | P120/ANI19/<br>VCOUT0 Note           | 5 |
| 4 | P72/SO21                                                         | P71/SI21/<br>SDA21                                              | P14/RxD2/SI20/<br>SDA20/TRDIOD0/<br>(SCLA0)         | P31/TI03/TO03/<br>INTP4/PCLBUZ0/<br>(TRJIO0) | P00/TI00/TxD1/<br>TRGCLKA/<br>(TRJO0) | P01/TO00/<br>RxD1/TRGCLKB/<br>TRJIO0 | 4 |
| 3 | P50/INTP1/<br>SI00/RxD0/<br>TOOLRxD/<br>SDA00/TRGIOA/<br>(TRJO0) | P70/SCK21/<br>SCL21                                             | P15/PCLBUZ1/<br>SCK20/SCL20/<br>TRDIOB0/<br>(SDAA0) | P22/ANI2/<br>ANO0 Note                       | P20/ANI0/<br>AVREFP                   | P21/ANI1/<br>AVREFM                  | 3 |
| 2 | P30/INTP3/<br>SCK00/SCL00/<br>TRJO0                              | P16/TI01/TO01/<br>INTP5/TRDIOC0/<br>IVREF0 Note/<br>(RXD0)      | P12/SO11/<br>TRDIOB1/<br>IVREF1 Note                | P11/SI11/<br>SDA11/<br>TRDIOC1               | P24/ANI4                              | P23/ANI3/<br>ANO1 <sup>Note</sup>    | 2 |
| 1 | P51/INTP2/<br>SO00/TxD0/<br>TOOLTxD/<br>TRGIOB                   | P17/TI02/TO02/<br>TRDIOA0/<br>TRDCLK/<br>IVCMP0 Note/<br>(TXD0) | P13/TxD2/<br>SO20/TRDIOA1/<br>IVCMP1 Note           | P10/SCK11/<br>SCL11/<br>TRDIOD1              | P147/ANI18/<br>VCOUT1 Note            | P25/ANI5                             | 1 |
| • | Δ                                                                | R                                                               | C.                                                  | n                                            | F                                     | F                                    |   |

**Note** Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

## **1.3.6 48-pin products**

• 48-pin plastic LFQFP (7 × 7 mm, 0.5 mm pitch) P01/T000/RxD1/TRGCLKB/TRJI00 P00/T100/TxD1/TRGCLKA/(TRJO0) P140/PCLBUZ0/INTP6 P22/ANI2/ANO0 Note 1 P23/ANI3/ANO1 Note P21/ANI1/AVREFM P24/ANI4 P130 36 35 34 33 32 31 30 29 28 27 26 25 120/ANI19/VCOUT0 Note 1 24 P147/ANI18/VCOUT1 Note 1 P41/(TRJIO0) 23 38 P146 P40/TOOL0 O 22 39 P10/SCK11/SCL11/TRDIOD1 RESET 40 21 P11/SI11/SDA11/TRDIOC1/(RxD0\_1) Note 2 P124/XT2/EXCLKS 20 41 P12/SO11/TRDIOB1/IVREF1 Note 1 /(TxD0\_1) Note 2 P123/XT1 42 RL78/G14 19 P13/TxD2/SO20/TRDIOA1/IVCMP1 Note 1 (Top View) P137/INTP0 18 43 P122/X2/EXCLK O 17 44 P15/PCLBUZ1/SCK20/SCL20/TRDIOB0/(SDAA0) P121/X1 16  $\circ$ 45 P16/TI01/TO01/INTP5/TRDIOC0/IVREF0 Note 1/(RXD0) REGC 0 46 15 P17/TI02/TO02/TRDIOA0/TRDCLK/IVCMP0 Note 1/(TXD0) **-**○ Vss 47 14 P51/INTP2/SO00/TxD0/TOOLTxD/TRGIOB  $V_{DD}$  $\bigcirc$ 48 13 P50/INTP1/SI00/RxD0/TOOLRxD/SDA00/TRGIOA/(TRJO0 8 9 10 11 12 P60/SCLA0 P61/SDAA0 P62/SS100 P74/KR4/INTP8/SI01/SDA01 P30/INTP3/RTC1HZ/SCK00/SCL00/TRJO0 P31/TI03/T003/INTP4/(PCLBUZ0)/(TRJI00) P72/KR2/S021 P75/KR5/INTP9/SCK01/SCL01 P73/KR3/S001 P71/KR1/SI21/SDA21 P70/KR0/SCK21/SCL21

- **Note 1.** Mounted on the 96 KB or more code flash memory products.
- Note 2. Mounted on the 384 KB or more code flash memory products.
- Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).
- Remark 1. For pin identification, see 1.4 Pin Identification.
- Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

## 1.5 Block Diagram

# 1.5.1 **30-pin products**



**Note** Mounted on the 96 KB or more code flash memory products.

## 1.5.6 **48-pin products**



**Note** Mounted on the 96 KB or more code flash memory products.

(2/2)

|                    |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                               | (2/2)                                                                        |  |  |  |  |
|--------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|--|--|
|                    |                      | 44-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 48-pin                                                                                                                                                                                                                                                                      | 52-pin                                                                                                                                                                                        | 64-pin                                                                       |  |  |  |  |
|                    | Item                 | R5F104Fx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R5F104Gx                                                                                                                                                                                                                                                                    | R5F104Jx                                                                                                                                                                                      | R5F104Lx                                                                     |  |  |  |  |
|                    |                      | (x = F  to  H, J)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | (x = F  to  H, J)                                                                                                                                                                                                                                                           | (x = F  to  H, J)                                                                                                                                                                             | (x = F  to  H, J)                                                            |  |  |  |  |
| Clock output/buz   | zer output           | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2                                                                                                                                                                                                                                                                           | 2                                                                                                                                                                                             | 2                                                                            |  |  |  |  |
|                    |                      | (Main system clock: • 256 Hz, 512 Hz, 1.02                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <ul> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz (Main system clock: fmain = 20 MHz operation)</li> <li>256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz (Subsystem clock: fsub = 32.768 kHz operation)</li> </ul> |                                                                                                                                                                                               |                                                                              |  |  |  |  |
| 8/10-bit resolutio | n A/D converter      | 10 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 10 channels                                                                                                                                                                                                                                                                 | 12 channels                                                                                                                                                                                   | 12 channels                                                                  |  |  |  |  |
| D/A converter      |                      | 2 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                             | ı                                                                                                                                                                                             |                                                                              |  |  |  |  |
| Comparator         |                      | 2 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                               |                                                                              |  |  |  |  |
| Serial interface   | 120 1                | CSI: 1 channel/UAR CSI: 2 channels/UAF [48-pin, 52-pin product CSI: 2 channels/UAF CSI: 1 channel/UAR CSI: 2 channels/UAF                                                                                                                                                                                                                                                                      | T: 1 channel/simplified I<br>RT: 1 channel/simplified I<br>ts]<br>RT (UART supporting LI<br>T: 1 channel/simplified I<br>RT: 1 channel/simplified<br>RT (UART supporting LI<br>RT: 1 channel/simplified                                                                     | I <sup>2</sup> C: 2 channels IN-bus): 1 channel/simp <sup>2</sup> C: 1 channel I <sup>2</sup> C: 2 channels IN-bus): 1 channel/simp I <sup>2</sup> C: 2 channels I <sup>2</sup> C: 2 channels | olified I <sup>2</sup> C: 2 channels<br>olified I <sup>2</sup> C: 2 channels |  |  |  |  |
|                    | I <sup>2</sup> C bus | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1 channel                                                                                                                                                                                                                                                                   | 1 channel                                                                                                                                                                                     | 1 channel                                                                    |  |  |  |  |
| Data transfer cor  | troller (DTC)        | 31 sources                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 32 sources 33 sources                                                                                                                                                                                                                                                       |                                                                                                                                                                                               |                                                                              |  |  |  |  |
| Event link contro  | ller (ELC)           | Event input: 22 Event trigger output: 9                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                               |                                                                              |  |  |  |  |
| Vectored inter-    | Internal             | 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 24                                                                                                                                                                                                                                                                          | 24                                                                                                                                                                                            | 24                                                                           |  |  |  |  |
| rupt sources       | External             | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10                                                                                                                                                                                                                                                                          | 12                                                                                                                                                                                            | 13                                                                           |  |  |  |  |
| Key interrupt      | 1                    | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 6                                                                                                                                                                                                                                                                           | 8                                                                                                                                                                                             | 8                                                                            |  |  |  |  |
| Power-on-reset of  | circuit              | <ul> <li>Reset by RESET pin</li> <li>Internal reset by watchdog timer</li> <li>Internal reset by power-on-reset</li> <li>Internal reset by voltage detector</li> <li>Internal reset by illegal instruction execution Note</li> <li>Internal reset by RAM parity error</li> <li>Internal reset by illegal-memory access</li> <li>Power-on-reset: 1.51 ±0.04 V (TA = -40 to +85°C)</li> <li>1.51 ±0.06 V (TA = -40 to +105°C)</li> <li>Power-down-reset: 1.50 ±0.04 V (TA = -40 to +85°C)</li> </ul> |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                               |                                                                              |  |  |  |  |
| Voltage detector   |                      | 1.50 ±0.06 V (TA = -40 to +105°C)  1.63 V to 4.06 V (14 stages)                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                               |                                                                              |  |  |  |  |
| On-chip debug fu   | ınction              | Provided Provided                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                               |                                                                              |  |  |  |  |
| Power supply vol   |                      | V <sub>DD</sub> = 1.6 to 5.5 V (T <sub>A</sub> = -40 to +85°C)<br>V <sub>DD</sub> = 2.4 to 5.5 V (T <sub>A</sub> = -40 to +105°C)                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                               |                                                                              |  |  |  |  |
| Operating ambie    | nt temperature       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Consumer applications, : Industrial applications                                                                                                                                                                                                                            | , D: Industrial applicatio<br>)                                                                                                                                                               | ns),                                                                         |  |  |  |  |

**Note** The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution is not issued by emulation with the in-circuit emulator or on-chip debug emulator.

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(3/5)

| Items               | Symbol | Conditions                                                                                                                                             | 3                                         | MIN.      | TYP. | MAX.              | Unit |
|---------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------|------|-------------------|------|
| Input voltage, high | VIH1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                       | 0.8 EVDD0 |      | EV <sub>DD0</sub> | V    |
|                     | VIH2   | P01, P03, P04, P10, P14 to P17, P30, P43, P44, P50, P53 to P55,                                                                                        | TTL input buffer 4.0 V ≤ EVDD0 ≤ 5.5 V    | 2.2       |      | EV <sub>DD0</sub> | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V    | 2.0       |      | EV <sub>DD0</sub> | V    |
|                     |        |                                                                                                                                                        | TTL input buffer 1.6 V ≤ EVDD0 < 3.3 V    | 1.5       |      | EV <sub>DD0</sub> | V    |
|                     | VIH3   | P20 to P27, P150 to P156                                                                                                                               |                                           | 0.7 Vdd   |      | VDD               | V    |
|                     | VIH4   | P60 to P63                                                                                                                                             | 0.7 EVDD0                                 |           | 6.0  | V                 |      |
|                     | VIH5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | 0.8 Vdd                                   |           | VDD  | V                 |      |
| Input voltage, low  | VIL1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                       | 0         |      | 0.2 EVDD0         | V    |
|                     | VIL2   | P01, P03, P04, P10, P14 to P17, P30, P43, P44, P50, P53 to P55,                                                                                        | TTL input buffer<br>4.0 V ≤ EVDD0 ≤ 5.5 V | 0         |      | 0.8               | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V    | 0         |      | 0.5               | V    |
|                     |        |                                                                                                                                                        | TTL input buffer 1.6 V ≤ EVDD0 < 3.3 V    | 0         |      | 0.32              | V    |
|                     | VIL3   | P20 to P27, P150 to P156                                                                                                                               | 1                                         | 0         |      | 0.3 VDD           | V    |
|                     | VIL4   | P60 to P63                                                                                                                                             |                                           | 0         |      | 0.3 EVDD0         | V    |
|                     | VIL5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | CLKS, RESET                               | 0         |      | 0.2 Vdd           | V    |

Caution The maximum value of ViH of pins P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 is EVDD0, even in the N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(5/5)

| Items                            | Symbol | Conditi                                                                                                                                                | ons        |                                       | MIN. | TYP. | MAX. | Unit |
|----------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------|------|------|------|------|
| Input leakage cur-<br>rent, high | ILIH1  | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | VI = EVDD0 | )                                     |      |      | 1    | μΑ   |
|                                  | ILIH2  | P20 to P27, P137, P150 to P156, RESET                                                                                                                  | VI = VDD   |                                       |      |      | 1    | μΑ   |
|                                  | ILIH3  | P121 to P124<br>(X1, X2, EXCLK, XT1, XT2,<br>EXCLKS)                                                                                                   | VI = VDD   | In input port or external clock input |      |      | 1    | μА   |
|                                  |        |                                                                                                                                                        |            | In resonator con-<br>nection          |      |      | 10   | μА   |
| Input leakage<br>current, low    | ILIL1  | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Vı = EVsso |                                       |      |      | -1   | μΑ   |
|                                  | ILIL2  | P20 to P27, P137, P150 to P156, RESET                                                                                                                  | Vı = Vss   |                                       |      |      | -1   | μΑ   |
|                                  | ILIL3  | P121 to P124<br>(X1, X2, EXCLK, XT1, XT2,<br>EXCLKS)                                                                                                   | VI = VSS   | In input port or external clock input |      |      | -1   | μΑ   |
|                                  |        |                                                                                                                                                        |            | In resonator con-<br>nection          |      |      | -10  | μА   |
| On-chip pull-up resistance       | Rυ     | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Vi = EVsso | , In input port                       | 10   | 20   | 100  | kΩ   |

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

# (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

| Parameter   | Symbol |           |                        | Conditions                       |                         | MIN. | TYP. | MAX.  | Unit |
|-------------|--------|-----------|------------------------|----------------------------------|-------------------------|------|------|-------|------|
| Supply cur- | IDD2   | HALT mode | HS (high-speed main)   | fHOCO = 64 MHz,                  | V <sub>DD</sub> = 5.0 V |      | 0.93 | 3.32  | mA   |
| rent Note 1 | Note 2 |           | mode Note 7            | fih = 32 MHz Note 4              | V <sub>DD</sub> = 3.0 V |      | 0.93 | 3.32  |      |
|             |        |           |                        | fHOCO = 32 MHz,                  | V <sub>DD</sub> = 5.0 V |      | 0.5  | 2.63  |      |
|             |        |           |                        | fih = 32 MHz Note 4              | V <sub>DD</sub> = 3.0 V |      | 0.5  | 2.63  |      |
|             |        |           |                        | fносо = 48 MHz,                  | V <sub>DD</sub> = 5.0 V |      | 0.72 | 2.60  |      |
|             |        |           |                        | fiH = 24 MHz Note 4              | V <sub>DD</sub> = 3.0 V |      | 0.72 | 2.60  |      |
|             |        |           |                        | fHOCO = 24 MHz,                  | V <sub>DD</sub> = 5.0 V |      | 0.42 | 2.03  |      |
|             |        |           |                        | fih = 24 MHz Note 4              | V <sub>DD</sub> = 3.0 V |      | 0.42 | 2.03  |      |
|             |        |           |                        | fHOCO = 16 MHz,                  | V <sub>DD</sub> = 5.0 V |      | 0.39 | 1.50  |      |
|             |        |           |                        | fih = 16 MHz Note 4              | V <sub>DD</sub> = 3.0 V |      | 0.39 | 1.50  |      |
|             |        |           | LS (low-speed main)    | fносо = 8 MHz,                   | V <sub>DD</sub> = 3.0 V |      | 270  | 800   | μΑ   |
|             |        |           | mode Note 7            | fih = 8 MHz Note 4               | V <sub>DD</sub> = 2.0 V |      | 270  | 800   |      |
|             |        |           | LV (low-voltage main)  | fHOCO = 4 MHz,                   | V <sub>DD</sub> = 3.0 V |      | 450  | 755   | μΑ   |
|             |        |           | mode Note 7            | fih = 4 MHz Note 4               | V <sub>DD</sub> = 2.0 V |      | 450  | 755   |      |
|             |        |           | HS (high-speed main)   | f <sub>MX</sub> = 20 MHz Note 3, | Square wave input       |      | 0.31 | 1.69  | mA   |
|             |        |           | mode Note 7            | V <sub>DD</sub> = 5.0 V          | Resonator connection    |      | 0.41 | 1.91  |      |
|             |        |           |                        | f <sub>MX</sub> = 20 MHz Note 3, | Square wave input       |      | 0.31 | 1.69  |      |
|             |        |           |                        | V <sub>DD</sub> = 3.0 V          | Resonator connection    |      | 0.41 | 1.91  |      |
|             |        |           |                        | f <sub>MX</sub> = 10 MHz Note 3, | Square wave input       |      | 0.21 | 0.94  |      |
|             |        |           |                        | V <sub>DD</sub> = 5.0 V          | Resonator connection    |      | 0.26 | 1.02  |      |
|             |        |           |                        | f <sub>MX</sub> = 10 MHz Note 3, | Square wave input       |      | 0.21 | 0.94  |      |
|             |        |           |                        | V <sub>DD</sub> = 3.0 V          | Resonator connection    |      | 0.26 | 1.02  |      |
|             |        |           | LS (low-speed main)    | fmx = 8 MHz Note 3,              | Square wave input       |      | 110  | 610   | μΑ   |
|             |        |           | mode Note 7            | V <sub>DD</sub> = 3.0 V          | Resonator connection    |      | 150  | 660   |      |
|             |        |           |                        | f <sub>MX</sub> = 8 MHz Note 3,  | Square wave input       |      | 110  | 610   |      |
|             |        |           |                        | V <sub>DD</sub> = 2.0 V          | Resonator connection    |      | 150  | 660   |      |
|             |        |           | Subsystem clock oper-  | fsuB = 32.768 kHz Note 5,        | Square wave input       |      | 0.31 |       | μΑ   |
|             |        |           | ation                  | TA = -40°C                       | Resonator connection    |      | 0.50 |       |      |
|             |        |           |                        | fsuB = 32.768 kHz Note 5,        | Square wave input       |      | 0.38 | 0.76  |      |
|             |        |           |                        | TA = +25°C                       | Resonator connection    |      | 0.57 | 0.95  |      |
|             |        |           |                        | fsuB = 32.768 kHz Note 5,        | Square wave input       |      | 0.47 | 3.59  |      |
|             |        |           |                        | TA = +50°C                       | Resonator connection    |      | 0.70 | 3.78  |      |
|             |        |           |                        | fsuB = 32.768 kHz Note 5,        | Square wave input       |      | 0.80 | 6.20  |      |
|             |        |           |                        | T <sub>A</sub> = +70°C           | Resonator connection    |      | 1.00 | 6.39  |      |
|             |        |           |                        | fsuB = 32.768 kHz Note 5,        | Square wave input       |      | 1.65 | 10.56 |      |
|             |        |           |                        | T <sub>A</sub> = +85°C           | Resonator connection    |      | 1.84 | 10.75 |      |
|             | IDD3   | STOP mode | TA = -40°C             |                                  |                         |      | 0.19 |       | μА   |
|             | Note 6 | Note 8    | T <sub>A</sub> = +25°C |                                  |                         |      | 0.30 | 0.59  |      |
|             |        |           | TA = +50°C             |                                  |                         |      | 0.41 | 3.42  |      |
|             |        |           | T <sub>A</sub> = +70°C |                                  |                         |      | 0.80 | 6.03  |      |
|             |        |           | T <sub>A</sub> = +85°C |                                  |                         |      | 1.53 | 10.39 |      |

(Notes and Remarks are listed on the next page.)

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 4. When high-speed system clock and subsystem clock are stopped.
- Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ 

 $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V@1 MHz}$  to 16 MHz

LS (low-speed main) mode: 1.8 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 4 MHz

- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
  Remark 3. filh: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                   | Symbol | Cond                              | ditions                           | HS (high-spee      | d main)         | LS (low-speed mode | d main)         | LV (low-voltag<br>mode | e main)         | Unit |
|-----------------------------|--------|-----------------------------------|-----------------------------------|--------------------|-----------------|--------------------|-----------------|------------------------|-----------------|------|
|                             |        |                                   |                                   | MIN.               | MAX.            | MIN.               | MAX.            | MIN.                   | MAX.            |      |
| SCKp cycle                  | tkcy2  | 4.0 V ≤ EVDD0 ≤ 5.5 V             | 20 MHz < fmck                     | 8/fмск             |                 | _                  |                 | _                      |                 | ns   |
| time Note 5                 |        |                                   | fмcк ≤ 20 MHz                     | 6/fмск             |                 | 6/fмск             |                 | 6/fмск                 |                 | ns   |
|                             |        | 2.7 V ≤ EVDD0 ≤ 5.5 V             | 16 MHz < fmck                     | 8/fмск             |                 | _                  |                 | _                      |                 | ns   |
|                             |        |                                   | fмcк ≤ 16 MHz                     | 6/fмск             |                 | 6/fмск             |                 | 6/fмск                 |                 | ns   |
|                             |        | 2.4 V ≤ EVDD0 ≤ 5.5 V             |                                   | 6/fмск<br>and 500  |                 | 6/fмск<br>and 500  |                 | 6/fмск<br>and 500      |                 | ns   |
|                             |        | 1.8 V ≤ EVDD0 ≤ 5.5 V             |                                   | 6/fмск<br>and 750  |                 | 6/fмск<br>and 750  |                 | 6/fмск<br>and 750      |                 | ns   |
|                             |        | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                                   | 6/fмск<br>and 1500 |                 | 6/fмск<br>and 1500 |                 | 6/fмск<br>and 1500     |                 | ns   |
|                             |        | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                                   | _                  |                 | 6/fмск<br>and 1500 |                 | 6/fмск<br>and 1500     |                 | ns   |
| SCKp high-/                 | tĸн2,  | 4.0 V ≤ EVDD0 ≤ 5.5 V             |                                   | tkcy2/2 - 7        |                 | tkcy2/2 - 7        |                 | tkcy2/2 - 7            |                 | ns   |
| low-level width             | tKL2   | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                                   | tkcy2/2 - 8        |                 | tkcy2/2 - 8        |                 | tkcy2/2 - 8            |                 | ns   |
|                             |        | 1.8 V ≤ EVDD0 ≤ 5.5 V             | tkcy2/2 - 18                      |                    | tkcy2/2 - 18    |                    | tkcy2/2 - 18    |                        | ns              |      |
|                             |        | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | tkcy2/2 - 66                      |                    | tkcy2/2 - 66    |                    | tkcy2/2 - 66    |                        | ns              |      |
|                             |        | 1.6 V ≤ EVDD0 ≤ 5.5 V             |                                   | _                  |                 | tkcy2/2 - 66       |                 | tkcy2/2 - 66           |                 | ns   |
| SIp setup time              | tsık2  | 2.7 V ≤ EVDD0 ≤ 5.5 V             |                                   | 1/fмск + 20        |                 | 1/fмск + 30        |                 | 1/fмск + 30            |                 | ns   |
| (to SCKp↑)<br>Note 1        |        | 1.8 V ≤ EVDD0 ≤ 5.5 V             |                                   | 1/fмск + 30        |                 | 1/fмск + 30        |                 | 1/fмск + 30            |                 | ns   |
|                             |        | 1.7 V ≤ EVDD0 ≤ 5.5 V             |                                   | 1/fмск + 40        |                 | 1/fмск + 40        |                 | 1/fмск + 40            |                 | ns   |
|                             |        | 1.6 V ≤ EVDD0 ≤ 5.5 V             |                                   | _                  |                 | 1/fмск + 40        |                 | 1/fмск + 40            |                 | ns   |
| SIp hold time               | tks12  | 1.8 V ≤ EVDD0 ≤ 5.5 V             |                                   | 1/fмск + 31        |                 | 1/fмск + 31        |                 | 1/fмск + 31            |                 | ns   |
| (from SCKp↑)<br>Note 2      |        | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                                   | 1/fмск + 250       |                 | 1/fмск + 250       |                 | 1/fмск + 250           |                 | ns   |
|                             |        | 1.6 V ≤ EVDD0 ≤ 5.5 V             |                                   | _                  |                 | 1/fмск + 250       |                 | 1/fмск + 250           |                 | ns   |
| Delay time<br>from SCKp↓ to | tkso2  | C = 30 pF Note 4                  | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                    | 2/fмск<br>+ 44  |                    | 2/fмск<br>+ 110 |                        | 2/fмск<br>+ 110 | ns   |
| SOp output<br>Note 3        |        |                                   | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                    | 2/fмск<br>+ 75  |                    | 2/fмск<br>+ 110 |                        | 2/fмск<br>+ 110 | ns   |
|                             |        |                                   | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                    | 2/fмcк<br>+ 100 |                    | 2/fмск<br>+ 110 |                        | 2/fмск<br>+ 110 | ns   |
|                             |        |                                   | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                    | 2/fмcк<br>+ 220 |                    | 2/fмск<br>+ 220 |                        | 2/fмск<br>+ 220 | ns   |
|                             |        | _                                 | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                    | _               |                    | 2/fмск<br>+ 220 |                        | 2/fмск<br>+ 220 | ns   |

- Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. C is the load capacitance of the SOp output lines.
- **Note 5.** The maximum transfer rate when using the SNOOZE mode is 1 Mbps.
- Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).



# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

 $(TA = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$  (2/3)

| Parameter                                     | Symbol | Conditions                                                                                                                                                                                                                                        | , ,  | speed main) | ,    | peed main)<br>ode | ,    | oltage main)<br>ode | Unit |
|-----------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------|------|-------------------|------|---------------------|------|
|                                               |        |                                                                                                                                                                                                                                                   | MIN. | MAX.        | MIN. | MAX.              | MIN. | MAX.                |      |
| SIp setup time<br>(to SCKp↑) Note 1           | tsıĸı  | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $                                                                                                | 81   |             | 479  |                   | 479  |                     | ns   |
|                                               |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 30 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega $                                   | 177  |             | 479  |                   | 479  |                     | ns   |
|                                               |        | $\begin{array}{l} 1.8 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V Note 2}, \\ C_{\text{b}} = 30 \text{ pF},  R_{\text{b}} = 5.5 \text{ k}\Omega \end{array}$               | 479  |             | 479  |                   | 479  |                     | ns   |
| SIp hold time<br>(from SCKp↑) Note 1          | tksi1  | $ \begin{aligned} &4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &C_{\text{b}} = 30 \text{ pF}, \text{ R}_{\text{b}} = 1.4 \text{ k}\Omega \end{aligned} $      | 19   |             | 19   |                   | 19   |                     | ns   |
|                                               |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 30 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega $                                   | 19   |             | 19   |                   | 19   |                     | ns   |
|                                               |        | $ \begin{aligned} &1.8 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V} \text{ Note 2}, \\ &C_{\text{b}} = 30 \text{ pF},  R_{\text{b}} = 5.5 \text{ k}\Omega \end{aligned} $ | 19   |             | 19   |                   | 19   |                     | ns   |
| Delay time from SCKp↓<br>to SOp output Note 1 | tkso1  | $ \begin{aligned} &4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &C_{\text{b}} = 30 \text{ pF},  R_{\text{b}} = 1.4 \text{ k}\Omega \end{aligned} $             |      | 100         |      | 100               |      | 100                 | ns   |
|                                               |        |                                                                                                                                                                                                                                                   |      | 195         |      | 195               |      | 195                 | ns   |
|                                               |        | $\begin{array}{c} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V \ ^{Note \ 2}, \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{array}$                                                                                           |      | 483         |      | 483               |      | 483                 | ns   |

Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the page after the next page.)

Note 2. Use it with  $EV_{DD0} \ge V_b$ .

- Note 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps
- Note 2. Use it with  $EVDD0 \ge V_b$ .
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 5. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp1" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Caution Select the TTL input buffer for the SIp pin and SCKp pin, and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

#### CSI mode connection diagram (during communication at different potential)



- **Remark 1.** Rb[ $\Omega$ ]: Communication line (SOp) pull-up resistance, Cb[F]: Communication line (SOp) load capacitance, Vb[V]: Communication line voltage
- **Remark 2.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)
- Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13))
- Remark 4. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function.

# 3.1 Absolute Maximum Ratings

## **Absolute Maximum Ratings**

(1/2)

| Parameter              | Symbols          | Conditions                                                           | Ratings                                 | Unit |
|------------------------|------------------|----------------------------------------------------------------------|-----------------------------------------|------|
| Supply voltage         | VDD              |                                                                      | -0.5 to +6.5                            | V    |
|                        | EVDD0, EVDD1     | EVDD0 = EVDD1                                                        | -0.5 to +6.5                            | V    |
|                        | EVsso, EVss1     | EVsso = EVss1                                                        | -0.5 to +0.3                            | V    |
| REGC pin input voltage | VIREGC           | REGC                                                                 | -0.3 to +2.8                            | V    |
|                        |                  |                                                                      | and -0.3 to V <sub>DD</sub> +0.3 Note 1 |      |
| Input voltage          | VI1              | P00 to P06, P10 to P17, P30, P31,                                    | -0.3 to EVDD0 +0.3                      | V    |
|                        |                  | P40 to P47, P50 to P57, P64 to P67,                                  | and -0.3 to V <sub>DD</sub> +0.3 Note 2 |      |
|                        |                  | P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P140 to P147 |                                         |      |
|                        |                  |                                                                      |                                         |      |
|                        | Vı2              | P60 to P63 (N-ch open-drain)                                         | -0.3 to +6.5                            | V    |
|                        | V <sub>I</sub> 3 | P20 to P27, P121 to P124, P137,                                      | -0.3 to V <sub>DD</sub> +0.3 Note 2     | V    |
|                        |                  | P150 to P156, EXCLK, EXCLKS, RESET                                   |                                         |      |
| Output voltage         | Vo1              | P00 to P06, P10 to P17, P30, P31,                                    | -0.3 to EVDD0 +0.3                      | V    |
|                        |                  | P40 to P47, P50 to P57, P60 to P67,                                  | and -0.3 to V <sub>DD</sub> +0.3 Note 2 |      |
|                        |                  | P70 to P77, P80 to P87, P100 to P102,                                |                                         |      |
|                        |                  | P110, P111, P120, P130, P140 to P147                                 |                                         |      |
|                        | Vo2              | P20 to P27, P150 to P156                                             | -0.3 to V <sub>DD</sub> +0.3 Note 2     | V    |
| Analog input voltage   | VAI1             | ANI16 to ANI20                                                       | -0.3 to EVDD0 +0.3                      | .,   |
|                        |                  |                                                                      | and -0.3 to AVREF(+) +0.3 Notes 2, 3    | V    |
|                        | VAI2             | ANI0 to ANI14                                                        | -0.3 to V <sub>DD</sub> +0.3            | V    |
|                        |                  |                                                                      | and -0.3 to AVREF(+) +0.3 Notes 2, 3    | V    |

- Note 1. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.
- Note 2. Must be 6.5 V or lower.
- **Note 3.** Do not exceed AVREF (+) + 0.3 V in case of A/D conversion target pin.

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter.

That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

- Remark 1. Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
- Remark 2. AVREF (+): + side reference voltage of the A/D converter.
- Remark 3. Vss: Reference voltage

## 3.3 DC Characteristics

### 3.3.1 Pin characteristics

 $(TA = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le EVDD0 = EVDD1 \le VDD \le 5.5 \text{ V}, VSS = EVSS0 = EVSS1 = 0 \text{ V})$ 

| Items                       | Symbol | Conditions                                                                                                                                                                  |                       | MIN. | TYP. | MAX.           | Unit |
|-----------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------|----------------|------|
| Output current, high Note 1 | Іон1   | Per pin for P00 to P06,<br>P10 to P17, P30, P31,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147 | 2.4 V ≤ EVDD0 ≤ 5.5 V |      |      | -3.0<br>Note 2 | mA   |
|                             |        | P102, P120, P130, P140 to P145 (When duty < 70% Note 3)                                                                                                                     | 4.0 V ≤ EVDD0 ≤ 5.5 V |      |      | -30.0          | mA   |
|                             |        |                                                                                                                                                                             | 2.7 V ≤ EVDD0 < 4.0 V |      |      | -10.0          | mA   |
|                             |        |                                                                                                                                                                             | 2.4 V ≤ EVDD0 < 2.7 V |      |      | -5.0           | mA   |
|                             |        | P30, P31, P50 to P57,                                                                                                                                                       | 4.0 V ≤ EVDD0 ≤ 5.5 V |      |      | -30.0          | mA   |
|                             |        |                                                                                                                                                                             | 2.7 V ≤ EVDD0 < 4.0 V |      |      | -19.0          | mA   |
|                             |        |                                                                                                                                                                             | 2.4 V ≤ EVDD0 < 2.7 V |      |      | -10.0          | mA   |
|                             |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                   | 2.4 V ≤ EVDD0 ≤ 5.5 V |      |      | -60.0          | mA   |
|                             | Іон2   | Per pin for P20 to P27,<br>P150 to P156                                                                                                                                     | 2.4 V ≤ VDD ≤ 5.5 V   |      |      | -0.1<br>Note 2 | mA   |
|                             |        | Total of all pins<br>(When duty ≤ 70% Note 3)                                                                                                                               | 2.4 V ≤ VDD ≤ 5.5 V   |      |      | -1.5           | mA   |

Note 1. Value of current at which the device operation is guaranteed even if the current flows from the EVDD0, EVDD1, VDD pins to an output pin.

**Note 3.** Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins = (IoH × 0.7)/(n × 0.01) <Example> Where n = 80% and IoH = -10.0 mA

Total output current of pins = (-10.0 × 0.7)/(80 × 0.01) ≈ -8.7 mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor.

A current higher than the absolute maximum rating must not flow into one pin.

Caution P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

Note 2. Do not exceed the total current value.

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(5/5)

| Items                            | Symbol | Conditi                                                                                                                                                | ons        |                                       | MIN. | TYP. | MAX. | Unit |
|----------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------|------|------|------|------|
| Input leakage cur-<br>rent, high | ILIH1  | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Vi = EVDDO | )                                     |      |      | 1    | μΑ   |
|                                  | ILIH2  | P20 to P27, P137, P150 to P156, RESET                                                                                                                  | VI = VDD   |                                       |      |      | 1    | μΑ   |
|                                  | ILIH3  | P121 to P124<br>(X1, X2, EXCLK, XT1, XT2,<br>EXCLKS)                                                                                                   | VI = VDD   | In input port or external clock input |      |      | 1    | μА   |
|                                  |        |                                                                                                                                                        |            | In resonator con-<br>nection          |      |      | 10   | μА   |
| Input leakage<br>current, low    | ILIL1  | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | VI = EVsso |                                       |      |      | -1   | μΑ   |
|                                  | ILIL2  | P20 to P27, P137, P150 to P156, RESET                                                                                                                  | Vı = Vss   |                                       |      |      | -1   | μΑ   |
|                                  | ILIL3  | P121 to P124<br>(X1, X2, EXCLK, XT1, XT2,<br>EXCLKS)                                                                                                   | VI = VSS   | In input port or external clock input |      |      | -1   | μА   |
|                                  |        |                                                                                                                                                        |            | In resonator con-<br>nection          |      |      | -10  | μА   |
| On-chip pull-up resistance       | Rυ     | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | VI = EVsso | , In input port                       | 10   | 20   | 100  | kΩ   |

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 4. When high-speed system clock and subsystem clock are stopped.
- Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- **Note 7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ 

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @1 \text{ MHz to } 16 \text{ MHz}$ 

- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fil: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C

## (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(1/2)

| Parameter     | Symbol |           | Conditions                                                                                                                 | HS (high-s | peed main) mode                 | Unit |
|---------------|--------|-----------|----------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------|------|
|               |        |           |                                                                                                                            | MIN.       | MAX.                            | •    |
| Transfer rate |        | reception | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V}$ |            | f <sub>MCK</sub> /12 Note 1     | bps  |
|               |        |           | Theoretical value of the maximum transfer rate<br>fMCK = fCLK Note 3                                                       |            | 2.6                             | Mbps |
|               |        |           | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$   |            | f <sub>MCK</sub> /12 Note 1     | bps  |
|               |        |           | Theoretical value of the maximum transfer rate<br>f <sub>MCK</sub> = f <sub>CLK</sub> Note 3                               |            | 2.6                             | Mbps |
|               |        |           | $2.4 \text{ V} \le \text{EVddo} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_b \le 2.0 \text{ V}$                      |            | f <sub>MCK</sub> /12 Notes 1, 2 | bps  |
|               |        |           | Theoretical value of the maximum transfer rate<br>fMCK = fCLK Note 3                                                       |            | 2.6                             | Mbps |

Note 1. Transfer rate in the SNOOZE mode is 4800 bps only.

However, the SNOOZE mode cannot be used when FRQSEL4 = 1.

**Note 2.** The following conditions are required for low voltage interface when EVDD0 < VDD.

 $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V: MAX. } 1.3 \text{ Mbps}$ 

Note 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 32 MHz (2.7 V  $\leq$  VDD  $\leq$  5.5 V)

16 MHz (2.4 V  $\leq$  VDD  $\leq$  5.5 V)

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

Remark 1. Vb [V]: Communication line voltage

Remark 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14)

Remark 3. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00 to 03, 10 to 13)

**Remark 4.** UART2 cannot communicate at different potential when bit 1 (PIOR01) of peripheral I/O redirection register 0 (PIOR0) is 1.

R5F104LCAFP, R5F104LDAFP, R5F104LEAFP, R5F104LFAFP, R5F104LGAFP, R5F104LHAFP, R5F104LJAFP R5F104LCDFP, R5F104LDDFP, R5F104LEDFP, R5F104LFDFP, R5F104LGGFP, R5F104LHDFP, R5F104LJGFP R5F104LCGFP, R5F104LDGFP, R5F104LEGFP, R5F104LFGFP, R5F104LGGFP, R5F104LHGFP, R5F104LJGFP

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP64-14x14-0.80 | PLQP0064GA-A | P64GC-80-GBW-1 | 0.7             |



detail of lead end



(UNIT:mm

|      | (UNIT:mm)               |  |
|------|-------------------------|--|
| ITEM | ITEM DIMENSIONS         |  |
| D    | 14.00±0.10              |  |
| E    | 14.00±0.10              |  |
| HD   | 16.00±0.20              |  |
| HE   | E 16.00±0.20            |  |
| Α    | 1.70 MAX.               |  |
| A1   | A1 0.10±0.10            |  |
| A2   | 1.40                    |  |
| b    | $0.37^{+0.08}_{-0.05}$  |  |
| С    | $0.125^{+0.05}_{-0.02}$ |  |
| L    | L 0.50±0.20             |  |
| θ    | $\theta$ 0° to 8°       |  |
| е    | 0.80                    |  |
| х    | 0.20                    |  |
| У    | 0.10                    |  |

- 1.Dimensions "%1" and "%2" do not include mold flash.
- 2.Dimension "%3" does not include trim offset.

© 2012 Renesas Electronics Corporation. All rights reserved.

АЗ

-Lp

(UNIT:mm)

20.00±0.20

14.00±0.20

22.00±0.20

16.00±0.20

1.60 MAX. 0.10±0.05

1.40±0.05

 $0.32^{+0.08}_{-0.07}$ 0.145+0.055

 $0.60 \pm 0.15$ 

 $1.00 \pm 0.20$ 3°+5°

0.25

0.50

0.65 0.13

0.10

0.575

0.825

 $\theta$ е

У

ZD

ZΕ

R5F104PFAFA, R5F104PGAFA, R5F104PHAFA, R5F104PJAFA R5F104PFDFA, R5F104PGDFA, R5F104PHDFA, R5F104PJDFA R5F104PFGFA, R5F104PGGFA, R5F104PHGFA, R5F104PJGFA R5F104PKAFA, R5F104PLAFA R5F104PKGFA, R5F104PLGFA

| JEITA Package Code   | RENESAS Code | Previous Code   | MASS (TYP.) [g] |
|----------------------|--------------|-----------------|-----------------|
| P-LQFP100-14x20-0.65 | PLQP0100JC-A | P100GF-65-GBN-1 | 0.92            |



©2012 Renesas Electronics Corporation. All rights reserved.

| REVISION HISTORY | RL78/G14 Datasheet |
|------------------|--------------------|
|------------------|--------------------|

| Rev. | Date         | Description                          |                                                                                                                               |
|------|--------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
|      |              | Page                                 | Summary                                                                                                                       |
| 3.20 | Jan 05, 2015 | p.135, 137,<br>139, 141,<br>143, 145 | Modification of specifications in 3.3.2 Supply current characteristics                                                        |
|      |              | p.197                                | Modification of part number in 4.7 52-pin products                                                                            |
| 3.30 | Aug 12, 2016 | p.143, 145                           | Addition of maximum values in (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products of 3.3.2 Supply current characteristics |

SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan.

Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.

All trademarks and registered trademarks are the property of their respective owners.