

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

 $\mathbf{X}$ 

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 26                                                                              |
| Program Memory Size        | 96KB (96K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 12K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 8x8/10b; D/A 2x8b                                                           |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 36-WFLGA                                                                        |
| Supplier Device Package    | 36-WFLGA (4x4)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104cfgla-u0 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1.2 Ordering Information



Part No. R5F104LEAxxxFB#V0 Packaging specification #30: Tray (LFQFP, LQFP) #U0: Tray (HWQFN, WFLGA, FLGA) #V0: Tray (LFQFP, LQFP, LSSOP) #50: Embossed Tape (LFQFP, LQFP) #W0:Embossed Tape (HWQFN, WFLGA, FLGA) #X0: Embossed Tape (LFQFP, LQFP, LSSOP) Package type: SP: LSSOP, 0.65 mm pitch FP: LQFP, 0.80 mm pitch FA: LQFP, 0.65 mm pitch FB: LFQFP, 0.50 mm pitch NA: HWQFN, 0.50 mm pitch LA: WFLGA, 0.50 mm pitch FLGA, 0.50 mm pitch ROM number (Omitted with blank products) Fields of application: A: Consumer applications, TA = -40 to +85 °C D: Industrial applications, TA = -40 to +85  $^{\circ}$ C G: Industrial applications, TA = -40 to +105 °C ROM capacity: A: 16 KB C: 32 KB D: 48 KB E: 64 KB F: 96 KB G: 128 KB H: 192 KB J: 256 KB K: 384 KB L: 512 KB Pin count: A: 30-pin B: 32-pin C: 36-pin E: 40-pin F: 44-pin G: 48-pin J: 52-pin L: 64-pin M: 80-pin P: 100-pin RL78/G14 Memory type: F: Flash memory Renesas MCU Renesas semiconductor product



(2/5)

| Pin<br>count | Package                                          | Fields of<br>Application<br>Note | Ordering Part Number                                                                                                                                                                                                                                                   |
|--------------|--------------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 40 pins      | 40-pin plastic HWQFN<br>(6 × 6 mm, 0.5 mm pitch) | A                                | R5F104EAANA#U0, R5F104ECANA#U0, R5F104EDANA#U0, R5F104EEANA#U0,<br>R5F104EFANA#U0, R5F104EGANA#U0, R5F104EHANA#U0<br>R5F104EAANA#W0, R5F104ECANA#W0, R5F104EDANA#W0, R5F104EEANA#W0,<br>R5F104EFANA#W0, R5F104EGANA#W0, R5F104EHANA#W0                                 |
|              |                                                  | D                                | R5F104EADNA#U0, R5F104ECDNA#U0, R5F104EDDNA#U0, R5F104EEDNA#U0,<br>R5F104EFDNA#U0, R5F104EGDNA#U0, R5F104EHDNA#U0<br>R5F104EADNA#W0, R5F104ECDNA#W0, R5F104EDDNA#W0, R5F104EEDNA#W0,<br>R5F104EFDNA#W0, R5F104EGDNA#W0, R5F104EHDNA#W0                                 |
|              |                                                  | G                                | R5F104EAGNA#U0, R5F104ECGNA#U0, R5F104EDGNA#U0, R5F104EEGNA#U0,<br>R5F104EFGNA#U0, R5F104EGGNA#U0, R5F104EHGNA#U0<br>R5F104EAGNA#W0, R5F104ECGNA#W0, R5F104EDGNA#W0, R5F104EEGNA#W0,<br>R5F104EFGNA#W0, R5F104EGGNA#W0, R5F104EHGNA#W0                                 |
| 44 pins      | 44-pin plastic LQFP<br>(10 × 10, 0.8 mm pitch)   | A                                | R5F104FAAFP#V0, R5F104FCAFP#V0, R5F104FDAFP#V0, R5F104FEAFP#V0,<br>R5F104FFAFP#V0, R5F104FGAFP#V0, R5F104FHAFP#V0, R5F104FJAFP#V0<br>R5F104FAAFP#X0, R5F104FCAFP#X0, R5F104FDAFP#X0, R5F104FEAFP#X0,<br>R5F104FFAFP#X0, R5F104FGAFP#X0, R5F104FHAFP#X0, R5F104FJAFP#X0 |
|              |                                                  | D                                | R5F104FADFP#V0, R5F104FCDFP#V0, R5F104FDDFP#V0, R5F104FEDFP#V0,<br>R5F104FFDFP#V0, R5F104FGDFP#V0, R5F104FHDFP#V0, R5F104FJDFP#V0<br>R5F104FADFP#X0, R5F104FCDFP#X0, R5F104FDDFP#X0, R5F104FEDFP#X0,<br>R5F104FFDFP#X0, R5F104FGDFP#X0, R5F104FHDFP#X0, R5F104FJDFP#X0 |
|              |                                                  | G                                | R5F104FAGFP#V0, R5F104FCGFP#V0, R5F104FDGFP#V0, R5F104FEGFP#V0,<br>R5F104FFGFP#V0, R5F104FGGFP#V0, R5F104FHGFP#V0, R5F104FJGFP#V0<br>R5F104FAGFP#X0, R5F104FCGFP#X0, R5F104FDGFP#X0, R5F104FEGFP#X0,<br>R5F104FFGFP#X0, R5F104FGGFP#X0, R5F104FHGFP#X0, R5F104FJGFP#X0 |

Note For the fields of application, refer to Figure 1 - 1 Part Number, Memory Size, and Package of RL78/G14.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



# 1.5 Block Diagram

## 1.5.1 30-pin products



Note Mounted on the 96 KB or more code flash memory products.



## 1.5.2 32-pin products



**Note** Mounted on the 96 KB or more code flash memory products.



| 10  | $(\alpha)$ |
|-----|------------|
| 1 / | ///        |
| 12  | ~ /        |

|                               |                      |                                                                                                                                                                                                                                                 | <u> </u>                                                                                                                                                                                                                                                        |                                                                                         | (2/2                                       |  |  |  |
|-------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------|--|--|--|
|                               |                      | 30-pin                                                                                                                                                                                                                                          | 32-pin                                                                                                                                                                                                                                                          | 36-pin                                                                                  | 40-pin                                     |  |  |  |
| ľ                             | tem                  | R5F104Ax<br>(x = F, G)                                                                                                                                                                                                                          | R5F104Bx<br>(x = F, G)                                                                                                                                                                                                                                          | R5F104Cx<br>(x = F, G)                                                                  | R5F104Ex<br>(x = F to H)                   |  |  |  |
| Clock output/buzzer           | output               | 2                                                                                                                                                                                                                                               | 2                                                                                                                                                                                                                                                               | 2                                                                                       | 2                                          |  |  |  |
|                               |                      | <ul> <li>[30-pin, 32-pin, 36-pin products]</li> <li>2.44 kHz, 4.88 kHz, 9.7 (Main system clock: fMA [40-pin products]</li> <li>2.44 kHz, 4.88 kHz, 9.7 (Main system clock: fMA</li> <li>256 Hz, 512 Hz, 1.024 (Subsystem clock: fsub</li> </ul> | 6 kHz, 1.25 MHz, 2.5 MH<br>IN = 20 MHz operation)<br>6 kHz, 1.25 MHz, 2.5 MH<br>IN = 20 MHz operation)                                                                                                                                                          | z, 5 MHz, 10 MHz                                                                        | ., 32.768 kHz                              |  |  |  |
| 8/10-bit resolution A         | /D converter         | 8 channels                                                                                                                                                                                                                                      | 8 channels                                                                                                                                                                                                                                                      | 8 channels                                                                              | 9 channels                                 |  |  |  |
| D/A converter                 |                      | 1 channel                                                                                                                                                                                                                                       | 2 channels                                                                                                                                                                                                                                                      |                                                                                         |                                            |  |  |  |
| Comparator                    |                      | 2 channels                                                                                                                                                                                                                                      | I                                                                                                                                                                                                                                                               |                                                                                         |                                            |  |  |  |
| Serial interface              |                      | [30-pin, 32-pin products]<br>• CSI: 1 channel/UART (I<br>• CSI: 1 channel/UART: 1<br>• CSI: 1 channel/UART: 1<br>[36-pin, 40-pin products]<br>• CSI: 1 channel/UART (I<br>• CSI: 1 channel/UART: 1<br>• CSI: 2 channels/UART:                   | channel/simplified I <sup>2</sup> C: 1<br>channel/simplified I <sup>2</sup> C: 1<br>JART supporting LIN-bus<br>channel/simplified I <sup>2</sup> C: 1<br>1 channel/simplified I <sup>2</sup> C:                                                                 | channel<br>channel<br>): 1 channel/simplified I <sup>2</sup> C<br>channel<br>2 channels | C: 1 channel                               |  |  |  |
|                               | I <sup>2</sup> C bus | 1 channel                                                                                                                                                                                                                                       | 1 channel                                                                                                                                                                                                                                                       | 1 channel                                                                               | 1 channel                                  |  |  |  |
| Data transfer contro          | ller (DTC)           | 30 sources                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                 |                                                                                         | 31 sources                                 |  |  |  |
| Event link controller         | (ELC)                | Event input: 21<br>Event trigger output: 8                                                                                                                                                                                                      | Event input: 21, E                                                                                                                                                                                                                                              | vent trigger output: 9                                                                  | Event input: 22<br>Event trigger output: 9 |  |  |  |
| Vectored interrupt            | Internal             | 24                                                                                                                                                                                                                                              | 24                                                                                                                                                                                                                                                              | 24                                                                                      | 24                                         |  |  |  |
| sources                       | External             | 6                                                                                                                                                                                                                                               | 6                                                                                                                                                                                                                                                               | 6                                                                                       | 7                                          |  |  |  |
| Key interrupt                 |                      | -                                                                                                                                                                                                                                               | —                                                                                                                                                                                                                                                               | —                                                                                       | 4                                          |  |  |  |
| Reset<br>Power-on-reset circu | uit                  | <ul> <li>Internal reset by power-</li> <li>Internal reset by voltage</li> <li>Internal reset by illegal</li> <li>Internal reset by RAM p</li> <li>Internal reset by illegal-</li> </ul>                                                         | Internal reset by watchdog timer     Internal reset by power-on-reset     Internal reset by voltage detector     Internal reset by illegal instruction execution <sup>Note</sup> Internal reset by RAM parity error     Internal reset by illegal-memory access |                                                                                         |                                            |  |  |  |
|                               |                      | • Power-down-reset: $1.51\pm 0.64 \vee (TA = -40 \text{ to } 105 \text{ C})$<br>• Power-down-reset: $1.50\pm 0.04 \vee (TA = -40 \text{ to } +105^{\circ}\text{C})$<br>$1.50\pm 0.06 \vee (TA = -40 \text{ to } +105^{\circ}\text{C})$          |                                                                                                                                                                                                                                                                 |                                                                                         |                                            |  |  |  |
| Voltage detector              |                      | 1.63 V to 4.06 V (14 stage                                                                                                                                                                                                                      | es)                                                                                                                                                                                                                                                             |                                                                                         |                                            |  |  |  |
| On-chip debug funct           | tion                 | Provided                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                 |                                                                                         |                                            |  |  |  |
| Power supply voltag           | е                    | V <sub>DD</sub> = 1.6 to 5.5 V (T <sub>A</sub> = -<br>V <sub>DD</sub> = 2.4 to 5.5 V (T <sub>A</sub> = -                                                                                                                                        | ,                                                                                                                                                                                                                                                               |                                                                                         |                                            |  |  |  |
| Operating ambient t           | emperature           | T <sub>A</sub> = -40 to +85°C (A: Co<br>T <sub>A</sub> = -40 to +105°C (G: In                                                                                                                                                                   |                                                                                                                                                                                                                                                                 | ndustrial applications),                                                                |                                            |  |  |  |

Note

The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution not is issued by emulation with the in-circuit emulator or on-chip debug emulator.



[80-pin, 100-pin products (code flash memory 96 KB to 256 KB)]
 Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

|                      |                                                                                               |                                                                                                                                                                                                                                                                                                                                         | (1/2                                                                  |  |  |
|----------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--|--|
|                      |                                                                                               | 80-pin                                                                                                                                                                                                                                                                                                                                  | 100-pin                                                               |  |  |
|                      | Item                                                                                          | R5F104Mx                                                                                                                                                                                                                                                                                                                                | R5F104Px                                                              |  |  |
|                      |                                                                                               | (x = F to H, J)                                                                                                                                                                                                                                                                                                                         | (x = F  to  H, J)                                                     |  |  |
| Code flash me        | emory (KB)                                                                                    | 96 to 256                                                                                                                                                                                                                                                                                                                               | 96 to 256                                                             |  |  |
| Data flash me        | mory (KB)                                                                                     | 8                                                                                                                                                                                                                                                                                                                                       | 8                                                                     |  |  |
| RAM (KB)             |                                                                                               | 12 to 24 Note                                                                                                                                                                                                                                                                                                                           | 12 to 24 Note                                                         |  |  |
| Address space        | e                                                                                             | 1 MB                                                                                                                                                                                                                                                                                                                                    |                                                                       |  |  |
| Main system<br>clock | High-speed system clock                                                                       | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK)<br>HS (high-speed main) mode: 1 to 20 MHz (VDD = 2.7 to 5.5 V),<br>HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V),<br>LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V),<br>LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V) |                                                                       |  |  |
|                      | High-speed on-chip<br>oscillator clock (fін)                                                  | $p_{D} = 2.7 \text{ to } 5.5 \text{ V}),$<br>$p_{D} = 2.4 \text{ to } 5.5 \text{ V}),$<br>$p_{D} = 1.8 \text{ to } 5.5 \text{ V}),$<br>$p_{D} = 1.6 \text{ to } 5.5 \text{ V})$                                                                                                                                                         |                                                                       |  |  |
| Subsystem clo        | ock                                                                                           | XT1 (crystal) oscillation, external subsystem cl                                                                                                                                                                                                                                                                                        | ock input (EXCLKS) 32.768 kHz                                         |  |  |
| Low-speed on         | -chip oscillator clock                                                                        | lock 15 kHz (TYP.): VDD = 1.6 to 5.5 V                                                                                                                                                                                                                                                                                                  |                                                                       |  |  |
| General-purpo        | ose register                                                                                  | 8 bits $\times$ 32 registers (8 bits $\times$ 8 registers $\times$ 4 bas                                                                                                                                                                                                                                                                | nks)                                                                  |  |  |
| Minimum instr        | ction execution time 0.03125 μs (High-speed on-chip oscillator clock: fiн = 32 MHz operation) |                                                                                                                                                                                                                                                                                                                                         |                                                                       |  |  |
|                      |                                                                                               | 0.05 μs (High-speed system clock: fмx = 20 M                                                                                                                                                                                                                                                                                            | Hz operation)                                                         |  |  |
|                      |                                                                                               | 30.5 μs (Subsystem clock: fsue = 32.768 kHz of                                                                                                                                                                                                                                                                                          | operation)                                                            |  |  |
| Instruction set      |                                                                                               | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits</li> <li>Multiplication and Accumulation (16 bits × 16</li> <li>Rotate, barrel shift, and bit manipulation (Set</li> </ul>                                                         | ), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)<br>bits + 32 bits) |  |  |
| I/O port             | Total                                                                                         | 74                                                                                                                                                                                                                                                                                                                                      | 92                                                                    |  |  |
|                      | CMOS I/O                                                                                      | 64                                                                                                                                                                                                                                                                                                                                      | 82                                                                    |  |  |
|                      | CMOS input                                                                                    | 5                                                                                                                                                                                                                                                                                                                                       | 5                                                                     |  |  |
|                      | CMOS output                                                                                   | 1                                                                                                                                                                                                                                                                                                                                       | 1                                                                     |  |  |
|                      | N-ch open-drain I/O<br>(6 V tolerance)                                                        | 4                                                                                                                                                                                                                                                                                                                                       | 4                                                                     |  |  |
| Timer                | 16-bit timer                                                                                  | 12 channels<br>(TAU: 8 channels, Timer RJ: 1 channel, Timer                                                                                                                                                                                                                                                                             | RD: 2 channels, Timer RG: 1 channel)                                  |  |  |
|                      | Watchdog timer                                                                                | 1 channel                                                                                                                                                                                                                                                                                                                               |                                                                       |  |  |
|                      | Real-time clock<br>(RTC)                                                                      | 1 channel                                                                                                                                                                                                                                                                                                                               |                                                                       |  |  |
|                      | 12-bit interval timer                                                                         | 1 channel                                                                                                                                                                                                                                                                                                                               |                                                                       |  |  |
|                      | Timer output                                                                                  | Timer outputs: 18 channels<br>PWM outputs: 12 channels                                                                                                                                                                                                                                                                                  |                                                                       |  |  |
|                      | RTC output                                                                                    | 1<br>• 1 Hz (subsystem clock: fsuв = 32.768 kHz)                                                                                                                                                                                                                                                                                        |                                                                       |  |  |

Note

In the case of the 24 KB, this is about 23 KB when the self-programming function and data flash function are used (For details, see **CHAPTER 3** in the RL78/G14 User's Manual).

# 2.2 Oscillator Characteristics

# 2.2.1 X1, XT1 characteristics

### $(TA = -40 \text{ to } +85^{\circ}C, 1.6 \text{ V} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

| Resonator                                  | Resonator                               | Conditions                                           | MIN. | TYP.   | MAX.                       | Unit |
|--------------------------------------------|-----------------------------------------|------------------------------------------------------|------|--------|----------------------------|------|
| X1 clock oscillation frequency (fx) Note   | Ceramic resonator/                      | $2.7~V \leq V \text{DD} \leq 5.5~V$                  | 1.0  |        | 20.0<br>16.0<br>8.0<br>4.0 | MHz  |
|                                            | Ceramic resonator/<br>crystal resonator | $2.4 \text{ V} \leq \text{V}_{DD} < 2.7 \text{ V}$   | 1.0  |        | 16.0                       |      |
|                                            |                                         | $1.8~\text{V} \leq \text{V}\text{DD} < 2.4~\text{V}$ | 1.0  |        | 8.0                        |      |
|                                            |                                         | $1.6~\text{V} \leq \text{V}\text{DD} < 1.8~\text{V}$ | 1.0  |        | 4.0                        |      |
| XT1 clock oscillation frequency (fxT) Note | Crystal resonator                       |                                                      | 32   | 32.768 | 35                         | kHz  |

Note Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

- Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.
- Remark When using the X1 oscillator and XT1 oscillator, refer to 5.4 System Clock Oscillator in the RL78/G14 User's Manual.

# 2.2.2 On-chip oscillator characteristics

#### (TA = -40 to +85°C, 1.6 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

| Oscillators                                                 | Parameters | C            | Conditions                                               | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------|------------|--------------|----------------------------------------------------------|------|------|------|------|
| High-speed on-chip oscillator clock frequency<br>Notes 1, 2 | fін        |              |                                                          | 1    |      | 32   | MHz  |
| High-speed on-chip oscillator clock frequency               |            | -20 to +85°C | $1.8~V \leq V\text{DD} \leq 5.5~V$                       | -1.0 |      | +1.0 | %    |
| accuracy                                                    |            |              | $1.6 \text{ V} \le \text{V}_{\text{DD}} < 1.8 \text{ V}$ | -5.0 |      | +5.0 | %    |
|                                                             |            | -40 to -20°C | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 5.5 \text{ V}$ | -1.5 |      | +1.5 | %    |
|                                                             |            |              | $1.6 \text{ V} \le \text{V}_{\text{DD}} < 1.8 \text{ V}$ | -5.5 |      | +5.5 | %    |
| Low-speed on-chip oscillator clock frequency                | fı∟        |              |                                                          |      | 15   |      | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy       |            |              |                                                          | -15  |      | +15  | %    |

Note 1. High-speed on-chip oscillator frequency is selected with bits 0 to 4 of the option byte (000C2H) and bits 0 to 2 of the HOCODIV register.

Note 2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time.



|                     |        |                                                                                                                                                        |                                                                                  |                                                                                                                                                   |       |           | •    |
|---------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------|------|
| Items               | Symbol | Conditions                                                                                                                                             | 3                                                                                | MIN.                                                                                                                                              | TYP.  | MAX.      | Unit |
| Input voltage, high | VIH1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                                                              | 0.8 EVDD0                                                                                                                                         |       | EVDD0     | V    |
|                     | VIH2   | P01, P03, P04, P10, P14 to P17,<br>P30, P43, P44, P50, P53 to P55,                                                                                     | TTL input buffer $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$    | 2.2                                                                                                                                               |       | EVDD0     | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer $3.3 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$     | 2.0                                                                                                                                               |       | EVDD0     | V    |
|                     |        |                                                                                                                                                        | TTL input buffer<br>1.6 V ≤ EVpdo < 3.3 V                                        | 2.0         EVDD           V         1.5         EVDD           0.7 VDD         VDD           0.7 EVDD0         6.0           0.8 VDD         VDD | EVDD0 | V         |      |
|                     | Vінз   | P20 to P27, P150 to P156                                                                                                                               | ·                                                                                | 0.7 Vdd                                                                                                                                           |       | Vdd       | V    |
|                     | VIH4   | P60 to P63                                                                                                                                             | 0.7 EVDD0                                                                        |                                                                                                                                                   | 6.0   | V         |      |
|                     | Vih5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | CLKS, RESET                                                                      | 0.8 Vdd                                                                                                                                           | VDD   | V         |      |
| Input voltage, low  | VIL1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                                                              | 0                                                                                                                                                 |       | 0.2 EVDD0 | V    |
|                     | VIL2   | P01, P03, P04, P10, P14 to P17,<br>P30, P43, P44, P50, P53 to P55,                                                                                     | TTL input buffer<br>$4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | 0                                                                                                                                                 |       | 0.8       | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer $3.3 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$     | 0                                                                                                                                                 |       | 0.5       | V    |
|                     |        |                                                                                                                                                        | TTL input buffer $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}$     | 0                                                                                                                                                 |       | 0.32      | V    |
|                     | VIL3   | P20 to P27, P150 to P156                                                                                                                               |                                                                                  | 0                                                                                                                                                 |       | 0.3 Vdd   | V    |
|                     | VIL4   | P60 to P63                                                                                                                                             |                                                                                  | 0                                                                                                                                                 |       | 0.3 EVDD0 | V    |
| nput voltage, low   | VIL5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | CLKS, RESET                                                                      | 0                                                                                                                                                 |       | 0.2 VDD   | V    |

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(3/5)

Caution The maximum value of VIH of pins P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 is EVDD0, even in the N-ch open-drain mode.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.





### CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)

CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



Remark 1. p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31) Remark 2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)



CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





- Remark 1. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)
- Remark 2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

### (1) I<sup>2</sup>C standard mode

### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

| Parameter                               | Symbol       | Conditions                       |      | HS (high-speed main)<br>mode |      | LS (low-speed main)<br>mode |      | LV (low-voltage main)<br>mode |    |
|-----------------------------------------|--------------|----------------------------------|------|------------------------------|------|-----------------------------|------|-------------------------------|----|
|                                         |              |                                  | MIN. | MAX.                         | MIN. | MAX.                        | MIN. | MAX.                          |    |
| Data setup time (reception)             | tsu: dat     | $2.7~V \leq EV_{DD0} \leq 5.5~V$ | 250  |                              | 250  |                             | 250  |                               | ns |
|                                         |              | $1.8~V \leq EV_{DD0} \leq 5.5~V$ | 250  |                              | 250  |                             | 250  |                               | ns |
|                                         |              | $1.7~V \leq EV_{DD0} \leq 5.5~V$ | 250  |                              | 250  |                             | 250  |                               | ns |
|                                         |              | $1.6~V \leq EV_{DD0} \leq 5.5~V$ | -    | _                            | 250  |                             | 250  |                               | ns |
| Data hold time (transmission)<br>Note 2 | thd: dat     | $2.7~V \leq EV_{DD0} \leq 5.5~V$ | 0    | 3.45                         | 0    | 3.45                        | 0    | 3.45                          | μs |
|                                         |              | $1.8~V \leq EV_{DD0} \leq 5.5~V$ | 0    | 3.45                         | 0    | 3.45                        | 0    | 3.45                          | μs |
|                                         |              | $1.7~V \leq EV_{DD0} \leq 5.5~V$ | 0    | 3.45                         | 0    | 3.45                        | 0    | 3.45                          | μs |
|                                         |              | $1.6~V \leq EV_{DD0} \leq 5.5~V$ | -    | _                            | 0    | 3.45                        | 0    | 3.45                          | μs |
| Setup time of stop condition            | tsu: sto     | $2.7~V \leq EV_{DD0} \leq 5.5~V$ | 4.0  |                              | 4.0  |                             | 4.0  |                               | μs |
|                                         |              | $1.8~V \leq EV_{DD0} \leq 5.5~V$ | 4.0  |                              | 4.0  |                             | 4.0  |                               | μs |
|                                         |              | $1.7~V \leq EV_{DD0} \leq 5.5~V$ | 4.0  |                              | 4.0  |                             | 4.0  |                               | μs |
|                                         |              | $1.6~V \leq EV_{DD0} \leq 5.5~V$ | -    | _                            | 4.0  |                             | 4.0  |                               | μs |
| Bus-free time                           | <b>t</b> BUF | $2.7~V \leq EV_{DD0} \leq 5.5~V$ | 4.7  |                              | 4.7  |                             | 4.7  |                               | μs |
|                                         |              | $1.8~V \leq EV_{DD0} \leq 5.5~V$ | 4.7  |                              | 4.7  |                             | 4.7  |                               | μs |
|                                         |              | $1.7~V \leq EV_{DD0} \leq 5.5~V$ | 4.7  |                              | 4.7  |                             | 4.7  |                               | μs |
|                                         |              | $1.6~V \le EV_{DD0} \le 5.5~V$   | -    | _                            | 4.7  |                             | 4.7  |                               | μs |

Note 1. The first clock pulse is generated after this period when the start/restart condition is detected.

Note 2. The maximum value (MAX.) of the DE DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

- Caution The values in the above table are applied even when bit 2 (PIOR02) in the peripheral I/O redirection register 0 (PIOR0) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.
- **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Standard mode: Cb = 400 pF, Rb = 2.7 k $\Omega$ 



Operation of products rated "G: Industrial applications (TA = -40 to +  $105^{\circ}C$ )" at ambient operating temperatures above  $85^{\circ}C$  differs from that of products rated "A: Consumer applications" and "D: Industrial applications" in the ways listed below.

| Parameter                     | A: Consumer applications, D: Industrial applications         | G: Industrial applications                                   |
|-------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|
| Operating ambient temperature | TA = -40 to +85°C                                            | TA = -40 to +105°C                                           |
| Operating mode                | HS (high-speed main) mode:                                   | HS (high-speed main) mode only:                              |
| Operating voltage range       | 2.7 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 32 MHz                | $2.7~V \leq V_{DD} \leq 5.5~V@1~MHz$ to 32 MHz               |
|                               | 2.4 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 16 MHz                | 2.4 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 16 MHz                |
|                               | LS (low-speed main) mode:                                    |                                                              |
|                               | 1.8 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 8 MHz                 |                                                              |
|                               | LV (low-voltage main) mode:                                  |                                                              |
|                               | 1.6 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 4 MHz                 |                                                              |
| High-speed on-chip oscillator | $1.8 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ : | $2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ : |
| clock accuracy                | ±1.0% @ TA = -20 to +85°C                                    | ±2.0% @ TA = +85 to +105°C                                   |
|                               | ±1.5% @ TA = -40 to -20°C                                    | ±1.0% @ TA = -20 to +85°C                                    |
|                               | $1.6 \text{ V} \le \text{V}_{\text{DD}} < 1.8 \text{ V}$ :   | ±1.5% @ TA = -40 to -20°C                                    |
|                               | ±5.0% @ TA = -20 to +85°C                                    |                                                              |
|                               | ±5.5% @ TA = -40 to -20°C                                    |                                                              |
| Serial array unit             | UART                                                         | UART                                                         |
|                               | CSI: fcLk/2 (16 Mbps supported), fcLk/4                      | CSI: fclk/4                                                  |
|                               | Simplified I <sup>2</sup> C communication                    | Simplified I <sup>2</sup> C communication                    |
| IICA                          | Standard mode                                                | Standard mode                                                |
|                               | Fast mode                                                    | Fast mode                                                    |
|                               | Fast mode plus                                               |                                                              |
| Voltage detector              | • Rising: 1.67 V to 4.06 V (14 stages)                       | • Rising: 2.61 V to 4.06 V (8 stages)                        |
|                               | • Falling: 1.63 V to 3.98 V (14 stages)                      | • Falling: 2.55 V to 3.98 V (8 stages)                       |

**Remark** The electrical characteristics of products rated "G: Industrial applications (TA = -40 to + 105°C)" at ambient operating temperatures above 85°C differ from those of products rated "A: Consumer applications" and "D: Industrial applications". For details, refer to **3.1** to **3.10**.



## 3.3 DC Characteristics

### 3.3.1 Pin characteristics

### $(TA = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le EVDD0 = EVDD1 \le VDD \le 5.5 \text{ V}, \text{ VSS} = EVSS0 = EVSS1 = 0 \text{ V})$

| Items                       | Symbol      | Conditions                                                                                                                                                                  |                                                              | MIN. | TYP. | MAX.           | Unit |
|-----------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------|------|----------------|------|
| Output current, high Note 1 | lote 1 IOH1 | Per pin for P00 to P06,<br>P10 to P17, P30, P31,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147 | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ |      |      | -3.0<br>Note 2 | mA   |
|                             |             | Total of P00 to P04, P40 to P47,                                                                                                                                            | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ |      |      | -30.0          | mA   |
|                             |             | 102, P120, P130, P140 to P145<br>When duty ≤ 70% <sup>Note 3</sup> )<br>Dtal of P05, P06, P10 to P17,                                                                       | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 4.0 \text{ V}$ |      |      | -10.0          | mA   |
|                             |             | (When duty $\leq 70\%$ Note 3)                                                                                                                                              | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$   |      |      | -5.0           | mA   |
|                             |             | Total of P05, P06, P10 to P17,                                                                                                                                              | $4.0~V \le EV_{DD0} \le 5.5~V$                               |      |      | -30.0          | mA   |
|                             |             | P30, P31, P50 to P57,                                                                                                                                                       | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 4.0 \text{ V}$ |      |      | -19.0          | mA   |
|                             |             | P64 to P67, P70 to P77,<br>P80 to P87, P100, P101, P110,<br>P111, P146, P147<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                        | 2.4 V ≤ EVDD0 < 2.7 V                                        |      |      | -10.0          | mA   |
|                             |             | Total of all pins (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                 | $2.4 \text{ V} \leq \text{EVDD0} \leq 5.5 \text{ V}$         |      |      | -60.0          | mA   |
|                             | Іон2        | Per pin for P20 to P27,<br>P150 to P156                                                                                                                                     | $2.4 \text{ V} \le \text{VDD} \le 5.5 \text{ V}$             |      |      | -0.1<br>Note 2 | mA   |
|                             |             | Total of all pins (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                 | $2.4~V \le V \text{DD} \le 5.5~V$                            |      |      | -1.5           | mA   |

Note 1. Value of current at which the device operation is guaranteed even if the current flows from the EVDD0, EVDD1, VDD pins to an output pin.

Note 2. Do not exceed the total current value.

**Note 3.** Specification under conditions where the duty factor  $\leq$  70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

- Total output current of pins = (IOH × 0.7)/(n × 0.01)
- <Example> Where n = 80% and IOH = -10.0 mA Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

Caution P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 do not output high level in N-ch open-drain mode.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



| Items               | Symbol | Conditions                                                                                                                                             | 3                                                                                | MIN.                                                           | TYP.                                                                                                                                                                                                                                                                                                                                                                                                                            | MAX.      | Unit |
|---------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|
| Input voltage, high | VIH1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                                                              | 0.8 EVDD0                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                 | EVDD0     | V    |
|                     | VIH2   | P01, P03, P04, P10, P14 to P17,<br>P30, P43, P44, P50, P53 to P55,                                                                                     | TTL input buffer<br>$4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | 2.2                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                 | EVDD0     | V    |
|                     |        |                                                                                                                                                        | TTL input buffer $3.3 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$      | 2.0                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                 | EVDD0     | V    |
|                     |        |                                                                                                                                                        | TTL input buffer<br>2.4 V ≤ EV <sub>DD0</sub> < 3.3 V                            | 1.5                                                            | EVDD0         EVDD0           EVDD0         EVDD0           EVDD0         EVDD0           EVDD0         EVDD0           EVDD0         EVDD0           D         VDD           D         FOU           D         FOU           D         FOU           D         FOU           FOU         FOU           FOU         FOU           FOU         FOU           FOU         FOU           FOU         FOU           FOU         FOU | EVDD0     | V    |
|                     | VIH3   | P20 to P27, P150 to P156                                                                                                                               |                                                                                  | 0.7 Vdd                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                 | Vdd       | V    |
|                     | VIH4   | P60 to P63                                                                                                                                             |                                                                                  | 0.7 EVDD0                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6.0       | V    |
|                     | VIH5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | CLKS, RESET                                                                      | 0.8 Vdd                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                 | VDD       | V    |
| Input voltage, low  | VIL1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                                                              | 0.7 EVDD0         6.0           ET         0.8 VDD         VDD | V                                                                                                                                                                                                                                                                                                                                                                                                                               |           |      |
| nput voltage, low   | VIL2   | P01, P03, P04, P10, P14 to P17,<br>P30, P43, P44, P50, P53 to P55,                                                                                     | TTL input buffer<br>$4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | 0                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0.8       | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer $3.3 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$      | 0                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0.5       | V    |
|                     |        |                                                                                                                                                        | TTL input buffer $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}$     | 0                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0.32      | V    |
|                     | VIL3   | P20 to P27, P150 to P156                                                                                                                               |                                                                                  | 0                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0.3 Vdd   | V    |
|                     | VIL4   | P60 to P63                                                                                                                                             |                                                                                  | 0                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0.3 EVDD0 | V    |
| ηput voltage, low   | VIL5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | CLKS, RESET                                                                      | 0                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0.2 VDD   | V    |

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

(3/5)

The maximum value of VIH of pins P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 is EVDD0, even in the N-ch open-drain mode.

Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. Remark

Caution



- Note 1. Total current flowing into VDD and EVDD0, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0 or Vss, EVss0. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 3.** When high-speed system clock and subsystem clock are stopped.
- **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- **Note 5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{@}1 \text{ MHz}$  to 32 MHz
  - 2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz
- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fin: High-speed on-chip oscillator clock frequency (32 MHz max.)
- **Remark 4.** fsuB: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C



### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode)

| (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 $\approx$ | = 0 V) |
|--------------------------------------------------------------------------------------------------------|--------|
|                                                                                                        | -••,   |

(1/2)

| Parameter                 | Symbol | Conditions                                                                                                                                                                                                                | HS (high-spe | eed main) mode | Unit |  |
|---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------|------|--|
|                           |        |                                                                                                                                                                                                                           | MIN.         | MAX.           |      |  |
| SCLr clock frequency      | fsc∟   |                                                                                                                                                                                                                           |              | 400 Note 1     | kHz  |  |
|                           |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                                                          |              | 400 Note 1     | kHz  |  |
|                           |        |                                                                                                                                                                                                                           |              | 100 Note 1     | kHz  |  |
|                           |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                                                         |              | 100 Note 1     | kHz  |  |
|                           |        | $\label{eq:2.4} \begin{array}{l} 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$                                                          |              | 100 Note 1     | kHz  |  |
| Hold time when SCLr = "L" | t∟ow   |                                                                                                                                                                                                                           | 1200         |                | ns   |  |
|                           |        | $\label{eq:2.7} \begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                                  | 1200         |                | ns   |  |
|                           |        |                                                                                                                                                                                                                           | 4600         |                | ns   |  |
|                           |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_{b} \leq 2.7 \; V, \\ C_{b} = 100 \; pF, \; R_{b} = 2.7 \; k\Omega \end{array}$                                                                   | 4600         |                | ns   |  |
|                           |        | $\label{eq:2.4} \begin{array}{l} 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$                                                          | 4650         |                | ns   |  |
| Hold time when SCLr = "H" | tнigн  |                                                                                                                                                                                                                           | 620          |                | ns   |  |
|                           |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                                                          | 500          |                | ns   |  |
|                           |        |                                                                                                                                                                                                                           | 2700         |                | ns   |  |
|                           |        | $\label{eq:VDD} \begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                                                 | 2400         |                | ns   |  |
|                           |        | $\begin{array}{l} 2.4 \; V \leq {\sf EV}_{{\sf DD0}} < 3.3 \; {\sf V}, \\ 1.6 \; V \leq {\sf V}_{{\sf b}} \leq 2.0 \; {\sf V}, \\ C_{{\sf b}} = 100 \; {\sf pF}, \; {\sf R}_{{\sf b}} = 5.5 \; {\sf k}\Omega \end{array}$ | 1830         |                | ns   |  |



## 3.5.2 Serial interface IICA

#### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                            | Symbol       | Conditions                  | HS     | HS (high-speed main) mod |      | mode | e Unit |  |
|--------------------------------------|--------------|-----------------------------|--------|--------------------------|------|------|--------|--|
|                                      |              |                             | Standa | rd mode                  | Fast | mode |        |  |
|                                      |              |                             | MIN.   | MAX.                     | MIN. | MAX. |        |  |
| SCLA0 clock frequency                | fscL         | Fast mode: fcLk ≥ 3.5 MHz   | —      | —                        | 0    | 400  | kHz    |  |
|                                      |              | Standard mode: fcLK ≥ 1 MHz | 0      | 100                      | —    | —    | kHz    |  |
| Setup time of restart condition      | tsu: STA     |                             | 4.7    |                          | 0.6  |      | μs     |  |
| Hold time Note 1                     | thd: STA     |                             | 4.0    |                          | 0.6  |      | μs     |  |
| Hold time when SCLA0 = "L"           | t∟ow         |                             | 4.7    |                          | 1.3  |      | μs     |  |
| Hold time when SCLA0 = "H"           | tніgн        |                             | 4.0    |                          | 0.6  |      | μs     |  |
| Data setup time (reception)          | tsu: dat     |                             | 250    |                          | 100  |      | ns     |  |
| Data hold time (transmission) Note 2 | thd: dat     |                             | 0      | 3.45                     | 0    | 0.9  | μs     |  |
| Setup time of stop condition         | tsu: sto     |                             | 4.0    |                          | 0.6  |      | μs     |  |
| Bus-free time                        | <b>t</b> BUF |                             | 4.7    |                          | 1.3  |      | μs     |  |

Note 1. The first clock pulse is generated after this period when the start/restart condition is detected.

Note 2. The maximum value (MAX.) of the DE DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

Caution The values in the above table are applied even when bit 2 (PIOR02) in the peripheral I/O redirection register 0 (PIOR0) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.

**Remark** The maximum value of C<sub>b</sub> (communication line capacitance) and the value of R<sub>b</sub> (communication line pull-up resistor) at that time in each mode are as follows.

Standard mode: $C_b = 400 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ Fast mode: $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 

#### **IICA** serial transfer timing



**Remark** n = 0, 1



## 3.6 Analog Characteristics

### 3.6.1 A/D converter characteristics

#### Classification of A/D converter characteristics

| Reference Voltage<br>Input channel                              | Reference voltage (+) = AVREFP<br>Reference voltage (-) = AVREFM | Reference voltage (+) = V <sub>DD</sub><br>Reference voltage (-) = V <sub>SS</sub> | Reference voltage (+) = V <sub>BGR</sub><br>Reference voltage (-)= AV <sub>REFM</sub> |
|-----------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| ANI0 to ANI14                                                   | Refer to 3.6.1 (1).                                              | Refer to 3.6.1 (3).                                                                | Refer to 3.6.1 (4).                                                                   |
| ANI16 to ANI20                                                  | Refer to 3.6.1 (2).                                              |                                                                                    |                                                                                       |
| Internal reference voltage<br>Temperature sensor output voltage | Refer to <b>3.6.1 (1)</b> .                                      |                                                                                    | _                                                                                     |

(1) When reference voltage (+) = AVREFP/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage

(TA = -40 to +105°C, 2.4 V  $\leq$  AVREFP  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                           | Symbol | Conditions                                                                                               | MIN.                                                            | TYP.   | MAX.                       | Unit   |      |
|-------------------------------------|--------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------|----------------------------|--------|------|
| Resolution                          | RES    |                                                                                                          |                                                                 |        |                            | 10     | bit  |
| Overall error Note 1                | AINL   | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                                         | $2.4~V \leq AV_{REFP} \leq 5.5~V$                               |        | 1.2                        | ±3.5   | LSB  |
| Conversion time                     | tCONV  | 10-bit resolution                                                                                        | $3.6~V \le V_{DD} \le 5.5~V$                                    | 2.125  |                            | 39     | μs   |
|                                     |        | Target pin: ANI2 to ANI14                                                                                | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$    | 3.1875 |                            | 39     | μs   |
|                                     |        |                                                                                                          | $2.4~V \le V_{DD} \le 5.5~V$                                    | 17     |                            | 39     | μs   |
|                                     |        | Target nin: Internal reference voltage                                                                   | $3.6~V \le V_{DD} \le 5.5~V$                                    | 2.375  |                            | 39     | μs   |
|                                     |        |                                                                                                          | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$    | 3.5625 |                            | 39     | μs   |
|                                     |        | age (HS (high-speed main) mode)                                                                          | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$                           | 17     |                            | 39     | μs   |
| Zero-scale error Notes 1, 2         | Ezs    | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                                         | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$ |        |                            | ±0.25  | %FSR |
| Full-scale error Notes 1, 2         | Efs    | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                                         | $2.4~V \leq AV_{REFP} \leq 5.5~V$                               |        |                            | ±0.25  | %FSR |
| Integral linearity error Note 1     | ILE    | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                                         | $2.4~V \le AV_{REFP} \le 5.5~V$                                 |        |                            | ±2.5   | LSB  |
| Differential linearity error Note 1 | DLE    | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                                         | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$ |        |                            | ±1.5   | LSB  |
| Analog input voltage                |        | ANI2 to ANI14                                                                                            |                                                                 |        |                            | AVREFP | V    |
|                                     |        | Internal reference voltage output (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-speed main) mode)             |                                                                 |        | V <sub>BGR</sub> Note 4    |        | V    |
|                                     |        | Temperature sensor output voltage (2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, HS (high-speed main) mode) |                                                                 |        | V <sub>TMPS25</sub> Note 4 |        |      |

**Note 1.** Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (%FSR) to the full-scale value.

 Note 3.
 When AVREFP < VDD, the MAX. values are as follows.</th>

 Overall error:
 Add ±1.0 LSB to the MAX. value when AVREFP = VDD.

 Zero-scale error/Full-scale error:
 Add ±0.05%FSR to the MAX. value when AVREFP = VDD.

 Integral linearity error/ Differential linearity error:
 Add ±0.5 LSB to the MAX. value when AVREFP = VDD.

 Note 4.
 Refer to 3.6.2 Temperature sensor characteristics/internal reference voltage characteristic.



| Parameter         | Symbol | Conditions                                           |                              |      | TYP. | MAX. | Unit |
|-------------------|--------|------------------------------------------------------|------------------------------|------|------|------|------|
| Voltage detection | VLVDD0 | VPOC2, VPOC1, VPOC0 = 0, 1, 1, falling reset voltage |                              |      | 2.75 | 2.86 | V    |
| threshold         | VLVDD1 | LVIS1, LVIS0 = 1, 0 Rising release reset voltage     |                              | 2.81 | 2.92 | 3.03 | V    |
|                   |        |                                                      | Falling interrupt voltage    | 2.75 | 2.86 | 2.97 | V    |
|                   | VLVDD2 | LVIS1, LVIS0 = 0, 1                                  | Rising release reset voltage | 2.90 | 3.02 | 3.14 | V    |
|                   |        |                                                      | Falling interrupt voltage    | 2.85 | 2.96 | 3.07 | V    |
|                   | VLVDD3 | LVIS1, LVIS0 = 0, 0                                  | Rising release reset voltage | 3.90 | 4.06 | 4.22 | V    |
|                   |        |                                                      | Falling interrupt voltage    | 3.83 | 3.98 | 4.13 | V    |

# (2) Interrupt & Reset Mode

(TA = -40 to +105°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, VSS = 0 V)

# 3.6.7 Power supply voltage rising slope characteristics

### (TA = -40 to +105°C, Vss = 0 V)

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until VDD reaches the operating voltage range shown in 3.4 AC Characteristics.



R5F104LCAFB, R5F104LDAFB, R5F104LEAFB, R5F104LFAFB, R5F104LGAFB, R5F104LHAFB, R5F104LJAFB

R5F104LCDFB, R5F104LDDFB, R5F104LEDFB, R5F104LFDFB, R5F104LGDFB, R5F104LHDFB, R5F104LJDFB

R5F104LCGFB, R5F104LDGFB, R5F104LEGFB, R5F104LFGFB, R5F104LGGFB, R5F104LHGFB, R5F104LJGFB

| JEITA Package Code   | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|----------------------|--------------|----------------|-----------------|
| P-LFQFP64-10x10-0.50 | PLQP0064KF-A | P64GB-50-UEU-2 | 0.35            |



Each lead centerline is located within 0.08 mm of its true position at maximum material condition.

©2012 Renesas Electronics Corporation. All rights reserved.

