

#### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

 $\times \square$ 

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 26                                                                              |
| Program Memory Size        | 128KB (128K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 16K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 8x8/10b; D/A 2x8b                                                           |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 36-WFLGA                                                                        |
| Supplier Device Package    | 36-WFLGA (4x4)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104cgala-u0 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.3.2 32-pin products

• 32-pin plastic HWQFN (5 × 5 mm, 0.5 mm pitch)



Note Mounted on the 96 KB or more code flash memory products.

#### Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1 $\mu\text{F}).$

- Remark 1. For pin identification, see 1.4 Pin Identification.
- **Remark 2.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).
- Remark 3. It is recommended to connect an exposed die pad to Vss.



# 1.3.3 36-pin products

• 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch)



| Bottom View |   |   |   |   |           |  |  |  |  |
|-------------|---|---|---|---|-----------|--|--|--|--|
|             | 0 | 0 | 0 | 0 |           |  |  |  |  |
| 0           | 0 | Ο | 0 | 0 | 0         |  |  |  |  |
| 0           | 0 | Ο | 0 | 0 | 0         |  |  |  |  |
| 0           | Ο | 0 | Ο | Ο | 0         |  |  |  |  |
| 0           | Ο | 0 | Ο | Ο | 0         |  |  |  |  |
|             | 0 | 0 | 0 | 0 | $\square$ |  |  |  |  |
| F           | Е | D | С | В | А         |  |  |  |  |

|   | А                                                                | В                                                                      | С                                                    | D                                            | Е                                     | F                                    |   |
|---|------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------|---------------------------------------|--------------------------------------|---|
| 6 | P60/SCLA0                                                        | Vdd                                                                    | P121/X1                                              | P122/X2/EXCLK                                | P137/INTP0                            | P40/TOOL0                            | 6 |
| 5 | P62/SSI00                                                        | P61/SDAA0                                                              | Vss                                                  | REGC                                         | RESET                                 | P120/ANI19/<br>VCOUT0 Note           | 5 |
| 4 | P72/SO21                                                         | P71/SI21/<br>SDA21                                                     | P14/RxD2/SI20/<br>SDA20/TRDIOD0/<br>(SCLA0)          | P31/TI03/TO03/<br>INTP4/PCLBUZ0/<br>(TRJIO0) | P00/TI00/TxD1/<br>TRGCLKA/<br>(TRJO0) | P01/TO00/<br>RxD1/TRGCLKB/<br>TRJIO0 | 4 |
| 3 | P50/INTP1/<br>SI00/RxD0/<br>TOOLRxD/<br>SDA00/TRGIOA/<br>(TRJO0) | P70/SCK21/<br>SCL21                                                    | P15/PCLBUZ1/<br>SCK20/SCL20/<br>TRDIOB0/<br>(SDAA0)  | P22/ANI2/<br>ANO0 <sup>Note</sup>            | P20/ANI0/<br>AVREFP                   | P21/ANI1/<br>AVREFM                  | 3 |
| 2 | P30/INTP3/<br>SCK00/SCL00/<br>TRJO0                              | P16/TI01/TO01/<br>INTP5/TRDIOC0/<br>IVREF0 <sup>Note</sup> /<br>(RXD0) | P12/SO11/<br>TRDIOB1/<br>IVREF1 <sup>Note</sup>      | P11/SI11/<br>SDA11/<br>TRDIOC1               | P24/ANI4                              | P23/ANI3/<br>ANO1 <sup>Note</sup>    | 2 |
| 1 | P51/INTP2/<br>SO00/TxD0/<br>TOOLTxD/<br>TRGIOB                   | P17/TI02/TO02/<br>TRDIOA0/<br>TRDCLK/<br>IVCMP0 Note/<br>(TXD0)        | P13/TxD2/<br>SO20/TRDIOA1/<br>IVCMP1 <sup>Note</sup> | P10/SCK11/<br>SCL11/<br>TRDIOD1              | P147/ANI18/<br>VCOUT1 <sup>Note</sup> | P25/ANI5                             | 1 |
|   | A                                                                | B                                                                      | С                                                    | D                                            | E                                     | F                                    |   |

Note Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

**Remark 2.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

RENESAS



**Note 1.** Mounted on the 96 KB or more code flash memory products.

Note 2. Mounted on the 384 KB or more code flash memory products.

- Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).
- Remark 1. For pin identification, see 1.4 Pin Identification.
- **Remark 2.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).
- Remark 3. It is recommended to connect an exposed die pad to Vss.



- Note 1. Total current flowing into VDD, EVDDD, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDD, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 3. When high-speed system clock and subsystem clock are stopped.
- **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}_{\text{@1}} \text{ MHz to } 32 \text{ MHz}$ 

2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz

LS (low-speed main) mode:  $$1.8~V \le V \mbox{DD} \le 5.5~V \ensuremath{\textcircled{@}1}$  MHz to 8 MHz

LV (low-voltage main) mode:  $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{@}1 \text{ MHz}$  to 4 MHz

- Remark 1. fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
- **Remark 3.** fin: High-speed on-chip oscillator clock frequency (32 MHz max.)
- **Remark 4.** fsuB: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C



- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 4.** When high-speed system clock and subsystem clock are stopped.
- **Note 5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.
  - HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{@}1 \text{ MHz}$  to 32 MHz
    - 2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz
  - LS (low-speed main) mode:  $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ @1 MHz to 8 MHz
  - LV (low-voltage main) mode:  $1.6 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ @1 MHz to 4 MHz
- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.)
- **Remark 3.** file: High-speed on-chip oscillator clock frequency (32 MHz max.)
- **Remark 4.** fsuB: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C



| Parameter   | Symbol |           |                        | Conditions                                   |                      | MIN. | TYP. | MAX.  | Unit |
|-------------|--------|-----------|------------------------|----------------------------------------------|----------------------|------|------|-------|------|
| Supply cur- | IDD2   | HALT mode | HS (high-speed main)   | fносо = 64 MHz,                              | VDD = 5.0 V          |      | 0.93 | 3.32  | mA   |
| rent Note 1 | Note 2 |           | mode Note 7            | fiн = 32 MHz <sup>Note 4</sup>               | VDD = 3.0 V          |      | 0.93 | 3.32  |      |
|             |        |           |                        | fносо = 32 MHz,                              | VDD = 5.0 V          |      | 0.5  | 2.63  | 1    |
|             |        |           |                        | fiн = 32 MHz <sup>Note 4</sup>               | VDD = 3.0 V          |      | 0.5  | 2.63  | 1    |
|             |        |           |                        | fносо = 48 MHz,                              | VDD = 5.0 V          |      | 0.72 | 2.60  | 1    |
|             |        |           |                        | fiH = 24 MHz Note 4                          | VDD = 3.0 V          |      | 0.72 | 2.60  | 1    |
|             |        |           |                        | fносо = 24 MHz,                              | VDD = 5.0 V          |      | 0.42 | 2.03  | 1    |
|             |        |           |                        | fiн = 24 MHz Note 4                          | VDD = 3.0 V          |      | 0.42 | 2.03  | 1    |
|             |        |           |                        | fносо = 16 MHz,                              | VDD = 5.0 V          |      | 0.39 | 1.50  |      |
|             |        |           |                        | fiн = 16 MHz <sup>Note 4</sup>               | VDD = 3.0 V          |      | 0.39 | 1.50  | 1    |
|             |        |           | LS (low-speed main)    | fносо = 8 MHz,                               | VDD = 3.0 V          |      | 270  | 800   | μA   |
|             |        |           | mode Note 7            | fiH = 8 MHz Note 4                           | VDD = 2.0 V          |      | 270  | 800   | 1    |
|             |        |           | LV (low-voltage main)  | fносо = 4 MHz,                               | VDD = 3.0 V          |      | 450  | 755   | μA   |
|             |        |           | mode Note 7            | fiH = 4 MHz Note 4                           | VDD = 2.0 V          |      | 450  | 755   | 1    |
|             |        |           | HS (high-speed main)   | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input    |      | 0.31 | 1.69  | mA   |
|             |        |           | mode Note 7            | VDD = 5.0 V                                  | Resonator connection |      | 0.41 | 1.91  | 1    |
|             |        |           |                        | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input    |      | 0.31 | 1.69  | 1    |
|             |        |           |                        | VDD = 3.0 V                                  | Resonator connection |      | 0.41 | 1.91  | 1    |
|             |        |           |                        | f <sub>MX</sub> = 10 MHz <sup>Note 3</sup> , | Square wave input    |      | 0.21 | 0.94  | 1    |
|             |        |           |                        | VDD = 5.0 V                                  | Resonator connection |      | 0.26 | 1.02  | 1    |
|             |        |           |                        | f <sub>MX</sub> = 10 MHz <sup>Note 3</sup> , | Square wave input    |      | 0.21 | 0.94  | 1    |
|             |        |           |                        | VDD = 3.0 V                                  | Resonator connection |      | 0.26 | 1.02  | 1    |
|             |        |           | LS (low-speed main)    | f <sub>MX</sub> = 8 MHz <sup>Note 3</sup> ,  | Square wave input    |      | 110  | 610   | μA   |
|             |        |           | mode Note 7            | VDD = 3.0 V                                  | Resonator connection |      | 150  | 660   | 1    |
|             |        |           |                        | f <sub>MX</sub> = 8 MHz Note 3,              | Square wave input    |      | 110  | 610   | 1    |
|             |        |           |                        | VDD = 2.0 V                                  | Resonator connection |      | 150  | 660   | 1    |
|             |        |           | Subsystem clock oper-  | fsub = 32.768 kHz Note 5,                    | Square wave input    |      | 0.31 |       | μA   |
|             |        |           | ation                  | TA = -40°C                                   | Resonator connection |      | 0.50 |       | 1    |
|             |        |           |                        | fsub = 32.768 kHz Note 5,                    | Square wave input    |      | 0.38 | 0.76  | 1    |
|             |        |           |                        | TA = +25°C                                   | Resonator connection |      | 0.57 | 0.95  | 1    |
|             |        |           |                        | fsue = 32.768 kHz Note 5,                    | Square wave input    |      | 0.47 | 3.59  | 1    |
|             |        |           |                        | TA = +50°C                                   | Resonator connection |      | 0.70 | 3.78  | 1    |
|             |        |           |                        | fsub = 32.768 kHz Note 5,                    | Square wave input    |      | 0.80 | 6.20  | 1    |
|             |        |           |                        | TA = +70°C                                   | Resonator connection |      | 1.00 | 6.39  | 1    |
|             |        |           |                        | fsub = 32.768 kHz Note 5,                    | Square wave input    |      | 1.65 | 10.56 | 1    |
|             |        |           |                        | TA = +85°C                                   | Resonator connection |      | 1.84 | 10.75 | 1    |
|             | IDD3   | STOP mode | TA = -40°C             |                                              |                      |      | 0.19 |       | μA   |
|             | Note 6 | Note 8    | TA = +25°C             |                                              |                      |      | 0.30 | 0.59  | 1    |
|             |        |           | T <sub>A</sub> = +50°C |                                              |                      |      | 0.41 | 3.42  | 1    |
|             |        |           | TA = +70°C             |                                              |                      |      | 0.80 | 6.03  | 1    |
|             |        |           | TA = +85°C             |                                              |                      |      | 1.53 | 10.39 | 1    |

# (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products

(Notes and Remarks are listed on the next page.)

AC Timing Test Points



External System Clock Timing



TI/TO Timing





TRDIOC0, TRDIOC1, TRDIOD0, TRDIOD1, TRGIOA, TRGIOB



| Description      | 0      | Conditions HS (high-speed main) LS (low-speed main) LV (low-voltage main) |                                                                |                       |      |              |      |              | 11.2    |      |
|------------------|--------|---------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------|------|--------------|------|--------------|---------|------|
| Parameter        | Symbol | Conditions                                                                |                                                                | HS (high-spee<br>mode | ,    |              | mode |              | e main) | Unit |
|                  |        |                                                                           |                                                                | MIN.                  | MAX. | MIN.         | MAX. | MIN.         | MAX.    |      |
| SSI00 setup time | tssik  | DAPmn = 0                                                                 | $2.7~V \leq EV_{DD0} \leq 5.5~V$                               | 120                   |      | 120          |      | 120          |         | ns   |
|                  |        |                                                                           | $1.8~V \leq EV_{DD0} \leq 5.5~V$                               | 200                   |      | 200          |      | 200          |         | ns   |
|                  |        |                                                                           | $1.7~V \leq EV_{DD0} \leq 5.5~V$                               | 400                   |      | 400          |      | 400          |         | ns   |
|                  |        |                                                                           | $1.6~V \leq EV_{DD0} \leq 5.5~V$                               | —                     |      | 400          |      | 400          |         | ns   |
|                  |        | DAPmn = 1                                                                 | $2.7~V \leq EV_{DD0} \leq 5.5~V$                               | 1/fмск + 120          |      | 1/fмск + 120 |      | 1/fмск + 120 |         | ns   |
|                  |        |                                                                           | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 1/fмск + 200          |      | 1/fмск + 200 |      | 1/fмск + 200 |         | ns   |
|                  |        |                                                                           | $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 1/fмск + 400          |      | 1/fмск + 400 |      | 1/fмск + 400 |         | ns   |
|                  |        |                                                                           | $1.6~V \leq EV_{DD0} \leq 5.5~V$                               | —                     |      | 1/fмск + 400 |      | 1/fмск + 400 |         | ns   |
| SSI00 hold time  | tĸssi  | DAPmn = 0                                                                 | $2.7~V \leq EV_{DD0} \leq 5.5~V$                               | 1/fмск + 120          |      | 1/fмск + 120 |      | 1/fмск + 120 |         | ns   |
|                  |        |                                                                           | $1.8~V \leq EV_{DD0} \leq 5.5~V$                               | 1/fмск + 200          |      | 1/fмск + 200 |      | 1/fмск + 200 |         | ns   |
|                  |        |                                                                           | $1.7~V \leq EV_{DD0} \leq 5.5~V$                               | 1/fмск + 400          |      | 1/fмск + 400 |      | 1/fмск + 400 |         | ns   |
|                  |        |                                                                           | $1.6~V \leq EV_{DD0} \leq 5.5~V$                               | —                     |      | 1/fмск + 400 |      | 1/fмск + 400 |         | ns   |
|                  |        | DAPmn = 1                                                                 | $2.7~V \leq EV_{DD0} \leq 5.5~V$                               | 120                   |      | 120          |      | 120          |         | ns   |
|                  |        |                                                                           | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 200                   |      | 200          |      | 200          |         | ns   |
|                  |        |                                                                           | $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 400                   |      | 400          |      | 400          |         | ns   |
|                  |        |                                                                           | 1.6 V ≤ EVDD0 ≤ 5.5 V                                          | —                     |      | 400          |      | 400          |         | ns   |

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

**Remark** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM number (g = 3, 5)

## CSI mode connection diagram (during communication at same potential)



CSI mode connection diagram (during communication at same potential) (Slave Transmission of slave select input function (CSI00))



**Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31) **Remark 2.** m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)



| Parameter                    | Symbol | Conditions                                                                                                                                                                                   |      | speed main)<br>ode |      | peed main)<br>ode | •    | oltage main)<br>iode | Unit |
|------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|-------------------|------|----------------------|------|
|                              |        |                                                                                                                                                                                              | MIN. | MAX.               | MIN. | MAX.              | MIN. | MAX.                 |      |
| SCLr clock frequency         | fscL   | $\begin{array}{l} 2.7 \ \text{V} \leq E V_{\text{DD0}} \leq 5.5 \ \text{V}, \\ \text{C}_{\text{b}} = 50 \ \text{pF}, \ \text{R}_{\text{b}} = 2.7 \ \text{k}\Omega \end{array}$               |      | 1000 Note 1        |      | 400 Note 1        |      | 400 Note 1           | kHz  |
|                              |        | $\label{eq:loss} \begin{array}{l} 1.8 \mbox{ V} \leq EV_{\mbox{DD0}} \leq 5.5 \mbox{ V}, \\ C_{\mbox{b}} = 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} = 3  k\Omega \end{array}$                    |      | 400 Note 1         |      | 400 Note 1        |      | 400 Note 1           | kHz  |
|                              |        | $\begin{array}{l} 1.8 \text{ V} \leq EV_{\text{DD0}} < 2.7 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5 \text{ k}\Omega \end{array}$                                |      | 300 Note 1         |      | 300 Note 1        |      | 300 Note 1           | kHz  |
|                              |        | $\label{eq:bound} \begin{array}{l} 1.7 \mbox{ V} \leq EV_{\mbox{DD0}} < 1.8 \mbox{ V}, \\ C_{\mbox{b}} = 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} = 5  k\Omega \end{array}$                      |      | 250 Note 1         |      | 250 Note 1        |      | 250 Note 1           | kHz  |
|                              |        | $\label{eq:bound} \begin{array}{l} 1.6 \mbox{ V} \leq EV_{\mbox{DD0}} < 1.8 \mbox{ V}, \\ C_{\mbox{b}} = 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} = 5  k\Omega \end{array}$                      |      | -                  |      | 250 Note 1        |      | 250 Note 1           | kHz  |
| Hold time<br>when SCLr = "L" | tLOW   | $\begin{array}{l} 2.7 \ \text{V} \leq E V_{\text{DD0}} \leq 5.5 \ \text{V}, \\ \text{C}_{\text{b}} = 50 \ \text{pF}, \ \text{R}_{\text{b}} = 2.7 \ \text{k}\Omega \end{array}$               | 475  |                    | 1150 |                   | 1150 |                      | ns   |
|                              |        | $\begin{array}{l} 1.8 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}, \\ \text{C}_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 3 \text{ k}\Omega \end{array}$                      | 1150 |                    | 1150 |                   | 1150 |                      | ns   |
|                              |        | $\label{eq:bound} \begin{array}{l} 1.8 \mbox{ V} \leq EV_{\mbox{DD0}} < 2.7 \mbox{ V}, \\ C_{\mbox{b}} = 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} = 5  k\Omega \end{array}$                      | 1550 |                    | 1550 |                   | 1550 |                      | ns   |
|                              |        | $\label{eq:bound} \begin{array}{l} 1.7 \mbox{ V} \leq EV_{\mbox{DD0}} < 1.8 \mbox{ V}, \\ C_{\mbox{b}} = 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} = 5  k\Omega \end{array}$                      | 1850 |                    | 1850 |                   | 1850 |                      | ns   |
|                              |        | $\label{eq:bound} \begin{array}{l} 1.6 \mbox{ V} \leq EV_{\mbox{DD0}} < 1.8 \mbox{ V}, \\ C_{\mbox{b}} = 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} = 5  k\Omega \end{array}$                      | —    |                    | 1850 |                   | 1850 |                      | ns   |
| Hold time<br>when SCLr = "H" | tніgн  | $\begin{array}{l} 2.7 \ \text{V} \leq EV_{\text{DD0}} \leq 5.5 \ \text{V}, \\ \text{C}_{\text{b}} = 50 \ \text{pF}, \ \text{R}_{\text{b}} = 2.7 \ \text{k}\Omega \end{array}$                | 475  |                    | 1150 |                   | 1150 |                      | ns   |
|                              |        | $\begin{array}{l} 1.8 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}, \\ \text{C}_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 3 \text{ k}\Omega \end{array}$                      | 1150 |                    | 1150 |                   | 1150 |                      | ns   |
|                              |        | $\label{eq:bound} \begin{array}{l} 1.8 \mbox{ V} \leq EV_{\mbox{DD0}} < 2.7 \mbox{ V}, \\ C_{\mbox{b}} \mbox{=} 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} \mbox{=} 5 \mbox{ k}\Omega \end{array}$ | 1550 |                    | 1550 |                   | 1550 |                      | ns   |
|                              |        | $\label{eq:bound} \begin{array}{l} 1.7 \mbox{ V} \leq EV_{\mbox{DD0}} < 1.8 \mbox{ V}, \\ C_{\mbox{b}} = 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} = 5  k\Omega \end{array}$                      | 1850 |                    | 1850 |                   | 1850 |                      | ns   |
|                              |        | $\label{eq:loss} \begin{array}{l} 1.6 \mbox{ V} \leq EV_{\mbox{DD0}} < 1.8 \mbox{ V}, \\ C_{\mbox{b}} = 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} = 5  k\Omega \end{array}$                       | _    |                    | 1850 |                   | 1850 |                      | ns   |

# (5) During communication at same potential (simplified I<sup>2</sup>C mode)

# (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.)



# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

| Parameter             | Symbol        |                                                                                                               | Conditions                                                                                                                                | HS (high-s<br>main) mo |               | LS (low-speed main) mode |               | LV (low-voltage main) mode |               | Unit |
|-----------------------|---------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------|--------------------------|---------------|----------------------------|---------------|------|
|                       |               |                                                                                                               |                                                                                                                                           | MIN.                   | MAX.          | MIN.                     | MAX.          | MIN.                       | MAX.          |      |
| SCKp cycle time       | <b>t</b> КСҮ1 | tксү1 ≥ 4/fc∟к                                                                                                |                                                                                                                                           | 300                    |               | 1150                     |               | 1150                       |               | ns   |
|                       |               |                                                                                                               | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$ | 500                    |               | 1150                     |               | 1150                       |               | ns   |
|                       |               |                                                                                                               |                                                                                                                                           | 1150                   |               | 1150                     |               | 1150                       |               | ns   |
| SCKp high-level width | tкн1          |                                                                                                               |                                                                                                                                           | tксү1/2 - 75           |               | tксү1/2 - 75             |               | tксү1/2 - 75               |               | ns   |
|                       |               |                                                                                                               | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} \\ 2.3 \ V \leq V_{b} \leq 2 \\ C_{b} = 30 \ pF, \ R_{b} \end{array}$                             | .7 V,                  | tксү1/2 - 170 |                          | tксү1/2 - 170 |                            | tксү1/2 - 170 |      |
|                       |               | $1.8 V \le EV_{DD0}$<br>$1.6 V \le V_b \le 2.0$<br>$C_b = 30 \text{ pF, Rb}$                                  | 0 V Note,                                                                                                                                 | tксү1/2 - 458          |               | tксү1/2 - 458            |               | tксү1/2 - 458              |               | ns   |
| SCKp low-level width  | tĸ∟1          | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \\ 2.7 \ V \leq V_b \leq 4. \\ C_b = 30 \ pF, \ R_b \end{array}$      | .0 V,                                                                                                                                     | tксү1/2 - 12           |               | tксү1/2 - 50             |               | tксү1/2 - 50               |               | ns   |
|                       |               | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} \\ 2.3 \ V \leq V_{b} \leq 2 \\ C_{b} = 30 \ pF, \ R_{b} \end{array}$ | .7 V,                                                                                                                                     | tксү1/2 - 18           |               | tксү1/2 - 50             |               | tксү1/2 - 50               |               | ns   |
|                       |               | $\begin{array}{l} 1.8 \ V \leq EV_{DD0} \\ 1.6 \ V \leq V_b \leq 2. \\ C_b = 30 \ pF, \ R_b \end{array}$      | 0 V <sup>Note</sup> ,                                                                                                                     | tксү1/2 - 50           |               | tксү1/2 - 50             |               | tксү1/2 - 50               |               | ns   |

(TA = -40 to +85°C, 1.8 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

**Note** Use it with  $EVDD0 \ge Vb$ .

(Remarks are listed two pages after the next page.)



Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

# 2.10 Timing of Entry to Flash Memory Programming Modes

| Parameter                                                                                                                                                              | Symbol  | Conditions                                                 | MIN. | TYP. | MAX. | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------|------|------|------|------|
| How long from when an external reset ends until the initial communication settings are specified                                                                       | tsuinit | POR and LVD reset must end before the external reset ends. |      |      | 100  | ms   |
| How long from when the TOOL0 pin is placed at the low level until an external reset ends                                                                               | tsu     | POR and LVD reset must end before the external reset ends. | 10   |      |      | μs   |
| How long the TOOL0 pin must be kept at the low<br>level after an external reset ends<br>(excluding the processing time of the firmware to<br>control the flash memory) | thd     | POR and LVD reset must end before the external reset ends. | 1    |      |      | ms   |



<1> The low level is input to the TOOL0 pin.

<2> The external reset ends (POR and LVD reset must end before the external reset ends).

<3> The TOOL0 pin is set to the high level.

<4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.

**Remark** tsuinit. The segment shows that it is necessary to finish specifying the initial communication settings within 100 ms from when the external resets end.

tsu: How long from when the TOOL0 pin is placed at the low level until a pin reset ends

 $\ensuremath{\text{tHD:}}$   $\ensuremath{\text{How}}$  long to keep the TOOL0 pin at the low level from when the external resets end

(excluding the processing time of the firmware to control the flash memory)



#### Parameter Symbo Conditions MIN. TYP. MAX. fносо = 64 MHz, $V_{DD} = 5.0 V$ 2.6 Supply DD1 Operat-HS (high-speed main) Basic current ing mode mode Note 5 fill = 32 MHz Note 3 operation VDD = 3.0 V 2.6 Note 1 fносо = 32 MHz. Basic VDD = 5.0 V 2.3 fiH = 32 MHz Note 3 operation VDD = 3.0 V 2.3 fносо = 64 MHz, VDD = 5.0 V HS (high-speed main) Normal 5.4 10.9 mode Note 5 fiH = 32 MHz Note 3 operation $V_{DD} = 3.0 V$ 54 10.9 VDD = 5.0 V 10.3 fносо = 32 MHz. Normal 5.0 fin = 32 MHz Note 3 operation VDD = 3.0 V 10.3 5.0 VDD = 5.0 V fHOCO = 48 MHz. 42 82 Normal fiH = 24 MHz Note 3 operation VDD = 3.0 V 4.2 8.2 fносо = 24 MHz, Normal VDD = 5.0 V 4.0 7.8 fill = 24 MHz Note 3 operation VDD = 3.0 V 40 78 fносо = 16 MHz, Normal VDD = 5.0 V 3.0 5.6 fin = 16 MHz Note 3 operation VDD = 3.0 V 3.0 5.6 HS (high-speed main) 3.4 f<sub>MX</sub> = 20 MHz Note 2 Normal Square wave input 6.6 mode Note 5 VDD = 5.0 V operation Resonator connection 3.6 6.7 f<sub>MX</sub> = 20 MHz Note 2, Normal Square wave input 34 6.6 operation $V_{DD} = 3.0 V$ Resonator connection 3.6 6.7 fmx = 10 MHz Note 2, 2.1 3.9 Normal Square wave input VDD = 5.0 V operation Resonator connection 22 4.0 f<sub>MX</sub> = 10 MHz Note 2. Normal Square wave input 2.1 3.9 VDD = 3.0 V operation Resonator connection 2.2 4.0 fsub = 32.768 kHz Note 4 49 71 Subsystem clock Normal Square wave input operation operation $T_A = -40^{\circ}C$ Resonator connection 4.9 7.1 fsub = 32.768 kHz Note 4 Normal Square wave input 4.9 7.1 $T_A = +25^{\circ}C$ operation 4.9 7.1 Resonator connection Normal 5.1 8.8 fsub = 32.768 kHz Note 4 Square wave input $T_A = +50^{\circ}C$ operation 8.8 Resonator connection 5.1 10.5 fsub = 32.768 kHz Note 4 Square wave input 5.5 Normal TA = +70°C operation Resonator connection 5.5 10.5 fsub = 32.768 kHz Note 4 Normal 6.5 14.5 Square wave input TA = +85°C operation 6.5 14.5 Resonator connection fsub = 32.768 kHz Note 4 Normal Square wave input 13.0 58.0

 $T_{A} = +105^{\circ}C$ 

# (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products

### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(Notes and Remarks are listed on the next page.)

operation

Resonator connection

Unit

mΑ

mΑ

mΑ

μA

13.0

58.0

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 4.** When high-speed system clock and subsystem clock are stopped.
- **Note 5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 7.Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.<br/>HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ @1 MHz to 32 MHz
  - 2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz
- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fin: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C



# 3.5 Peripheral Functions Characteristics

AC Timing Test Points



# 3.5.1 Serial array unit

### (1) During communication at same potential (UART mode)

#### $(TA = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$

| Parameter            | Symbol | Conditions                                                                | HS (high-spee | Unit           |      |
|----------------------|--------|---------------------------------------------------------------------------|---------------|----------------|------|
|                      |        |                                                                           | MIN.          | MAX.           |      |
| Transfer rate Note 1 |        | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$            |               | fмск/12 Note 2 | bps  |
|                      |        | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK} Note 3$ |               | 2.6            | Mbps |

Note 1.Transfer rate in the SNOOZE mode is 4800 bps only.<br/>However, the SNOOZE mode cannot be used when FRQSEL4 = 1.Note 2.The following conditions are required for low voltage interface when EVDD0 < VDD.<br/> $2.4 V \le EVDD0 < 2.7 V$ : MAX. 1.3 MbpsNote 3.The maximum operating frequencies of the CPU/peripheral hardware clock (fcLk) are:<br/>HS (high-speed main) mode: 32 MHz (2.7 V  $\le VDD \le 5.5 V$ )<br/>16 MHz (2.4 V  $\le VDD \le 5.5 V$ )

Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

## UART mode connection diagram (during communication at same potential)



### UART mode bit width (during communication at same potential) (reference)



**Remark 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14) **Remark 2.** fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))



# (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input)

| 1 | $x = -40$ to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 | 0 V)  |
|---|--------------------------------------------------------------------------------------------------|-------|
|   | $(-40 10 + 103 C, 2.4 V \le LVDD0 - LVDD1 \le VDD \le 3.3 V, V33 - LV330 - LV331 - 0$            | J V J |

| Parameter                                                | Symbol     | Cor                                                                                                                         | nditions                                                                                                                                 | HS (high-spee   | ed main) mode | Unit |
|----------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------|------|
|                                                          |            |                                                                                                                             |                                                                                                                                          | MIN.            | MAX.          |      |
| SCKp cycle time Note 1                                   | tксү2      | $4.0~V \leq EV_{DD0} \leq 5.5~V,$                                                                                           | 24 MHz < fмск                                                                                                                            | <b>28/f</b> мск |               | ns   |
|                                                          |            | $2.7~V \leq V_b \leq 4.0~V$                                                                                                 | $20 \text{ MHz} < f_{\text{MCK}} \leq 24 \text{ MHz}$                                                                                    | 24/fмск         |               | ns   |
|                                                          |            |                                                                                                                             | $8 \text{ MHz} < \text{fmck} \le 20 \text{ MHz}$                                                                                         | 20/fмск         |               | ns   |
|                                                          |            |                                                                                                                             | $4 \text{ MHz} < f_{\text{MCK}} \le 8 \text{ MHz}$                                                                                       | 16/fмск         |               | ns   |
|                                                          |            |                                                                                                                             | fмск ≤ 4 MHz                                                                                                                             | 12/fмск         |               | ns   |
|                                                          |            | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V}$           | 24 MHz < fмск                                                                                                                            | 40/fмск         |               | ns   |
|                                                          |            |                                                                                                                             | $20 \text{ MHz} < f_{MCK} \leq 24 \text{ MHz}$                                                                                           | 32/fмск         |               | ns   |
|                                                          |            |                                                                                                                             | $16 \text{ MHz} < f_{\text{MCK}} \le 20 \text{ MHz}$                                                                                     | 28/fмск         |               | ns   |
|                                                          |            |                                                                                                                             | 8 MHz < fmck $\leq$ 16 MHz                                                                                                               | 24/fмск         |               | ns   |
|                                                          |            |                                                                                                                             | $4 \text{ MHz} < \text{fmck} \le 8 \text{ MHz}$                                                                                          | 16/fмск         |               | ns   |
|                                                          |            |                                                                                                                             | fмск ≤ 4 MHz                                                                                                                             | 12/fмск         |               | ns   |
|                                                          |            | $2.4~V \leq EV_{\text{DD0}} < 3.3~V,$                                                                                       | 24 MHz < fмск                                                                                                                            | 96/fмск         |               | ns   |
|                                                          |            | $1.6~V \leq V_b \leq 2.0~V$                                                                                                 | $20 \text{ MHz} < f_{MCK} \leq 24 \text{ MHz}$                                                                                           | 72/fмск         |               | ns   |
|                                                          |            |                                                                                                                             | $16 \text{ MHz} < f_{\text{MCK}} \le 20 \text{ MHz}$                                                                                     | 64/fмск         |               | ns   |
|                                                          |            |                                                                                                                             | 8 MHz < fmck $\leq$ 16 MHz                                                                                                               | <b>52/f</b> мск |               | ns   |
|                                                          |            |                                                                                                                             | $4 \text{ MHz} < \text{fmck} \le 8 \text{ MHz}$                                                                                          | 32/fмск         |               | ns   |
|                                                          |            |                                                                                                                             | fмск ≤ 4 MHz                                                                                                                             | 20/fмск         |               | ns   |
| SCKp high-/low-level                                     | tĸн₂, tĸ∟₂ | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}, 2.$                                                            | $7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}$                                                                                         | tĸcy2/2 - 24    |               | ns   |
| width                                                    |            | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2.10 \text{ V}$                                                  | $3 \text{ V} \leq \text{V}_b \leq 2.7 \text{ V}$                                                                                         | tkcy2/2 - 36    |               | ns   |
|                                                          |            | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, 1.$                                                              | $6 \text{ V} \leq \text{V}_b \leq 2.0 \text{ V}$                                                                                         | tксү2/2 - 100   |               | ns   |
| SIp setup time                                           | tsik2      | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}, 2.$                                                            | $7~V \le V_b \le 4.0~V$                                                                                                                  | 1/fмск + 40     |               | ns   |
| (to SCKp↑) Note 2                                        |            | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2.10 \text{ V}$                                                  | $3 \text{ V} \leq \text{V}_b \leq 2.7 \text{ V}$                                                                                         | 1/fмск + 40     |               | ns   |
|                                                          |            | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, 1.$                                                              | $6 \text{ V} \leq \text{V}_b \leq 2.0 \text{ V}$                                                                                         | 1/fмск + 60     |               | ns   |
| SIp hold time<br>(from SCKp↑) <sup>Note 3</sup>          | tksi2      |                                                                                                                             |                                                                                                                                          | 1/fмск + 62     |               | ns   |
| Delay time from SCKp↓<br>to SOp output <sup>Note 4</sup> | tkso2      | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \; 2. \\ C_b = 30 \; pF, \; R_b = 1.4 \; k\Omega \end{array}$       | $7 \text{ V} \leq V_b \leq 4.0 \text{ V},$                                                                                               |                 | 2/fмск + 240  | ns   |
|                                                          |            | $\label{eq:2.7} \begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \ 2. \\ C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$ | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$ |                 | 2/fмск + 428  | ns   |
|                                                          |            | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}, 1.$<br>Cb = 30 pF, Rv = 5.5 k $\Omega$                          | $6 \text{ V} \leq \text{V}_b \leq 2.0 \text{ V},$                                                                                        |                 | 2/fмск + 1146 | ns   |

(Notes, Caution, and Remarks are listed on the next page.)



# 4.5 44-pin products

R5F104FAAFP, R5F104FCAFP, R5F104FDAFP, R5F104FEAFP, R5F104FFAFP, R5F104FGAFP, R5F104FHAFP, R5F104FJAFP

R5F104FADFP, R5F104FCDFP, R5F104FDDFP, R5F104FEDFP, R5F104FFDFP, R5F104FGDFP, R5F104FHDFP, R5F104FJDFP

R5F104FAGFP, R5F104FCGFP, R5F104FDGFP, R5F104FEGFP, R5F104FFGFP, R5F104FGGFP, R5F104FJGFP

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP44-10x10-0.80 | PLQP0044GC-A | P44GB-80-UES-2 | 0.36            |



#### ΝΟΤΕ

Each lead centerline is located within 0.20 mm of its true position at maximum material condition.

©2012 Renesas Electronics Corporation. All rights reserved.

0.10

1.00

1.00

у

ZD

ZE



# R5F104GKAFB, R5F104GLAFB R5F104GKGFB, R5F104GLGFB





# 4.10 100-pin products

R5F104PFAFB, R5F104PGAFB, R5F104PHAFB, R5F104PJAFB R5F104PFDFB, R5F104PGDFB, R5F104PHDFB, R5F104PJDFB R5F104PFGFB, R5F104PGGFB, R5F104PHGFB, R5F104PJGFB

| JEITA Package Code    | RENESAS Code | Previous Code   | MASS (TYP.) [g] |
|-----------------------|--------------|-----------------|-----------------|
| P-LFQFP100-14x14-0.50 | PLQP0100KE-A | P100GC-50-GBR-1 | 0.69            |



©2012 Renesas Electronics Corporation. All rights reserved.



### NOTES FOR CMOS DEVICES

- (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN).
- (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.
- (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.
- (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.
- (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.
- (6) INPUT OF SIGNAL DURING POWER OFF STATE : Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.

#### Notice 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits software or information 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product. 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics. 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics

products.

#### 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.

- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information.

# RENESAS

#### SALES OFFICES

# Renesas Electronics Corporation

http://www.renesas.com

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 **Renesas Electronics Europe Limited** Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +88-10-8235-1155, Fax: +88-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tei: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Non-sease Lectronics nong round Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +55-631-30200, Fax: +65-6213-0300 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207. Block B. Menara Amcorp. Amco Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141