

Welcome to **E-XFL.COM** 

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 28                                                                              |
| Program Memory Size        | 32KB (32K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 4K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 9x8/10b                                                                     |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 40-WFQFN Exposed Pad                                                            |
| Supplier Device Package    | 40-HWQFN (6x6)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104ecana-u0 |

# 1.3.9 80-pin products

- 80-pin plastic LQFP (14 × 14 mm, 0.65 mm pitch)
- 80-pin plastic LFQFP (12 × 12 mm, 0.5 mm pitch)



Note Mounted on the 384 KB or more code flash memory products.

- Caution 1. Make EVsso pin the same potential as Vss pin.
- Caution 2. Make VDD pin the potential that is higher than EVDD0 pin.
- Caution 3. Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu\text{F}).$
- Remark 1. For pin identification, see 1.4 Pin Identification.
- Remark 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the VDD and EVDD0 pins and connect the Vss and EVss0 pins to separate ground lines.
- Remark 3. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

# 1.5.5 44-pin products



**Note** Mounted on the 96 KB or more code flash memory products.

### 1.6 Outline of Functions

[30-pin, 32-pin, 36-pin, 40-pin products (code flash memory 16 KB to 64 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

|                      |                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                             |                             | (1/2                                                                                   |  |  |  |
|----------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|----------------------------------------------------------------------------------------|--|--|--|
|                      |                                                                    | 30-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 32-pin                      | 36-pin                      | 40-pin                                                                                 |  |  |  |
| Item                 |                                                                    | R5F104Ax<br>(x = A, C to E)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R5F104Bx<br>(x = A, C to E) | R5F104Cx<br>(x = A, C to E) | R5F104Ex<br>(x = A, C to E)                                                            |  |  |  |
| Code flash me        | mory (KB)                                                          | 16 to 64                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 16 to 64                    | 16 to 64                    | 16 to 64                                                                               |  |  |  |
| Data flash men       | mory (KB)                                                          | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4                           | 4                           | 4                                                                                      |  |  |  |
| RAM (KB)             |                                                                    | 2.5 to 5.5 Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2.5 to 5.5 Note             | 2.5 to 5.5 Note             | 2.5 to 5.5 Note                                                                        |  |  |  |
| Address space        |                                                                    | 1 MB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                             |                             |                                                                                        |  |  |  |
| Main system<br>clock | High-speed system clock  High-speed on-chip oscillator clock (fiH) | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK) HS (high-speed main) mode: 1 to 20 MHz (Vpd = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (Vpd = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (Vpd = 1.8 to 5.5 V), LV (low-voltage main) mode: 1 to 4 MHz (Vpd = 1.6 to 5.5 V)  HS (high-speed main) mode: 1 to 32 MHz (Vpd = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (Vpd = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (Vpd = 1.8 to 5.5 V), |                             |                             |                                                                                        |  |  |  |
|                      |                                                                    | LV (low-voltage main) mo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | de: 1 to 4 MHz (VDD = 1.6   | to 5.5 V)                   | T                                                                                      |  |  |  |
| Subsystem clo        | ck                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _                           |                             | XT1 (crystal) oscillation,<br>external subsystem<br>clock input (EXCLKS)<br>32.768 kHz |  |  |  |
| Low-speed on-        | chip oscillator clock                                              | 15 kHz (TYP.): VDD = 1.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | to 5.5 V                    |                             |                                                                                        |  |  |  |
| General-purpo        | se register                                                        | 8 bits × 32 registers (8 bits × 8 registers × 4 banks)                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                             |                             |                                                                                        |  |  |  |
| Minimum instru       | uction execution time                                              | 0.03125 μs (High-speed on-chip oscillator clock: fiн = 32 MHz operation)                                                                                                                                                                                                                                                                                                                                                                                                                                          |                             |                             |                                                                                        |  |  |  |
|                      |                                                                    | 0.05 μs (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                                                                                                                                                                                                                                                                                                                             |                             |                             |                                                                                        |  |  |  |
|                      |                                                                    | — 30.5 µs (Subsystem clock: fs∪B = 32.768 operation)                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                             |                             |                                                                                        |  |  |  |
| Instruction set      |                                                                    | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul>                                                                                                                |                             |                             |                                                                                        |  |  |  |
| I/O port             | Total                                                              | 26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 28                          | 32                          | 36                                                                                     |  |  |  |
|                      | CMOS I/O                                                           | 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 22                          | 26                          | 28                                                                                     |  |  |  |
|                      | CMOS input                                                         | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3                           | 3                           | 5                                                                                      |  |  |  |
|                      | CMOS output                                                        | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | _                           | _                           | _                                                                                      |  |  |  |
|                      | N-ch open-drain I/O (6<br>V tolerance)                             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3                           | 3                           | 3                                                                                      |  |  |  |
| Timer                | 16-bit timer                                                       | 8 channels (TAU: 4 channels, Timer RJ: 1 channel, Timer RD: 2 channels, Timer RG: 1 channel)                                                                                                                                                                                                                                                                                                                                                                                                                      |                             |                             |                                                                                        |  |  |  |
|                      | Watchdog timer                                                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                             |                             |                                                                                        |  |  |  |
|                      | Real-time clock (RTC)                                              | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                             |                             |                                                                                        |  |  |  |
|                      | 12-bit interval timer                                              | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                             |                             |                                                                                        |  |  |  |
|                      | Timer output                                                       | Timer outputs: 13 channel PWM outputs: 9 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                             |                             |                                                                                        |  |  |  |
|                      | RTC output                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                           |                             | 1 • 1 Hz (subsystem clock: fsue = 32.768 kHz)                                          |  |  |  |

(Note is listed on the next page.)

Note

The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F104xJ (x = F, G, J, L, M, P): Start address F9F00H

For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944)**.

[48-pin, 64-pin products (code flash memory 384 KB to 512 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

|                     |                                           | 48-pin                                                                                                                                                                                                                                                                                                                                                                                             | 64-pin                                                                  |  |  |  |
|---------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|
| I                   | tem                                       | R5F104Gx                                                                                                                                                                                                                                                                                                                                                                                           | R5F104Lx                                                                |  |  |  |
|                     |                                           | (x = K, L)                                                                                                                                                                                                                                                                                                                                                                                         | (x = K, L)                                                              |  |  |  |
| Code flash memory   | (KB)                                      | 384 to 512                                                                                                                                                                                                                                                                                                                                                                                         | 384 to 512                                                              |  |  |  |
| Data flash memory ( | KB)                                       | 8                                                                                                                                                                                                                                                                                                                                                                                                  | 8                                                                       |  |  |  |
| RAM (KB)            |                                           | 32 to 48 Note                                                                                                                                                                                                                                                                                                                                                                                      | 32 to 48 Note                                                           |  |  |  |
| Address space       |                                           | 1 MB                                                                                                                                                                                                                                                                                                                                                                                               |                                                                         |  |  |  |
| Main system clock   | High-speed system clock                   | X1 (crystal/ceramic) oscillation, external m HS (high-speed main) mode: 1 to 20 MHz HS (high-speed main) mode: 1 to 16 MHz LS (low-speed main) mode: 1 to 8 MHz LV (low-voltage main) mode: 1 to 4 MHz                                                                                                                                                                                             | (VDD = 2.7 to 5.5 V),<br>(VDD = 2.4 to 5.5 V),<br>(VDD = 1.8 to 5.5 V), |  |  |  |
|                     | High-speed on-chip oscillator clock (fін) | HS (high-speed main) mode: 1 to 32 MHz (VDD = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V)                                                                                                                                                   |                                                                         |  |  |  |
| Subsystem clock     | •                                         | XT1 (crystal) oscillation, external subsyste                                                                                                                                                                                                                                                                                                                                                       | m clock input (EXCLKS) 32.768 kHz                                       |  |  |  |
| Low-speed on-chip   | oscillator clock                          | 15 kHz (TYP.): VDD = 1.6 to 5.5 V                                                                                                                                                                                                                                                                                                                                                                  |                                                                         |  |  |  |
| General-purpose rec | gister                                    | 8 bits × 32 registers (8 bits × 8 registers × 4                                                                                                                                                                                                                                                                                                                                                    | banks)                                                                  |  |  |  |
| Minimum instruction | execution time                            | 0.03125 μs (High-speed on-chip oscillator clock: fiн = 32 MHz operation)                                                                                                                                                                                                                                                                                                                           |                                                                         |  |  |  |
|                     |                                           | 0.05 μs (High-speed system clock: fмx = 20 MHz operation)                                                                                                                                                                                                                                                                                                                                          |                                                                         |  |  |  |
|                     |                                           | 30.5 μs (Subsystem clock: fsuB = 32.768 k                                                                                                                                                                                                                                                                                                                                                          | Hz operation)                                                           |  |  |  |
| Instruction set     |                                           | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                         |  |  |  |
| I/O port            | Total                                     | 44                                                                                                                                                                                                                                                                                                                                                                                                 | 58                                                                      |  |  |  |
|                     | CMOS I/O                                  | 34                                                                                                                                                                                                                                                                                                                                                                                                 | 48                                                                      |  |  |  |
|                     | CMOS input                                | 5                                                                                                                                                                                                                                                                                                                                                                                                  | 5                                                                       |  |  |  |
|                     | CMOS output                               | 1                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                       |  |  |  |
|                     | N-ch open-drain I/O<br>(6 V tolerance)    | 4                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                                                       |  |  |  |
| Timer               | 16-bit timer                              | 8 channels (TAU: 4 channels, Timer RJ: 1 channel, Timer RD: 2 channels, Timer RG: 1 channel)                                                                                                                                                                                                                                                                                                       |                                                                         |  |  |  |
|                     | Watchdog timer                            | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                         |  |  |  |
|                     | Real-time clock (RTC)                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                         |  |  |  |
|                     | 12-bit interval timer                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                         |  |  |  |
|                     | Timer output                              | Timer outputs: 14 channels PWM outputs: 9 channels                                                                                                                                                                                                                                                                                                                                                 |                                                                         |  |  |  |
|                     | RTC output                                | 1 • 1 Hz (subsystem clock: fsub = 32.768 kHz)                                                                                                                                                                                                                                                                                                                                                      |                                                                         |  |  |  |

(Note is listed on the next page.)

(2/2)

|                             |                      | 40 :                                                                                                                                | (2/2)                                                                                             |  |  |  |  |
|-----------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--|--|--|--|
| lto                         |                      | 48-pin                                                                                                                              | 64-pin                                                                                            |  |  |  |  |
| Item                        |                      | R5F104Gx                                                                                                                            | R5F104Lx                                                                                          |  |  |  |  |
|                             |                      | (x = K, L)                                                                                                                          | (x = K, L)                                                                                        |  |  |  |  |
| Clock output/buzzer outp    | out                  | 2                                                                                                                                   | 2                                                                                                 |  |  |  |  |
|                             |                      | • 2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5                                                                                       | 5 MHz, 5 MHz, 10 MHz                                                                              |  |  |  |  |
|                             |                      | (Main system clock: fMAIN = 20 MHz operation                                                                                        |                                                                                                   |  |  |  |  |
|                             |                      | • 256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.09                                                                                        |                                                                                                   |  |  |  |  |
|                             |                      | (Subsystem clock: fsub = 32.768 kHz opera                                                                                           | ·<br>T                                                                                            |  |  |  |  |
| 8/10-bit resolution A/D co  | onverter             | 10 channels                                                                                                                         | 12 channels                                                                                       |  |  |  |  |
| D/A converter               |                      | 2 channels                                                                                                                          |                                                                                                   |  |  |  |  |
| Comparator                  |                      | 2 channels                                                                                                                          |                                                                                                   |  |  |  |  |
| Serial interface            |                      | [48-pin products]                                                                                                                   |                                                                                                   |  |  |  |  |
|                             |                      | CSI: 2 channels/UART (UART supporting LI                                                                                            | N-bus): 1 channel/simplified I <sup>2</sup> C: 2 channels                                         |  |  |  |  |
|                             |                      | CSI: 1 channel/UART: 1 channel/simplified I                                                                                         | <sup>2</sup> C: 1 channel                                                                         |  |  |  |  |
|                             |                      | CSI: 2 channels/UART: 1 channel/simplified                                                                                          | I <sup>2</sup> C: 2 channels                                                                      |  |  |  |  |
|                             |                      | [64-pin products]                                                                                                                   |                                                                                                   |  |  |  |  |
|                             |                      |                                                                                                                                     | CSI: 2 channels/UART (UART supporting LIN-bus): 1 channel/simplified I <sup>2</sup> C: 2 channels |  |  |  |  |
|                             |                      | CSI: 2 channels/UART: 1 channel/simplified I <sup>2</sup> C: 2 channels                                                             |                                                                                                   |  |  |  |  |
|                             |                      | CSI: 2 channels/UART: 1 channel/simplified                                                                                          | I <sup>2</sup> C: 2 channels                                                                      |  |  |  |  |
|                             | I <sup>2</sup> C bus | 1 channel                                                                                                                           | 1 channel                                                                                         |  |  |  |  |
| Data transfer controller (I | DTC)                 | 32 sources                                                                                                                          | 33 sources                                                                                        |  |  |  |  |
| Event link controller (ELC  | C)                   | Event input: 22                                                                                                                     |                                                                                                   |  |  |  |  |
|                             |                      | Event trigger output: 9                                                                                                             |                                                                                                   |  |  |  |  |
| Vectored interrupt          | Internal             | 24                                                                                                                                  | 24                                                                                                |  |  |  |  |
| sources                     | External             | 10                                                                                                                                  | 13                                                                                                |  |  |  |  |
| Key interrupt               |                      | 6                                                                                                                                   | 8                                                                                                 |  |  |  |  |
| Reset                       |                      | Reset by RESET pin                                                                                                                  |                                                                                                   |  |  |  |  |
| l                           |                      | Internal reset by watchdog timer                                                                                                    |                                                                                                   |  |  |  |  |
|                             |                      | Internal reset by power-on-reset                                                                                                    |                                                                                                   |  |  |  |  |
|                             |                      | Internal reset by voltage detector                                                                                                  |                                                                                                   |  |  |  |  |
|                             |                      | Internal reset by illegal instruction execution                                                                                     | Note                                                                                              |  |  |  |  |
|                             |                      | Internal reset by RAM parity error                                                                                                  |                                                                                                   |  |  |  |  |
|                             |                      | Internal reset by illegal-memory access                                                                                             |                                                                                                   |  |  |  |  |
| Power-on-reset circuit      |                      | • Power-on-reset: 1.51 ±0.04 V (Ta = -40 to +85°C)                                                                                  |                                                                                                   |  |  |  |  |
|                             |                      | 1.51 $\pm 0.06$ V (TA = $-40$<br>• Power-down-reset: 1.50 $\pm 0.04$ V (TA = $-40$                                                  | •                                                                                                 |  |  |  |  |
|                             |                      | • Power-down-reset: 1.50 $\pm 0.04$ V (TA = $-40$ to $+85$ °C)<br>1.50 $\pm 0.06$ V (TA = $-40$ to $+105$ °C)                       |                                                                                                   |  |  |  |  |
| Voltage detector            |                      | 1.63 V to 4.06 V (14 stages)                                                                                                        |                                                                                                   |  |  |  |  |
| On-chip debug function      |                      | Provided                                                                                                                            |                                                                                                   |  |  |  |  |
| Power supply voltage        |                      | V <sub>DD</sub> = 1.6 to 5.5 V (T <sub>A</sub> = -40 to +85°C)                                                                      |                                                                                                   |  |  |  |  |
| 1 Ower Supply Voltage       |                      | V <sub>DD</sub> = 2.4 to 5.5 V (T <sub>A</sub> = -40 to +105°C)                                                                     |                                                                                                   |  |  |  |  |
| Operating ambient temper    | erature              | TA = -40 to +85°C (A: Consumer applications,                                                                                        | D: Industrial applications)                                                                       |  |  |  |  |
|                             | Jature               | $T_A = -40 \text{ to } +35 \text{ C}$ (A. Consumer applications, $T_A = -40 \text{ to } +105 \text{°C}$ (G: Industrial applications |                                                                                                   |  |  |  |  |
|                             |                      | (3. madound applications                                                                                                            | ,                                                                                                 |  |  |  |  |

**Note** The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution is not issued by emulation with the in-circuit emulator or on-chip debug emulator.

- Note 1. Total current flowing into VDD and EVDD0, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0 or Vss, EVss0. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing data flash rewrite.
- Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 3.** When high-speed system clock and subsystem clock are stopped.
- Note 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 32 MHz

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz}$  to 16 MHz

LS (low-speed main) mode: 1.8 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 4 MHz

- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fin: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

- $\textbf{Remark 1.} \ \ p: CSI \ number \ (p = 00, \, 01, \, 10, \, 11, \, 20, \, 21, \, 30, \, 31), \ m: \ Unit \ number \ (m = 0, \, 1), \\$ 
  - n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14)
- Remark 2. fmck: Serial array unit operation clock frequency
  - (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,
  - n: Channel number (mn = 00 to 03, 10 to 13))

# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

(TA = -40 to +85°C, 1.8 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter             | Symbol                                                                                                  | l Conditions                                                                                                                                                                                |                                                                                                                                                                                                                                         | HS (high-s<br>main) mo |      | LS (low-speed mode | ,    | LV (low-vo<br>main) mo | •    | Unit |
|-----------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|--------------------|------|------------------------|------|------|
|                       |                                                                                                         |                                                                                                                                                                                             |                                                                                                                                                                                                                                         | MIN.                   | MAX. | MIN.               | MAX. | MIN.                   | MAX. |      |
| SCKp cycle time       | tkcy1                                                                                                   | tkcy1 ≥ 4/fclk                                                                                                                                                                              | $ \begin{aligned} 4.0 \ & V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ & V \leq V_b \leq 4.0 \ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $                                                                                     | 300                    |      | 1150               |      | 1150                   |      | ns   |
|                       |                                                                                                         |                                                                                                                                                                                             | $ \begin{aligned} 2.7 & \ V \leq EV_{DDO} < 4.0 \ V, \\ 2.3 & \ V \leq V_b \leq 2.7 \ V, \\ C_b & = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $                                                                                      | 500                    |      | 1150               |      | 1150                   |      | ns   |
|                       |                                                                                                         |                                                                                                                                                                                             | $ \begin{aligned} &1.8 \text{ V} \leq \text{EV}_{\text{DDO}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V Note}, \\ &C_{\text{b}} = 30 \text{ pF},  R_{\text{b}} = 5.5 \text{ k}\Omega \end{aligned} $ | 1150                   |      | 1150               |      | 1150                   |      | ns   |
| SCKp high-level width | tкнı                                                                                                    | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ $C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 1.4 \text{ k}\Omega$ |                                                                                                                                                                                                                                         | tксү1/2 - 75           |      | tксү1/2 - 75       |      | tксү1/2 - 75           |      | ns   |
|                       | $2.7 \text{ V} \le \text{EV}_{D1}$ $2.3 \text{ V} \le \text{V}_{b} \le \text{C}_{b} = 30 \text{ pF}, 1$ |                                                                                                                                                                                             | 7 V,                                                                                                                                                                                                                                    | tkcy1/2 - 170          |      | tксү1/2 - 170      |      | tксу1/2 - 170          |      | ns   |
|                       |                                                                                                         | 1.8 V ≤ EVDD0<br>1.6 V ≤ Vb ≤ 2<br>Cb = 30 pF, Rb                                                                                                                                           | 0 V Note,                                                                                                                                                                                                                               | tkcy1/2 - 458          |      | tkcy1/2 - 458      |      | tkcy1/2 - 458          |      | ns   |
| SCKp low-level width  | tKL1                                                                                                    | $4.0 \text{ V} \le \text{EVDD0}$<br>$2.7 \text{ V} \le \text{Vb} \le 4$<br>$C_b = 30 \text{ pF}, \text{ Rb}$                                                                                | 0 V,                                                                                                                                                                                                                                    | tксү1/2 - 12           |      | tkcy1/2 - 50       |      | tксү1/2 - 50           |      | ns   |
|                       |                                                                                                         | 2.7 V ≤ EVDD0<br>2.3 V ≤ Vb ≤ 2<br>Cb = 30 pF, Rb                                                                                                                                           | 7 V,                                                                                                                                                                                                                                    | tксү1/2 - 18           |      | tkcy1/2 - 50       |      | tксү1/2 - 50           |      | ns   |
|                       |                                                                                                         | 1.8 V ≤ EVDD0<br>1.6 V ≤ Vb ≤ 2<br>Cb = 30 pF, Rb                                                                                                                                           | 0 V Note,                                                                                                                                                                                                                               | tkcy1/2 - 50           |      | tксү1/2 - 50       |      | tксү1/2 - 50           |      | ns   |

Note Use it with  $EVDD0 \ge V_b$ .

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed two pages after the next page.)

Operation of products rated "G: Industrial applications ( $TA = -40 \text{ to} + 105^{\circ}\text{C}$ )" at ambient operating temperatures above 85°C differs from that of products rated "A: Consumer applications" and "D: Industrial applications" in the ways listed below.

| Parameter                     | A: Consumer applications, D: Industrial applications    | G: Industrial applications                      |
|-------------------------------|---------------------------------------------------------|-------------------------------------------------|
| Operating ambient temperature | TA = -40 to +85°C                                       | Ta = -40 to +105°C                              |
| Operating mode                | HS (high-speed main) mode:                              | HS (high-speed main) mode only:                 |
| Operating voltage range       | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V@1 MHz to 32 MHz         | 2.7 V ≤ VDD ≤ 5.5 V@1 MHz to 32 MHz             |
|                               | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V@1 MHz to 16 MHz         | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V@1 MHz to 16 MHz |
|                               | LS (low-speed main) mode:                               |                                                 |
|                               | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V <b>@</b> 1 MHz to 8 MHz |                                                 |
|                               | LV (low-voltage main) mode:                             |                                                 |
|                               | 1.6 V ≤ VDD ≤ 5.5 V@1 MHz to 4 MHz                      |                                                 |
| High-speed on-chip oscillator | 1.8 V ≤ VDD ≤ 5.5 V:                                    | 2.4 V ≤ VDD ≤ 5.5 V:                            |
| clock accuracy                | ±1.0% @ TA = -20 to +85°C                               | ±2.0% @ TA = +85 to +105°C                      |
|                               | ±1.5% @ TA = -40 to -20°C                               | ±1.0% @ TA = -20 to +85°C                       |
|                               | 1.6 V ≤ VDD < 1.8 V:                                    | ±1.5% @ TA = -40 to -20°C                       |
|                               | ±5.0% @ TA = -20 to +85°C                               |                                                 |
|                               | ±5.5% @ TA = -40 to -20°C                               |                                                 |
| Serial array unit             | UART                                                    | UART                                            |
|                               | CSI: fclk/2 (16 Mbps supported), fclk/4                 | CSI: fclk/4                                     |
|                               | Simplified I <sup>2</sup> C communication               | Simplified I <sup>2</sup> C communication       |
| IICA                          | Standard mode                                           | Standard mode                                   |
|                               | Fast mode                                               | Fast mode                                       |
|                               | Fast mode plus                                          |                                                 |
| Voltage detector              | • Rising: 1.67 V to 4.06 V (14 stages)                  | • Rising: 2.61 V to 4.06 V (8 stages)           |
|                               | • Falling: 1.63 V to 3.98 V (14 stages)                 | • Falling: 2.55 V to 3.98 V (8 stages)          |

Remark The electrical characteristics of products rated "G: Industrial applications (TA = -40 to + 105°C)" at ambient operating temperatures above 85°C differ from those of products rated "A: Consumer applications" and "D: Industrial applications". For details, refer to **3.1** to **3.10**.

#### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/5)

| Items                      | Symbol                                       | Conditions                                                                                                                                                                  |                       | MIN. | TYP.          | MAX.           | Unit |
|----------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|---------------|----------------|------|
| Output current, low Note 1 | IOL1                                         | Per pin for P00 to P06,<br>P10 to P17, P30, P31,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147 |                       |      |               | 8.5<br>Note 2  | mA   |
|                            |                                              | Per pin for P60 to P63                                                                                                                                                      |                       |      |               | 15.0<br>Note 2 | mA   |
|                            |                                              | Total of P00 to P04, P40 to P47,                                                                                                                                            | 4.0 V ≤ EVDD0 ≤ 5.5 V |      |               | 40.0           | mA   |
|                            |                                              | P102, P120, P130, P140 to P145                                                                                                                                              | 2.7 V ≤ EVDD0 < 4.0 V |      |               | 15.0           | mA   |
|                            |                                              | (When duty ≤ 70% Note 3)                                                                                                                                                    | 2.4 V ≤ EVDD0 < 2.7 V |      |               | 9.0            | mA   |
|                            |                                              | Total of P05, P06, P10 to P17,                                                                                                                                              | 4.0 V ≤ EVDD0 ≤ 5.5 V |      |               | 40.0           | mA   |
|                            |                                              | P30, P31, P50 to P57,                                                                                                                                                       | 2.7 V ≤ EVDD0 < 4.0 V |      |               | 35.0           | mA   |
|                            |                                              | P60 to P67, P70 to P77,<br>P80 to P87, P100, P101, P110,<br>P111, P146, P147<br>(When duty $\leq$ 70% Note 3)<br>Total of all pins<br>(When duty $\leq$ 70% Note 3)         | 2.4 V ≤ EVDD0 < 2.7 V |      |               | 20.0           | mA   |
| lo <sub>L2</sub>           |                                              |                                                                                                                                                                             |                       |      |               | 80.0           | mA   |
|                            | IoL2 Per pin for P20 to P27,<br>P150 to P156 |                                                                                                                                                                             |                       |      | 0.4<br>Note 2 | mA             |      |
|                            |                                              | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                   | 2.4 V ≤ VDD ≤ 5.5 V   |      |               | 5.0            | mA   |

- Note 1. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1, and Vss pins.
- Note 2. Do not exceed the total current value.
- **Note 3.** Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins =  $(IoL \times 0.7)/(n \times 0.01)$ <Example> Where n = 80% and IoL = 10.0 mA Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor.

A current higher than the absolute maximum rating must not flow into one pin.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVsso, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 3.** When high-speed system clock and subsystem clock are stopped.
- **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ 

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz}$  to 16 MHz

- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
  Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is Ta = 25°C

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 4. When high-speed system clock and subsystem clock are stopped.
- Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- **Note 7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ 

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @1 \text{ MHz to } 16 \text{ MHz}$ 

- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fil: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C

- Note 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps
- Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and SCKp pin, and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

#### CSI mode connection diagram (during communication at different potential)



- Remark 1. R<sub>b</sub>[Ω]: Communication line (SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
- **Remark 2.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)
- Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13))
- Remark 4. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function.

#### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode)

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

| Parameter                     | Symbol  | Conditions                                                                                                                                                                                                                                    | HS (high-speed m    | HS (high-speed main) mode |    |  |
|-------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------|----|--|
|                               |         |                                                                                                                                                                                                                                               | MIN.                | MAX.                      |    |  |
| Data setup time (reception)   | tsu:DAT | $ 4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} = 50 \text{ pF}, \text{Rb} = 2.7 \text{ k}\Omega $                                              | 1/fmck + 340 Note 2 |                           | ns |  |
|                               |         | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$                                               | 1/fmck + 340 Note 2 |                           | ns |  |
|                               |         | $\begin{aligned} 4.0 & \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \text{ Rb} = 2.8 \text{ k}\Omega \end{aligned}$            | 1/fмск + 760 Note 2 |                           | ns |  |
|                               |         | $\begin{aligned} 2.7 & \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} &= 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{aligned}$    | 1/fmck + 760 Note 2 |                           | ns |  |
|                               |         | $\begin{aligned} 2.4 & \text{ V} \leq \text{EV}_{\text{DDO}} < 3.3 \text{ V}, \\ 1.6 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5.5 \text{ k}\Omega \end{aligned}$     | 1/fмск + 570 Note 2 |                           | ns |  |
| Data hold time (transmission) | thd:dat | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $                                                                                            | 0                   | 770                       | ns |  |
|                               |         | $2.7 \text{ V} \le \text{EV}_{\text{DDO}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$                                               | 0                   | 770                       | ns |  |
|                               |         | $\begin{aligned} 4.0 & \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} &= 100 \text{ pF}, \text{ R}_{\text{b}} = 2.8 \text{ k}\Omega \end{aligned}$ | 0                   | 1420                      | ns |  |
|                               |         | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$                                              | 0                   | 1420                      | ns |  |
|                               |         | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V},$ $1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 5.5 \text{ k}\Omega$                                                 | 0                   | 1215                      | ns |  |

**Note 1.** The value must also be equal to or less than fmck/4.

Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

**Note 2.** Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".

# 3.6 Analog Characteristics

#### 3.6.1 A/D converter characteristics

#### Classification of A/D converter characteristics

| Reference Voltage Input channel                              | Reference voltage (+) = AVREFP<br>Reference voltage (-) = AVREFM | Reference voltage (+) = VDD<br>Reference voltage (-) = VSS | Reference voltage (+) = V <sub>BGR</sub><br>Reference voltage (-)= AV <sub>REFM</sub> |
|--------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------|
| ANI0 to ANI14                                                | Refer to 3.6.1 (1).                                              | Refer to 3.6.1 (3).                                        | Refer to 3.6.1 (4).                                                                   |
| ANI16 to ANI20                                               | Refer to 3.6.1 (2).                                              |                                                            |                                                                                       |
| Internal reference voltage Temperature sensor output voltage | Refer to <b>3.6.1 (1)</b> .                                      |                                                            | _                                                                                     |

(1) When reference voltage (+) = AVREFP/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage

(TA = -40 to +105°C, 2.4 V  $\leq$  AVREFP  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                                                                                            | Symbol                          | Conditions                                                                                     |                                                            |                         | TYP. | MAX.   | Unit |
|------------------------------------------------------------------------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------|------|--------|------|
| Resolution                                                                                           | RES                             |                                                                                                |                                                            | 8                       |      | 10     | bit  |
| Overall error Note 1                                                                                 | AINL                            | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                               | 2.4 V ≤ AVREFP ≤ 5.5 V                                     |                         | 1.2  | ±3.5   | LSB  |
| Conversion time                                                                                      | tconv                           | 10-bit resolution                                                                              | $3.6~V \leq V_{DD} \leq 5.5~V$                             | 2.125                   |      | 39     | μs   |
|                                                                                                      |                                 | Target pin: ANI2 to ANI14                                                                      | $2.7 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$      | 3.1875                  |      | 39     | μs   |
|                                                                                                      |                                 |                                                                                                | $2.4~V \leq V_{DD} \leq 5.5~V$                             | 17                      |      | 39     | μs   |
|                                                                                                      |                                 | Target pin: Internal reference voltage                                                         | $3.6~V \leq V_{DD} \leq 5.5~V$                             | 2.375                   |      | 39     | μs   |
|                                                                                                      |                                 |                                                                                                | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 3.5625                  |      | 39     | μs   |
|                                                                                                      | age (HS (high-speed main) mode) |                                                                                                | $2.4~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$           | 17                      |      | 39     | μs   |
| Zero-scale error Notes 1, 2                                                                          | Ezs                             | 10-bit resolution AVREFP = VDD Note 3                                                          | 2.4 V ≤ AVREFP ≤ 5.5 V                                     |                         |      | ±0.25  | %FSR |
| Full-scale error Notes 1, 2                                                                          | Ers                             | 10-bit resolution AVREFP = VDD Note 3                                                          | 2.4 V ≤ AVREFP ≤ 5.5 V                                     |                         |      | ±0.25  | %FSR |
| Integral linearity error Note 1                                                                      | ILE                             | 10-bit resolution AVREFP = VDD Note 3                                                          | 2.4 V ≤ AVREFP ≤ 5.5 V                                     |                         |      | ±2.5   | LSB  |
| Differential linearity error Note 1                                                                  | DLE                             | 10-bit resolution AVREFP = VDD Note 3                                                          | 2.4 V ≤ AVREFP ≤ 5.5 V                                     |                         |      | ±1.5   | LSB  |
| Analog input voltage                                                                                 | Vain                            | ANI2 to ANI14                                                                                  |                                                            | 0                       |      | AVREFP | V    |
|                                                                                                      |                                 | Internal reference voltage output (2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V, HS (high-speed main) mode) |                                                            | V <sub>BGR</sub> Note 4 |      | 4      | V    |
| Temperature sensor output voltage (2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, HS (high-speed main) n |                                 | nain) mode)                                                                                    | V <sub>TMPS25</sub> Note 4                                 |                         |      | V      |      |

Note 1. Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (%FSR) to the full-scale value.

**Note 3.** When AVREFP  $\leq$  VDD, the MAX. values are as follows.

Overall error: Add  $\pm 1.0$  LSB to the MAX. value when AVREFP = VDD. Zero-scale error/Full-scale error: Add  $\pm 0.05\%$ FSR to the MAX. value when AVREFP = VDD. Integral linearity error/ Differential linearity error: Add  $\pm 0.5$  LSB to the MAX. value when AVREFP = VDD.

Note 4. Refer to 3.6.2 Temperature sensor characteristics/internal reference voltage characteristic.

# 3.10 Timing of Entry to Flash Memory Programming Modes

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                                                                                                                                                     | Symbol  | Conditions                                                 | MIN. | TYP. | MAX. | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------|------|------|------|------|
| How long from when an external reset ends until the initial communication settings are specified                                                              | tsuinit | POR and LVD reset must end before the external reset ends. |      |      | 100  | ms   |
| How long from when the TOOL0 pin is placed at the low level until an external reset ends                                                                      | tsu     | POR and LVD reset must end before the external reset ends. | 10   |      |      | μs   |
| How long the TOOL0 pin must be kept at the low level after an external reset ends (excluding the processing time of the firmware to control the flash memory) | thD     | POR and LVD reset must end before the external reset ends. | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset ends (POR and LVD reset must end before the external reset ends).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.

**Remark** tsuinit. The segment shows that it is necessary to finish specifying the initial communication settings within 100 ms from when the external resets end.

tsu: How long from when the TOOL0 pin is placed at the low level until a pin reset ends
thd: How long to keep the TOOL0 pin at the low level from when the external resets end
(excluding the processing time of the firmware to control the flash memory)

# 4.2 32-pin products

R5F104BAANA, R5F104BCANA, R5F104BDANA, R5F104BEANA, R5F104BFANA, R5F104BGANA R5F104BADNA, R5F104BCDNA, R5F104BDNA, R5F104BEDNA, R5F104BFDNA, R5F104BGDNA R5F104BAGNA, R5F104BCGNA, R5F104BDGNA, R5F104BEGNA, R5F104BGNA, R5F104BGNA

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-HWQFN32-5x5-0.50 | PWQN0032KB-A | P32K8-50-3B4-4 | 0.06            |









| Referance | Dimension in Millimeters |      |      |  |  |
|-----------|--------------------------|------|------|--|--|
| Symbol    | Min                      | Nom  | Max  |  |  |
| D         | 4.95                     | 5.00 | 5.05 |  |  |
| Е         | 4.95                     | 5.00 | 5.05 |  |  |
| Α         | 0.70                     | 0.75 | 0.80 |  |  |
| b         | 0.18                     | 0.25 | 0.30 |  |  |
| е         |                          | 0.50 | _    |  |  |
| Lp        | 0.30                     | 0.40 | 0.50 |  |  |
| х         |                          |      | 0.05 |  |  |
| у         | _                        | _    | 0.05 |  |  |

|  | ITEM                             |   | D2   |      | E2   |      |      |      |
|--|----------------------------------|---|------|------|------|------|------|------|
|  |                                  |   | MIN  | NOM  | MAX  | MIN  | MOM  | MAX  |
|  | EXPOSED<br>DIE PAD<br>VARIATIONS | Α | 3.45 | 3.50 | 3.55 | 3.45 | 3.50 | 3.55 |

© 2012 Renesas Electronics Corporation. All rights reserved.

# 4.6 48-pin products

R5F104GAAFB, R5F104GCAFB, R5F104GDAFB, R5F104GEAFB, R5F104GFAFB, R5F104GAFB, R5F104GHAFB, R5F104GJAFB

R5F104GADFB, R5F104GCDFB, R5F104GDDFB, R5F104GEDFB, R5F104GFDFB, R5F104GDFB, R5F104GHDFB, R5F104GJDFB

R5F104GAGFB, R5F104GCGFB, R5F104GDGFB, R5F104GEGFB, R5F104GFGFB, R5F104GHGFB, R5F104GJGFB

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-LFQFP48-7x7-0.50 | PLQP0048KF-A | P48GA-50-8EU-1 | 0.16            |



R5F104GKAFB, R5F104GLAFB R5F104GKGFB, R5F104GLGFB

