

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

 $\times$  FI

| 2 0 0 0 0 0                |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 28                                                                              |
| Program Memory Size        | 32KB (32K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 4K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 9x8/10b                                                                     |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 40-WFQFN Exposed Pad                                                            |
| Supplier Device Package    | 40-HWQFN (6x6)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104ecana-w0 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

(3/5)

| Pin count | Package                                            | Fields of<br>Application Note | Ordering Part Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------|----------------------------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 48 pins   | 48-pin plastic LFQFP<br>(7 × 7 mm, 0.5 mm pitch)   | A                             | R5F104GAAFB#V0, R5F104GCAFB#V0, R5F104GDAFB#V0, R5F104GEAFB#V0,<br>R5F104GFAFB#V0, R5F104GGAFB#V0, R5F104GHAFB#V0, R5F104GJAFB#V0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|           |                                                    |                               | R5F104GAAFB#X0, R5F104GCAFB#X0, R5F104GDAFB#X0, R5F104GEAFB#X0,<br>R5F104GFAFB#X0, R5F104GGAFB#X0, R5F104GHAFB#X0, R5F104GJAFB#X0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|           |                                                    |                               | R5F104GKAFB#30, R5F104GLAFB#30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           |                                                    |                               | R5F104GKAFB#50, R5F104GLAFB#50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           |                                                    | D                             | R5F104GADFB#V0, R5F104GCDFB#V0, R5F104GDDFB#V0, R5F104GEDFB#V0,<br>R5F104GFDFB#V0, R5F104GGDFB#V0, R5F104GHDFB#V0, R5F104GJDFB#V0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|           |                                                    |                               | R5F104GADFB#X0, R5F104GCDFB#X0, R5F104GDDFB#X0, R5F104GEDFB#X0,<br>R5F104GFDFB#X0, R5F104GGDFB#X0, R5F104GHDFB#X0, R5F104GJDFB#X0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|           |                                                    | G                             | R5F104GAGFB#V0, R5F104GCGFB#V0, R5F104GDGFB#V0, R5F104GEGFB#V0,<br>R5F104GFGFB#V0, R5F104GGGFB#V0, R5F104GHGFB#V0, R5F104GJGFB#V0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|           |                                                    |                               | R5F104GAGFB#X0, R5F104GCGFB#X0, R5F104GDGFB#X0, R5F104GEGFB#X0,<br>R5F104GFGFB#X0, R5F104GGGFB#X0, R5F104GHGFB#X0, R5F104GJGFB#X0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|           |                                                    |                               | R5F104GKGFB#30, R5F104GLGFB#30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           |                                                    |                               | R5F104GKGFB#50, R5F104GLGFB#50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           | 48-pin plastic HWQFN                               | A                             | R5F104GAANA#U0, R5F104GCANA#U0, R5F104GDANA#U0, R5F104GEANA#U0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           | $(7 \times 7 \text{ mm}, 0.5 \text{ mm pitch})$    |                               | R5F104GFANA#U0, R5F104GGANA#U0, R5F104GHANA#U0, R5F104GJANA#U0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           |                                                    |                               | R5F104GAANA#W0, R5F104GCANA#W0, R5F104GDANA#W0, R5F104GEANA#W0,<br>R5F104GFANA#W0, R5F104GGANA#W0, R5F104GHANA#W0, R5F104GJANA#W0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|           |                                                    |                               | R5F104GKANA#U0, R5F104GLANA#U0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           |                                                    |                               | R5F104GKANA#W0, R5F104GLANA#W0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           |                                                    | D                             | R5F104GADNA#U0, R5F104GCDNA#U0, R5F104GDDNA#U0, R5F104GEDNA#U0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           |                                                    |                               | R5F104GFDNA#U0, R5F104GGDNA#U0, R5F104GHDNA#U0, R5F104GJDNA#U0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           |                                                    |                               | R5F104GADNA#W0, R5F104GCDNA#W0, R5F104GDDNA#W0, R5F104GEDNA#W0,<br>R5F104GFDNA#W0, R5F104GGDNA#W0, R5F104GHDNA#W0, R5F104GJDNA#W0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|           |                                                    | G                             | R5F104GAGNA#U0, R5F104GCGNA#U0, R5F104GDGNA#U0, R5F104GEGNA#U0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           |                                                    |                               | R5F104GFGNA#U0, R5F104GGGNA#U0, R5F104GHGNA#U0, R5F104GJGNA#U0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           |                                                    |                               | R5F104GAGNA#W0, R5F104GCGNA#W0, R5F104GDGNA#W0, R5F104GEGNA#W0, R5F104GFGNA#W0, R5F104GGGNA#W0, R5F104GHGNA#W0, R5F104GH |
|           |                                                    |                               | R5F104GKGNA#U0, R5F104GLGNA#U0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           |                                                    |                               | R5F104GKGNA#W0, R5F104GLGNA#W0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 52 pins   | 52-pin plastic LQFP                                | A                             | R5F104JCAFA#V0, R5F104JDAFA#V0, R5F104JEAFA#V0, R5F104JFAFA#V0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           | $(10 \times 10 \text{ mm}, 0.65 \text{ mm pitch})$ |                               | R5F104JGAFA#V0, R5F104JHAFA#V0, R5F104JJAFA#V0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           |                                                    |                               | R5F104JCAFA#X0, R5F104JDAFA#X0, R5F104JEAFA#X0, R5F104JFAFA#X0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           |                                                    | D                             | R5F104JGAFA#X0, R5F104JHAFA#X0, R5F104JJAFA#X0<br>R5F104JCDFA#V0, R5F104JDDFA#V0, R5F104JEDFA#V0, R5F104JFDFA#V0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|           |                                                    | D                             | R5F104JGDFA#V0, R5F104JHDFA#V0, R5F104JJDFA#V0, R5F104JGDFA#V0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           |                                                    |                               | R5F104JCDFA#X0, R5F104JDDFA#X0, R5F104JEDFA#X0, R5F104JFDFA#X0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           |                                                    |                               | R5F104JGDFA#X0, R5F104JHDFA#X0, R5F104JJDFA#X0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           |                                                    | G                             | R5F104JCGFA#V0, R5F104JDGFA#V0, R5F104JEGFA#V0, R5F104JFGFA#V0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           |                                                    |                               | R5F104JGGFA#V0, R5F104JHGFA#V0, R5F104JJGFA#V0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           |                                                    |                               | R5F104JCGFA#X0, R5F104JDGFA#X0, R5F104JEGFA#X0, R5F104JFGFA#X0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           |                                                    |                               | R5F104JGGFA#X0, R5F104JHGFA#X0, R5F104JJGFA#X0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

Note

For the fields of application, refer to Figure 1 - 1 Part Number, Memory Size, and Package of RL78/G14.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.

• 32-pin plastic LQFP (7 × 7 mm, 0.8 mm pitch)



- Note Mounted on the 96 KB or more code flash memory products.
- Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).
- Remark 1. For pin identification, see 1.4 Pin Identification.
- **Remark 2.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).



## 1.3.3 36-pin products

• 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch)



| Bottom View |   |   |   |   |           |  |  |  |
|-------------|---|---|---|---|-----------|--|--|--|
|             | 0 | 0 | 0 | 0 |           |  |  |  |
| 0           | 0 | Ο | 0 | 0 | 0         |  |  |  |
| 0           | 0 | Ο | 0 | 0 | 0         |  |  |  |
| 0           | Ο | 0 | Ο | Ο | 0         |  |  |  |
| 0           | Ο | 0 | Ο | Ο | 0         |  |  |  |
|             | 0 | 0 | 0 | 0 | $\square$ |  |  |  |
| F           | Е | D | С | В | А         |  |  |  |

|   | А                                                                | В                                                                      | С                                                    | D                                            | Е                                     | F                                    |   |
|---|------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------|---------------------------------------|--------------------------------------|---|
| 6 | P60/SCLA0                                                        | Vdd                                                                    | P121/X1                                              | P122/X2/EXCLK                                | P137/INTP0                            | P40/TOOL0                            | 6 |
| 5 | P62/SSI00                                                        | P61/SDAA0                                                              | Vss                                                  | REGC                                         | RESET                                 | P120/ANI19/<br>VCOUT0 Note           | 5 |
| 4 | P72/SO21                                                         | P71/SI21/<br>SDA21                                                     | P14/RxD2/SI20/<br>SDA20/TRDIOD0/<br>(SCLA0)          | P31/TI03/TO03/<br>INTP4/PCLBUZ0/<br>(TRJIO0) | P00/TI00/TxD1/<br>TRGCLKA/<br>(TRJO0) | P01/TO00/<br>RxD1/TRGCLKB/<br>TRJIO0 | 4 |
| 3 | P50/INTP1/<br>SI00/RxD0/<br>TOOLRxD/<br>SDA00/TRGIOA/<br>(TRJO0) | P70/SCK21/<br>SCL21                                                    | P15/PCLBUZ1/<br>SCK20/SCL20/<br>TRDIOB0/<br>(SDAA0)  | P22/ANI2/<br>ANO0 <sup>Note</sup>            | P20/ANI0/<br>AVREFP                   | P21/ANI1/<br>AVREFM                  | 3 |
| 2 | P30/INTP3/<br>SCK00/SCL00/<br>TRJO0                              | P16/TI01/TO01/<br>INTP5/TRDIOC0/<br>IVREF0 <sup>Note</sup> /<br>(RXD0) | P12/SO11/<br>TRDIOB1/<br>IVREF1 <sup>Note</sup>      | P11/SI11/<br>SDA11/<br>TRDIOC1               | P24/ANI4                              | P23/ANI3/<br>ANO1 <sup>Note</sup>    | 2 |
| 1 | P51/INTP2/<br>SO00/TxD0/<br>TOOLTxD/<br>TRGIOB                   | P17/TI02/TO02/<br>TRDIOA0/<br>TRDCLK/<br>IVCMP0 Note/<br>(TXD0)        | P13/TxD2/<br>SO20/TRDIOA1/<br>IVCMP1 <sup>Note</sup> | P10/SCK11/<br>SCL11/<br>TRDIOD1              | P147/ANI18/<br>VCOUT1 <sup>Note</sup> | P25/ANI5                             | 1 |
|   | A                                                                | B                                                                      | С                                                    | D                                            | E                                     | F                                    |   |

Note Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

**Remark 2.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

RENESAS

## **Absolute Maximum Ratings**

(2/2)

|                        |         |                      |                                                                                                                                                           |             | (2/  |
|------------------------|---------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Parameter              | Symbols |                      | Conditions                                                                                                                                                | Ratings     | Unit |
| Output current, high   | Іон1    | Per pin              | P00 to P06, P10 to P17, P30, P31, P40 to P47,<br>P50 to P57, P64 to P67, P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120, P130,<br>P140 to P147 | -40         | mA   |
|                        |         | Total of all<br>pins | P00 to P04, P40 to P47, P102, P120, P130,<br>P140 to P145                                                                                                 | -70         | mA   |
|                        |         | -170 mA              | P05, P06, P10 to P17, P30, P31, P50 to P57,<br>P64 to P67, P70 to P77, P80 to P87, P100, P101,<br>P110, P111, P146, P147                                  | -100        | mA   |
|                        | Іон2    | Per pin              | P20 to P27, P150 to P156                                                                                                                                  | -0.5        | mA   |
|                        |         | Total of all<br>pins |                                                                                                                                                           | -2          | mA   |
| Output current, low    | IOL1    | Per pin              | P00 to P06, P10 to P17, P30, P31, P40 to P47,<br>P50 to P57, P64 to P67, P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120, P130,<br>P140 to P147 | 40          | mA   |
|                        |         | Total of all<br>pins | P00 to P04, P40 to P47, P102, P120, P130,<br>P140 to P145                                                                                                 | 70          | mA   |
|                        |         | 170 mA               | P05, P06, P10 to P17, P30, P31, P50 to P57,<br>P60 to P67, P70 to P77, P80 to P87, P100, P101,<br>P110, P111, P146, P147                                  | 100         | mA   |
|                        | IOL2    | Per pin              | P20 to P27, P150 to P156                                                                                                                                  | 1           | mA   |
|                        |         | Total of all<br>pins |                                                                                                                                                           | 5           | mA   |
| Operating ambient tem- | Та      | In normal c          | pperation mode                                                                                                                                            | -40 to +85  | °C   |
| perature               |         | In flash me          | mory programming mode                                                                                                                                     |             |      |
| Storage temperature    | Tstg    |                      |                                                                                                                                                           | -65 to +150 | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- Note 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation.
- **Note 6.** Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
- Note 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
- **Note 8.** Current flowing during programming of the data flash.
- Note 9. Current flowing during self-programming.
- Note 10. For shift time to the SNOOZE mode, see 23.3.3 SNOOZE mode in the RL78/G14 User's Manual.
- **Note 11.** Current flowing only to the D/A converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IDAC when the D/A converter operates in an operation mode or the HALT mode.
- **Note 12.** Current flowing only to the comparator circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2, or IDD3 and ICMP when the comparator circuit is in operation.
- Note 13. A comparator and D/A converter are provided in products with 96 KB or more code flash memory.
- Remark 1. fil: Low-speed on-chip oscillator clock frequency
- Remark 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 3. fcLK: CPU/peripheral hardware clock frequency
- Remark 4. Temperature condition of the TYP. value is TA = 25°C



| Items                                                   | Symbol                     | Conditio                                            | ons                                                            | MIN.       | TYP. | MAX. | Unit |
|---------------------------------------------------------|----------------------------|-----------------------------------------------------|----------------------------------------------------------------|------------|------|------|------|
| Timer RD input high-level width, low-level width        | tтdін,<br>tтdі∟            | TRDIOA0, TRDIOA1, TRDIOI<br>TRDIOC0, TRDIOC1, TRDIO |                                                                | 3/fclk     |      |      | ns   |
| Timer RD forced cutoff signal                           | <b>t</b> TDSIL             | P130/INTP0                                          | 2MHz < fclk ≤ 32 MHz                                           | 1          |      |      | μs   |
| input low-level width                                   |                            |                                                     | fclk ≤ 2 MHz                                                   | 1/fclk + 1 |      |      |      |
| Timer RG input high-level                               | tтgiн,                     | TRGIOA, TRGIOB                                      |                                                                | 2.5/fclk   |      |      | ns   |
| width, low-level width                                  | t⊤GIL                      |                                                     |                                                                |            |      |      |      |
| TO00 to TO03,                                           | fто                        | HS (high-speed main) mode                           | $4.0~V \leq EV_{DD0} \leq 5.5~V$                               |            |      | 16   | MHz  |
| TO10 to TO13,                                           |                            |                                                     | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 4.0 \text{ V}$   |            |      | 8    | MHz  |
| TRJIO0, TRJO0,<br>TRDIOA0, TRDIOA1,                     |                            |                                                     | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$     |            |      | 4    | MHz  |
| TRDIOB0, TRDIOB1,                                       |                            |                                                     | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |            |      | 2    | MHz  |
| TRDIOC0, TRDIOC1,                                       |                            | LS (low-speed main) mode                            | $1.8 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$        |            |      | 4    | MHz  |
| TRDIOD0, TRDIOD1,<br>TRGIOA, TRGIOB<br>output frequency |                            |                                                     | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |            |      | 2    | MHz  |
|                                                         | LV (low-voltage main) mode |                                                     | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |            |      | 2    | MHz  |
| PCLBUZ0, PCLBUZ1 output                                 | <b>f</b> PCL               | HS (high-speed main) mode                           | $4.0~V \leq EV_{DD0} \leq 5.5~V$                               |            |      | 16   | MHz  |
| frequency                                               |                            |                                                     | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$     |            |      | 8    | MHz  |
|                                                         |                            |                                                     | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$     |            |      | 4    | MHz  |
|                                                         |                            |                                                     | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |            |      | 2    | MHz  |
|                                                         |                            | LS (low-speed main) mode                            | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |            |      | 4    | MHz  |
|                                                         |                            |                                                     | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |            |      | 2    | MHz  |
|                                                         |                            | LV (low-voltage main) mode                          | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |            |      | 4    | MHz  |
|                                                         |                            |                                                     | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |            |      | 2    | MHz  |
| Interrupt input high-level                              | tinth,                     | INTP0                                               | $1.6 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$             | 1          |      |      | μs   |
| width, low-level width                                  | tintl                      | INTP1 to INTP11                                     | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   | 1          |      |      | μs   |
| Key interrupt input low-level                           | tĸĸ                        | KR0 to KR7                                          | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   | 250        |      |      | ns   |
| width                                                   |                            |                                                     | 1.6 V ≤ EVDD0 < 1.8 V                                          | 1          |      |      | μs   |
| RESET low-level width                                   | trsl                       |                                                     | 1                                                              | 10         |      |      | μs   |

## (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)



## (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only)

| Parameter                                                | Symbol | Conditions                                              |                                                                | HS (high-speed main) mode |      | · · ·        | LS (low-speed main) mode |              | LV (low-voltage main) mode |    |
|----------------------------------------------------------|--------|---------------------------------------------------------|----------------------------------------------------------------|---------------------------|------|--------------|--------------------------|--------------|----------------------------|----|
|                                                          |        |                                                         |                                                                | MIN.                      | MAX. | MIN.         | MAX.                     | MIN.         | MAX.                       |    |
| SCKp cycle time                                          | tkCY1  | tkcy1 ≥ 2/fclk                                          | $4.0~V \leq EV_{DD0} \leq 5.5~V$                               | 62.5                      |      | 250          |                          | 500          |                            | ns |
|                                                          |        | $2.7 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$ | 83.3                                                           |                           | 250  |              | 500                      |              | ns                         |    |
| SCKp high-/low-level                                     | tкнı,  | $4.0 \text{ V} \leq EV_{DD0}$                           | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                           |      | tксү1/2 - 50 |                          | tксү1/2 - 50 |                            | ns |
| width                                                    | tĸ∟1   | $2.7 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                                | tксү1/2 - 10              |      | tксү1/2 - 50 |                          | tксү1/2 - 50 |                            | ns |
| SIp setup time (to SCKp↑)                                | tsiĸ1  | $4.0~V \leq EV_{DD0} \leq 5.5~V$                        |                                                                | 23                        |      | 110          |                          | 110          |                            | ns |
| Note 1                                                   |        | $2.7 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                                | 33                        |      | 110          |                          | 110          |                            | ns |
| SIp hold time (from<br>SCKp↑) <sup>Note 2</sup>          | tksi1  | $2.7 \text{ V} \leq EV_{DD0} \leq 5.5 \text{ V}$        |                                                                | 10                        |      | 10           |                          | 10           |                            | ns |
| Delay time from SCKp↓ to<br>SOp output <sup>Note 3</sup> | tkso1  | C = 20 pF Note                                          | : 4                                                            |                           | 10   |              | 10                       |              | 10                         | ns |

(TA = -40 to +85°C, 2.7 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 4. C is the load capacitance of the SCKp and SOp output lines.

Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

Remark 1. This value is valid only when CSI00's peripheral I/O redirect function is not used.

Remark 2. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0),

g: PIM and POM numbers (g = 1)

Remark 3. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00))



Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.



## CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)

CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



Remark 1. p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31) Remark 2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)

- **Note 4.** This value as an example is calculated when the conditions described in the "Conditions" column are met.
- Refer to **Note 3** above to calculate the maximum transfer rate under conditions of the customer.
- Note 5. Use it with  $EV_{DD0} \ge V_b$ .
- **Note 6.** The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.8 V  $\leq$  EVDD0 < 3.3 V and 1.6 V  $\leq$  Vb  $\leq$  2.0 V

Maximum transfer rate

sfer rate = 
$$\frac{}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$

1

Baud rate error (theoretical value) =

$$\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 100 [\%]$$

$$(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides

- **Note 7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 6** above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(**Remarks** are listed on the next page.)



## Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



- **Remark 1.** Rb[Ω]: Communication line (SDAr, SCLr) pull-up resistance, Cb[F]: Communication line (SDAr, SCLr) load capacitance, Vb[V]: Communication line voltage
- Remark 2. r: IIC number (r = 00, 01, 10, 11, 20, 30, 31), g: PIM, POM number (g = 0, 1, 3 to 5, 14)
- Remark 3. fMCK: Serial array unit operation clock frequency
  - (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0, 2), mn = 00, 01, 02, 10, 12, 13)



# 2.5.2 Serial interface IICA

## (1) I<sup>2</sup>C standard mode

```
(TA = -40 to +85°C, 1.6 V \leq EVDD0 = EVDD1 \leq VDD \leq 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)
```

| Parameter         | Symbol                                                         | C                                                              | Conditions                                                     |     | peed main)<br>ode | • •  | beed main)<br>bde | •    | ltage main)<br>ode | Unit |
|-------------------|----------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|-----|-------------------|------|-------------------|------|--------------------|------|
|                   |                                                                |                                                                |                                                                |     | MAX.              | MIN. | MAX.              | MIN. | MAX.               |      |
| SCLA0 clock       | fsc∟                                                           | Standard mode:                                                 | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$                        | 0   | 100               | 0    | 100               | 0    | 100                | kHz  |
| frequency         |                                                                | fclk ≥ 1 MHz                                                   | $1.8~V \leq EV_{\text{DD0}} \leq 5.5~V$                        | 0   | 100               | 0    | 100               | 0    | 100                | kHz  |
|                   |                                                                |                                                                | $1.7~V \leq EV_{DD0} \leq 5.5~V$                               | 0   | 100               | 0    | 100               | 0    | 100                | kHz  |
|                   |                                                                |                                                                | $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$                        | -   | _                 | 0    | 100               | 0    | 100                | kHz  |
| Setup time of     | tsu: sta                                                       | $2.7 V \leq EV_{DD0} \leq 3$                                   | 5.5 V                                                          | 4.7 |                   | 4.7  |                   | 4.7  |                    | μs   |
| restart condition | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                                | 4.7                                                            |     | 4.7               |      | 4.7               |      | μs                 |      |
|                   |                                                                | $1.7 \text{ V} \leq EV_{DD0} \leq 5.5 \text{ V}$               |                                                                | 4.7 |                   | 4.7  |                   | 4.7  |                    | μs   |
|                   |                                                                | $1.6~V \leq EV_{DD0} \leq 5.5~V$                               |                                                                | -   | _                 | 4.7  |                   | 4.7  |                    | μs   |
| Hold time Note 1  | thd: STA                                                       | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                                | 4.0 |                   | 4.0  |                   | 4.0  |                    | μs   |
|                   |                                                                | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                                | 4.0 |                   | 4.0  |                   | 4.0  |                    | μs   |
|                   |                                                                | $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                                | 4.0 |                   | 4.0  |                   | 4.0  |                    | μs   |
|                   |                                                                | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                                | —   |                   | 4.0  |                   | 4.0  |                    | μs   |
| Hold time when    | t∟ow                                                           | $2.7 V \leq EV_{DD0} \leq 3$                                   | 5.5 V                                                          | 4.7 |                   | 4.7  |                   | 4.7  |                    | μs   |
| SCLA0 = "L"       |                                                                | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 8$             | 5.5 V                                                          | 4.7 |                   | 4.7  |                   | 4.7  |                    | μs   |
|                   |                                                                | $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 3$             | $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |     |                   | 4.7  |                   | 4.7  |                    | μs   |
|                   |                                                                | $1.6 V \le EV_{DD0} \le 8$                                     | 5.5 V                                                          | -   | _                 | 4.7  |                   | 4.7  |                    | μs   |
| Hold time when    | tніgн                                                          | $2.7 V \leq EV_{DD0} \leq 3$                                   | 5.5 V                                                          | 4.0 |                   | 4.0  |                   | 4.0  |                    | μs   |
| SCLA0 = "H"       |                                                                | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 8$             | 4.0                                                            |     | 4.0               |      | 4.0               |      | μs                 |      |
|                   |                                                                | $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 3$             | 5.5 V                                                          | 4.0 |                   | 4.0  |                   | 4.0  |                    | μs   |
|                   |                                                                | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 8$             | 5.5 V                                                          | -   | _                 | 4.0  |                   | 4.0  |                    | μs   |

 $(\ensuremath{\textit{Notes}}, \ensuremath{\textit{Caution}}, \ensuremath{\text{and}} \ensuremath{\textit{Remark}}$  are listed on the next page.)



# 3.1 Absolute Maximum Ratings

#### Absolute Maximum Ratings

|                        |              | 0 199                                 |                                         | (172) |
|------------------------|--------------|---------------------------------------|-----------------------------------------|-------|
| Parameter              | Symbols      | Conditions                            | Ratings                                 | Unit  |
| Supply voltage         | Vdd          |                                       | -0.5 to +6.5                            | V     |
|                        | EVDD0, EVDD1 | EVDD0 = EVDD1                         | -0.5 to +6.5                            | V     |
|                        | EVsso, EVss1 | EVsso = EVss1                         | -0.5 to +0.3                            | V     |
| REGC pin input voltage | VIREGC       | REGC                                  | -0.3 to +2.8                            | V     |
|                        |              |                                       | and -0.3 to V <sub>DD</sub> +0.3 Note 1 |       |
| Input voltage          | VI1          | P00 to P06, P10 to P17, P30, P31,     | -0.3 to EVDD0 +0.3                      | V     |
|                        |              | P40 to P47, P50 to P57, P64 to P67,   | and -0.3 to VDD +0.3 Note 2             |       |
|                        |              | P70 to P77, P80 to P87, P100 to P102, |                                         |       |
|                        |              | P110, P111, P120, P140 to P147        |                                         |       |
|                        | VI2          | P60 to P63 (N-ch open-drain)          | -0.3 to +6.5                            | V     |
|                        | Vı3          | P20 to P27, P121 to P124, P137,       | -0.3 to V <sub>DD</sub> +0.3 Note 2     | V     |
|                        |              | P150 to P156, EXCLK, EXCLKS, RESET    |                                         |       |
| Output voltage         | V01          | P00 to P06, P10 to P17, P30, P31,     | -0.3 to EVDD0 +0.3                      | V     |
|                        |              | P40 to P47, P50 to P57, P60 to P67,   | and -0.3 to VDD +0.3 Note 2             |       |
|                        |              | P70 to P77, P80 to P87, P100 to P102, |                                         |       |
|                        |              | P110, P111, P120, P130, P140 to P147  |                                         |       |
|                        | V02          | P20 to P27, P150 to P156              | -0.3 to VDD +0.3 Note 2                 | V     |
| Analog input voltage   | VAI1         | ANI16 to ANI20                        | -0.3 to EVDD0 +0.3                      | V     |
| 0 1 0                  |              |                                       | and -0.3 to AVREF(+) +0.3 Notes 2, 3    | v     |
|                        | VAI2         | ANI0 to ANI14                         | -0.3 to VDD +0.3                        | V     |
|                        |              |                                       | and -0.3 to AVREF(+) +0.3 Notes 2, 3    | v     |

Note 1. Connect the REGC pin to Vss via a capacitor (0.47 to 1 μF). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.

Note 2. Must be 6.5 V or lower.

**Note 3.** Do not exceed AVREF (+) + 0.3 V in case of A/D conversion target pin.

- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- Remark 1. Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

**Remark 2.** AVREF (+): + side reference voltage of the A/D converter.

Remark 3. Vss: Reference voltage



(1/2)

# 3.2 Oscillator Characteristics

# 3.2.1 X1, XT1 characteristics

#### $(TA = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

| Resonator                                  | Resonator          | Conditions                                                 | MIN. | TYP.   | MAX. | Unit |
|--------------------------------------------|--------------------|------------------------------------------------------------|------|--------|------|------|
| X1 clock oscillation frequency (fx) Note   | Ceramic resonator/ | $2.7~V \leq V \text{DD} \leq 5.5~V$                        | 1.0  |        | 20.0 | MHz  |
|                                            | crystal resonator  | $2.4 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$ | 1.0  |        | 16.0 |      |
| XT1 clock oscillation frequency (fxT) Note | Crystal resonator  |                                                            | 32   | 32.768 | 35   | kHz  |

Note Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

Remark When using the X1 oscillator and XT1 oscillator, refer to 5.4 System Clock Oscillator in the RL78/G14 User's Manual.

# 3.2.2 On-chip oscillator characteristics

## (TA = -40 to +105°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

| Oscillators                                                 | Parameters | Co            | onditions                           | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------|------------|---------------|-------------------------------------|------|------|------|------|
| High-speed on-chip oscillator clock frequency<br>Notes 1, 2 | fін        |               |                                     | 1    |      | 32   | MHz  |
| High-speed on-chip oscillator clock frequency               |            | -20 to +85°C  | $2.4~V \leq V \text{DD} \leq 5.5~V$ | -1.0 |      | +1.0 | %    |
| accuracy                                                    |            | -40 to -20°C  | $2.4~V \leq V \text{DD} \leq 5.5~V$ | -1.5 |      | +1.5 | %    |
|                                                             |            | +85 to +105°C | $2.4~V \leq V \text{DD} \leq 5.5~V$ | -2.0 |      | +2.0 | %    |
| Low-speed on-chip oscillator clock frequency                | fı∟        |               |                                     |      | 15   |      | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy       |            |               |                                     | -15  |      | +15  | %    |

Note 1. High-speed on-chip oscillator frequency is selected with bits 0 to 4 of the option byte (000C2H) and bits 0 to 2 of the HOCODIV register.

Note 2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time.



| Itomo                | Cumbel                       |                                                                                |                                                                                                                  | MINI        | TVD  | MAX  | 1.1.0.14 |
|----------------------|------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------|------|------|----------|
| Items                | Symbol                       | Conditior                                                                      | -                                                                                                                | MIN.        | TYP. | MAX. | Unit     |
| Output voltage, high | VOH1                         | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,                   | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOH1 = -3.0 mA                                  | EVDD0 - 0.7 |      |      | V        |
|                      |                              | P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,                     | 2.7 V ≤ EVDD0 ≤ 5.5 V,<br>Іон1 = -2.0 mA                                                                         | EVDD0 - 0.6 |      |      | V        |
|                      |                              |                                                                                | 2.4 V ≤ EVDD0 ≤ 5.5 V,<br>Іон1 = -1.5 mA                                                                         | EVDD0 - 0.5 |      |      | V        |
|                      | Voh2                         | P20 to P27, P150 to P156                                                       | 2.4 V ≤ Vdd ≤ 5.5 V,<br>Ioh2 = -100 μA                                                                           | Vdd - 0.5   |      |      | V        |
| Output voltage, low  | P31, P40 to P47, P50 to P57, |                                                                                | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ I_{OL1} = 8.5 \ mA \end{array}$                         |             |      | 0.7  | V        |
|                      |                              | P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P120 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL1 = 3.0 mA                                   |             |      | 0.6  | V        |
|                      |                              | P111, P120, P130,<br>P140 to P147                                              | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL1 = 1.5 mA                                   |             |      | 0.4  | V        |
|                      |                              |                                                                                | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL1 = 0.6 mA                                   |             |      | 0.4  | V        |
|                      | Vol2                         | P20 to P27, P150 to P156                                                       | $\begin{array}{l} \text{2.4 V} \leq \text{Vdd} \leq 5.5 \text{ V},\\ \text{Iol2 = 400 } \mu\text{A} \end{array}$ |             |      | 0.4  | V        |
|                      | Vol3                         | P60 to P63                                                                     | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL3 = 15.0 mA                                  |             |      | 2.0  | V        |
|                      |                              |                                                                                | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL3 = 5.0 mA                                   |             |      | 0.4  | V        |
|                      |                              |                                                                                | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL3 = 3.0 mA                                   |             |      | 0.4  | V        |
|                      |                              | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>lol3 = 2.0 mA |                                                                                                                  |             | 0.4  | V    |          |

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(4/5)

Caution P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, P142 to P144 do not output high level in N-ch open-drain mode.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- Note 1. Total current flowing into VDD and EVDD0, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0 or Vss, EVss0. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 3.** When high-speed system clock and subsystem clock are stopped.
- **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- **Note 5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{@}1 \text{ MHz}$  to 32 MHz
  - 2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz
- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fin: High-speed on-chip oscillator clock frequency (32 MHz max.)
- **Remark 4.** fsuB: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C



# (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) |        |            |                                                              |                           | (2/2 |      |
|-----------------------------------------------------------------------------------------------------|--------|------------|--------------------------------------------------------------|---------------------------|------|------|
| Parameter                                                                                           | Symbol | Conditions |                                                              | HS (high-speed main) mode |      | Unit |
|                                                                                                     |        |            |                                                              | MIN.                      | MAX. |      |
| SSI00 setup time                                                                                    | tssik  | DAPmn = 0  | $2.7~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ | 240                       |      | ns   |
|                                                                                                     |        |            | $2.4~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ | 400                       |      | ns   |
|                                                                                                     |        | DAPmn = 1  | $2.7~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ | 1/fмск + 240              |      | ns   |
|                                                                                                     |        |            | $2.4~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ | 1/fмск + 400              |      | ns   |
| SSI00 hold time                                                                                     | tĸssi  | DAPmn = 0  | $2.7~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ | 1/fмск + 240              |      | ns   |
|                                                                                                     |        |            | $2.4~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ | 1/fмск + 400              |      | ns   |
|                                                                                                     |        | DAPmn = 1  | $2.7~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ | 240                       |      | ns   |
|                                                                                                     |        |            | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | 400                       |      | ns   |

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

Remark p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM number (g = 3, 5)

#### CSI mode connection diagram (during communication at same potential)



CSI mode connection diagram (during communication at same potential) (Slave Transmission of slave select input function (CSI00))

| SCK00                        | SCK                 |
|------------------------------|---------------------|
| SI00<br>RL78 microcontroller | SO<br>User's device |
| SO00                         | SI                  |
| <u>SSI00</u>                 | SSO                 |

Remark 1. p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31) Remark 2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)



## (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

#### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(1/2)

| Parameter Symbol |  |   | Conditions                                                                                          |      | HS (high-speed main) mode       |      |
|------------------|--|---|-----------------------------------------------------------------------------------------------------|------|---------------------------------|------|
|                  |  |   |                                                                                                     | MIN. | MAX.                            |      |
| Transfer rate    |  | - | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V \end{array}$ |      | fмск/12 Note 1                  | bps  |
|                  |  |   | Theoretical value of the maximum transfer rate $f_{MCK}$ = $f_{CLK}$ Note 3                         |      | 2.6                             | Mbps |
|                  |  |   | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V \end{array}$    |      | fмск/12 Note 1                  | bps  |
|                  |  |   | Theoretical value of the maximum transfer rate fmck = f_{CLK} Note 3                                |      | 2.6                             | Mbps |
|                  |  |   | $\begin{array}{l} 2.4 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V \end{array}$    |      | f <sub>MCK</sub> /12 Notes 1, 2 | bps  |
|                  |  |   | Theoretical value of the maximum transfer rate f_{MCK} = f_{CLK} Note 3                             |      | 2.6                             | Mbps |

**Note 1.** Transfer rate in the SNOOZE mode is 4800 bps only.

However, the SNOOZE mode cannot be used when FRQSEL4 = 1.

```
Note 2. The following conditions are required for low voltage interface when EVDD0 < VDD.
```

 $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ : MAX. 1.3 Mbps

- **Note 3.** The maximum operating frequencies of the CPU/peripheral hardware clock (fcLK) are: HS (high-speed main) mode:  $32 \text{ MHz} (2.7 \text{ V} \le \text{VDD} \le 5.5 \text{ V})$ 
  - 16 MHz (2.4 V  $\leq$  VDD  $\leq$  5.5 V)
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.
- Remark 1. Vb [V]: Communication line voltage
- **Remark 2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14)
- Remark 3. fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)

**Remark 4.** UART2 cannot communicate at different potential when bit 1 (PIOR01) of peripheral I/O redirection register 0 (PIOR0) is 1.



# (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

| Parameter             | Symbol | Conditions                                                                                                                        |                                                                                                                                                                     | HS (high-speed main) mode |      | Unit |
|-----------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|------|
|                       |        |                                                                                                                                   |                                                                                                                                                                     | MIN.                      | MAX. |      |
| SCKp cycle time       | tkcy1  | 2.7<br>Cb =<br>2.7<br>2.3                                                                                                         |                                                                                                                                                                     | 600                       |      | ns   |
|                       |        |                                                                                                                                   | $\label{eq:VDD0} \begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$ | 1000                      |      | ns   |
|                       |        |                                                                                                                                   | $\begin{array}{l} 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 30 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$                    | 2300                      |      | ns   |
| SCKp high-level width | tкнı   | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ ' \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \end{array}$ | ,                                                                                                                                                                   | tĸcy1/2 - 150             |      | ns   |
|                       |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 30 \ pF, \ R_b = 2.7 \end{array}$        | ,                                                                                                                                                                   | tксү1/2 - 340             |      | ns   |
|                       |        | $\begin{array}{l} 2.4 \ V \leq EV_{DD0} < 3.3 \\ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ C_b = 30 \ pF, \ R_b = 5.5 \end{array}$        | ,                                                                                                                                                                   | tксү1/2 - 916             |      | ns   |
| SCKp low-level width  | tĸ∟1   | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ ' \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \end{array}$ | ,                                                                                                                                                                   | tксү1/2 - 24              |      | ns   |
|                       |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 30 \ pF, \ R_b = 2.7 \end{array}$        | ,                                                                                                                                                                   | tkcy1/2 - 36              |      | ns   |
|                       |        | $\begin{array}{l} 2.4 \ V \leq EV_{DD0} < 3.3 \\ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ C_b = 30 \ pF, \ R_b = 5.5 \end{array}$        | ,                                                                                                                                                                   | tксү1/2 - 100             |      | ns   |

### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(**Remarks** are listed two pages after the next page.)



R5F104LCAFP, R5F104LDAFP, R5F104LEAFP, R5F104LFAFP, R5F104LGAFP, R5F104LHAFP, R5F104LJAFP R5F104LCDFP, R5F104LDDFP, R5F104LEDFP, R5F104LFDFP, R5F104LGDFP, R5F104LHDFP, R5F104LJDFP R5F104LCGFP, R5F104LDGFP, R5F104LEGFP, R5F104LFGFP, R5F104LGGFP, R5F104LHGFP, R5F104LJGFP

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP64-14x14-0.80 | PLQP0064GA-A | P64GC-80-GBW-1 | 0.7             |



© 2012 Renesas Electronics Corporation. All rights reserved.



R5F104MFAFA, R5F104MGAFA, R5F104MHAFA, R5F104MJAFA R5F104MFDFA, R5F104MGDFA, R5F104MHDFA, R5F104MJDFA R5F104MFGFA, R5F104MGGFA, R5F104MHGFA, R5F104MJGFA R5F104MKAFA, R5F104MLAFA R5F104MKGFA, R5F104MLGFA

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP80-14x14-0.65 | PLQP0080JB-E | P80GC-65-UBT-2 | 0.69            |



© 2012 Renesas Electronics Corporation. All rights reserved.

