



### Welcome to E-XFL.COM

## What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 31                                                                              |
| Program Memory Size        | 48KB (48K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 5.5K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-LQFP                                                                         |
| Supplier Device Package    | 44-LQFP (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104fdafp-30 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **1.6** Outline of Functions

[30-pin, 32-pin, 36-pin, 40-pin products (code flash memory 16 KB to 64 KB)]

# Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

|                      |                                              | 30-pin                                                                                                                                                                                       | 32-pin                                                                                                               | 36-pin                                         | (1/2<br>40-pin                                                                        |
|----------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------|
|                      | Item                                         | R5F104Ax<br>(x = A, C to E)                                                                                                                                                                  | R5F104Bx<br>(x = A, C to E)                                                                                          | R5F104Cx<br>(x = A, C to E)                    | R5F104Ex<br>(x = A, C to E)                                                           |
| Code flash mer       | mory (KB)                                    | 16 to 64                                                                                                                                                                                     | 16 to 64                                                                                                             | 16 to 64                                       | 16 to 64                                                                              |
| Data flash merr      |                                              | 4                                                                                                                                                                                            | 4                                                                                                                    | 4                                              | 4                                                                                     |
| RAM (KB)             |                                              | 2.5 to 5.5 Note                                                                                                                                                                              | 2.5 to 5.5 Note                                                                                                      | 2.5 to 5.5 Note                                | 2.5 to 5.5 Note                                                                       |
| Address space        |                                              | 1 MB                                                                                                                                                                                         | 2.0 10 0.0                                                                                                           | 2.0 10 0.0                                     | 2.0 10 0.0                                                                            |
| Main system<br>clock | High-speed system clock                      | X1 (crystal/ceramic) oscilla<br>HS (high-speed main) moo<br>HS (high-speed main) moo<br>LS (low-speed main) mode<br>LV (low-voltage main) mode                                               | de: 1 to 20 MHz (V <sub>DD</sub> = 2<br>de: 1 to 16 MHz (V <sub>DD</sub> = 2<br>e: 1 to 8 MHz (V <sub>DD</sub> = 1.8 | .7 to 5.5 V),<br>.4 to 5.5 V),<br>3 to 5.5 V), |                                                                                       |
|                      | High-speed on-chip<br>oscillator clock (fi⊣) | HS (high-speed main) mod<br>HS (high-speed main) mod<br>LS (low-speed main) mode<br>LV (low-voltage main) mode                                                                               | de: 1 to 16 MHz (VDD = 2.<br>e: 1 to 8 MHz (VDD = 1.8                                                                | 4 to 5.5 V),<br>to 5.5 V),                     |                                                                                       |
| Subsystem cloc       | ck                                           |                                                                                                                                                                                              | _                                                                                                                    |                                                | XT1 (crystal) oscillation<br>external subsystem<br>clock input (EXCLKS)<br>32.768 kHz |
| Low-speed on-o       | chip oscillator clock                        | 15 kHz (TYP.): Vod = 1.6 to                                                                                                                                                                  | o 5.5 V                                                                                                              |                                                |                                                                                       |
| General-purpos       | se register                                  | 8 bits $\times$ 32 registers (8 bits                                                                                                                                                         | $\times8$ registers $\times4$ banks)                                                                                 |                                                |                                                                                       |
| Minimum instru       | ction execution time                         | $0.03125\mu s$ (High-speed or                                                                                                                                                                | n-chip oscillator clock: fill :                                                                                      | = 32 MHz operation)                            |                                                                                       |
|                      |                                              | $0.05\mu s$ (High-speed system                                                                                                                                                               | m clock: fmx = 20 MHz op                                                                                             | eration)                                       |                                                                                       |
|                      |                                              |                                                                                                                                                                                              | _                                                                                                                    |                                                | 30.5 μs (Subsystem<br>clock: fsuB = 32.768 kH<br>operation)                           |
| Instruction set      |                                              | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/log</li> <li>Multiplication (8 bits × 8 l</li> <li>Multiplication and Accum</li> <li>Rotate, barrel shift, and t</li> </ul> | bits, 16 bits $\times$ 16 bits), Div<br>nulation (16 bits $\times$ 16 bits +                                         | + 32 bits)                                     |                                                                                       |
| I/O port             | Total                                        | 26                                                                                                                                                                                           | 28                                                                                                                   | 32                                             | 36                                                                                    |
|                      | CMOS I/O                                     | 21                                                                                                                                                                                           | 22                                                                                                                   | 26                                             | 28                                                                                    |
|                      | CMOS input                                   | 3                                                                                                                                                                                            | 3                                                                                                                    | 3                                              | 5                                                                                     |
|                      | CMOS output                                  | _                                                                                                                                                                                            | _                                                                                                                    | —                                              | -                                                                                     |
|                      | N-ch open-drain I/O (6<br>V tolerance)       | 2                                                                                                                                                                                            | 3                                                                                                                    | 3                                              | 3                                                                                     |
| Timer                | 16-bit timer                                 | 8 channels<br>(TAU: 4 channels, Timer R                                                                                                                                                      | J: 1 channel, Timer RD: 2                                                                                            | channels, Timer RG: 1 c                        | hannel)                                                                               |
|                      | Watchdog timer                               | 1 channel                                                                                                                                                                                    |                                                                                                                      |                                                |                                                                                       |
|                      | Real-time clock (RTC)                        | 1 channel                                                                                                                                                                                    |                                                                                                                      |                                                |                                                                                       |
|                      | 12-bit interval timer                        | 1 channel                                                                                                                                                                                    |                                                                                                                      |                                                |                                                                                       |
|                      | Timer output                                 | Timer outputs: 13 channels<br>PWM outputs: 9 channels                                                                                                                                        | 5                                                                                                                    |                                                |                                                                                       |
|                      | RTC output                                   |                                                                                                                                                                                              | _                                                                                                                    |                                                | 1<br>• 1 Hz<br>(subsystem clock: fsu<br>= 32.768 kHz)                                 |

(Note is listed on the next page.)



| Note | The flash library uses RAM in self-programming and rewriting of the data flash memory.                           |
|------|------------------------------------------------------------------------------------------------------------------|
|      | The target products and start address of the RAM areas used by the flash library are shown below.                |
|      | R5F104xJ (x = F, G, J, L, M, P): Start address F9F00H                                                            |
|      | For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family |
|      | (R20UT2944).                                                                                                     |



# 2. ELECTRICAL SPECIFICATIONS (TA = -40 to $+85^{\circ}$ C)

This chapter describes the following electrical specifications.

Target products A: Consumer applications TA = -40 to +85°C

R5F104xxAxx

- D: Industrial applications TA = -40 to +85°C R5F104xxDxx
- G: Industrial applications when TA = -40 to +105°C products is used in the range of TA = -40 to +85°C R5F104xxGxx
- Caution 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
- Caution 2. With products not provided with an EVDD0, EVDD1, EVSS0, or EVSS1 pin, replace EVDD0 and EVDD1 with VDD, or replace EVSS0 and EVSS1 with VSS.
- Caution 3. The pins mounted depend on the product. Refer to 2.1 Port Functions to 2.2.1 Functions for each product in the RL78/G14 User's Manual.



- Note 1. Total current flowing into VDD and EVDD0, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0 or Vss, EVss0. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 3. When high-speed system clock and subsystem clock are stopped.
- Note 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer
- Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

| HS (high-speed main) mode:  | $2.7~V \leq V_{DD} \leq 5.5~V@1~MHz$ to 32 MHz |
|-----------------------------|------------------------------------------------|
|                             | 2.4 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 16 MHz  |
| LS (low-speed main) mode:   | 1.8 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 8 MHz   |
| LV (low-voltage main) mode: | 1.6 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 4 MHz   |

- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.) Remark 3. file:
- High-speed on-chip oscillator clock frequency (32 MHz max.) Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

R01DS0053EJ0330 Rev. 3.30 Aug 12, 2016



Minimum Instruction Execution Time during Main System Clock Operation

TCY vs VDD (HS (high-speed main) mode)



Supply voltage VDD [V]





TCY vs VDD (LS (low-speed main) mode)

TCY vs VDD (LV (low-voltage main) mode)





**Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1),

n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14)

Remark 2. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00 to 03, 10 to 13))



# CSI mode connection diagram (during communication at different potential



- **Remark 1.** Rb[Ω]: Communication line (SCKp, SOp) pull-up resistance, Cb[F]: Communication line (SCKp, SOp) load capacitance, Vb[V]: Communication line voltage
- **Remark 2.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)
- Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00))
- Remark 4. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.



| Parameter                 | Symbol | Conditions                                                                                                                                                                                |      | -speed main)<br>node |      | speed main)<br>10de |      | oltage main)<br>10de | Unit |
|---------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------|------|---------------------|------|----------------------|------|
|                           |        |                                                                                                                                                                                           | MIN. | MAX.                 | MIN. | MAX.                | MIN. | MAX.                 | 1    |
| SCLr clock frequency      | fsc∟   | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                       |      | 1000 Note 1          |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $\label{eq:2.7} \begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                  |      | 1000 Note 1          |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        |                                                                                                                                                                                           |      | 400 Note 1           |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                |      | 400 Note 1           |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $\label{eq:VD} \begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V \ \text{Note 2}, \\ C_b = 100 \ \text{pF}, \ R_b = 5.5 \ \text{k}\Omega \end{array}$    |      | 300 Note 1           |      | 300 Note 1          |      | 300 Note 1           | kHz  |
| Hold time when SCLr = "L" | t∟ow   |                                                                                                                                                                                           | 475  |                      | 1550 |                     | 1550 |                      | ns   |
|                           |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                 | 475  |                      | 1550 |                     | 1550 |                      | ns   |
|                           |        | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{array}$                                      | 1150 |                      | 1550 |                     | 1550 |                      | ns   |
|                           |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                | 1150 |                      | 1550 |                     | 1550 |                      | ns   |
|                           |        | $\label{eq:VD} \begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V \ \mbox{Note $2$}, \\ C_b = 100 \ \mbox{pF}, \ R_b = 5.5 \ \mbox{k}\Omega \end{array}$  | 1550 |                      | 1550 |                     | 1550 |                      | ns   |
| Hold time when SCLr = "H" | tнıgн  | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                       | 245  |                      | 610  |                     | 610  |                      | ns   |
|                           |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                 | 200  |                      | 610  |                     | 610  |                      | ns   |
|                           |        |                                                                                                                                                                                           | 675  |                      | 610  |                     | 610  |                      | ns   |
|                           |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                | 600  |                      | 610  |                     | 610  |                      | ns   |
|                           |        | $\label{eq:VD0} \begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V \ \text{Note} \ 2, \\ C_b = 100 \ \text{pF}, \ R_b = 5.5 \ \text{k}\Omega \end{array}$ | 610  |                      | 610  |                     | 610  |                      | ns   |

# (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified l<sup>2</sup>C mode) (TA = -40 to +85°C, 1.8 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)



# (2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI16 to ANI20

 $(TA = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD} \le 5.5 \text{ V}, 1.6 \text{ V} \le \text{AVREFP} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AVREFP}, \text{Reference voltage (-)} = \text{AVREFM} = 0 \text{ V} )$ 

| Parameter                           | Symbol | Cond                                         | itions                                                                        | MIN.   | TYP. | MAX.                   | Unit |
|-------------------------------------|--------|----------------------------------------------|-------------------------------------------------------------------------------|--------|------|------------------------|------|
| Resolution                          | RES    |                                              |                                                                               | 8      |      | 10                     | bit  |
| Overall error Note 1                | AINL   | 10-bit resolution                            | $1.8~V \le AV_{REFP} \le 5.5~V$                                               |        | 1.2  | ±5.0                   | LSB  |
|                                     |        | $EV_{DD0} \le AV_{REFP} = V_{DD}$ Notes 3, 4 | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$ Note 5          |        | 1.2  | ±8.5                   | LSB  |
| Conversion time                     | tconv  | 10-bit resolution                            | $3.6~V \leq V_{DD} \leq 5.5~V$                                                | 2.125  |      | 39                     | μs   |
|                                     |        | Target ANI pin: ANI16 to ANI20               | $2.7~V \leq V_{DD} \leq 5.5~V$                                                | 3.1875 |      | 39                     | μs   |
|                                     |        |                                              | $1.8~V \leq V_{DD} \leq 5.5~V$                                                | 17     |      | 39                     | μs   |
|                                     |        |                                              | $1.6~V \leq V_{DD} \leq 5.5~V$                                                | 57     |      | 95                     | μs   |
| Zero-scale error Notes 1, 2         | Ezs    | 10-bit resolution                            | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$               |        |      | ±0.35                  | %FSR |
|                                     |        | $EV_{DD0} \le AV_{REFP} = V_{DD}$ Notes 3, 4 | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$ Note 5          |        |      | ±0.60                  | %FSR |
| Full-scale error Notes 1, 2         | Efs    | 10-bit resolution                            | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$               |        |      | ±0.35                  | %FSR |
|                                     |        | $EV_{DD0} \le AV_{REFP} = V_{DD}$ Notes 3, 4 | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 5}}$ |        |      | ±0.60                  | %FSR |
| Integral linearity error Note 1     | ILE    | 10-bit resolution                            | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$               |        |      | ±3.5                   | LSB  |
|                                     |        | $EV_{DD0} \le AV_{REFP} = V_{DD}$ Notes 3, 4 | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 5}}$ |        |      | ±6.0                   | LSB  |
| Differential linearity error Note 1 | DLE    | 10-bit resolution                            | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$               |        |      | ±2.0                   | LSB  |
|                                     |        | $EV_{DD0} \le AV_{REFP} = V_{DD}$ Notes 3, 4 | $1.6~V \leq AV_{REFP} \leq 5.5~V$ Note 5                                      |        |      | ±2.5                   | LSB  |
| Analog input voltage                | Vain   | ANI16 to ANI20                               |                                                                               | 0      |      | AVREFP<br>and<br>EVDD0 | V    |

**Note 1.** Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (%FSR) to the full-scale value.

**Note 3.** When  $EVDD0 \le AVREFP \le VDD$ , the MAX. values are as follows.

 Overall error:
 Add ±1.0 LSB to the MAX. value when AVREFP = VDD.

 Zero-scale error/Full-scale error:
 Add ±0.05%FSR to the MAX. value when AVREFP = VDD.

 Integral linearity error/ Differential linearity error:
 Add ±0.5 LSB to the MAX. value when AVREFP = VDD.

 Note 4.
 When AVREFP < EVDD0 ≤ VDD, the MAX. values are as follows.</td>

 Overall error:
 Add ±4.0 LSB to the MAX. value when AVREFP = VDD.

 Zero-scale error/Full-scale error:
 Add ±0.20%FSR to the MAX. value when AVREFP = VDD.

Integral linearity error/ Differential linearity error: Add ±2.0 LSB to the MAX. value when AVREFP = VDD.

**Note 5.** When the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).



| Items                            | Symbol | Conditions                                                                                                                                             |            |                                             |    | TYP. | MAX. | Unit |
|----------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------------|----|------|------|------|
| Input leakage cur-<br>rent, high | ILIH1  | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | VI = EVDD0 |                                             |    |      | 1    | μΑ   |
|                                  | ILIH2  | P20 to P27, P137, P150 to P156,<br>RESET                                                                                                               | VI = VDD   |                                             |    |      | 1    | μA   |
|                                  | ILIH3  | P121 to P124<br>(X1, X2, EXCLK, XT1, XT2,<br>EXCLKS)                                                                                                   | VI = VDD   | In input port or<br>external clock<br>input |    |      | 1    | μA   |
|                                  |        |                                                                                                                                                        |            | In resonator con-<br>nection                |    |      | 10   | μA   |
| Input leakage<br>current, low    | ILIL1  | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | VI = EVSSO |                                             |    |      | -1   | μΑ   |
|                                  | ILIL2  | P20 to P27, P137, P150 to P156,<br>RESET                                                                                                               | VI = Vss   |                                             |    |      | -1   | μA   |
|                                  | ILIL3  | P121 to P124<br>(X1, X2, EXCLK, XT1, XT2,<br>EXCLKS)                                                                                                   | VI = VSS   | In input port or<br>external clock<br>input |    |      | -1   | μA   |
|                                  |        |                                                                                                                                                        |            | In resonator con-<br>nection                |    |      | -10  | μA   |
| On-chip pull-up<br>resistance    | Ru     | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | VI = EVsso | , In input port                             | 10 | 20   | 100  | kΩ   |

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(5/5)

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
   Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 4.** When high-speed system clock and subsystem clock are stopped.
- **Note 5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 7.Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.<br/>HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ @1 MHz to 32 MHz
  - 2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz
- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fin: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C



# Interrupt Request Input Timing

RESET



The smaller maximum transfer rate derived by using fMck/12 or the following expression is the valid maximum transfer Note 5. rate.

Expression for calculating the transfer rate when 2.4 V  $\leq$  EVDD0 < 3.3 V and 1.6 V  $\leq$  Vb  $\leq$  2.0 V

1

Maximum transfer rate = 
$$\frac{1.5}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$

Baud rate e

$$\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}$$

$$(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides

- This value as an example is calculated when the conditions described in the "Conditions" column are met. Note 6. Refer to Note 5 above to calculate the maximum transfer rate under conditions of the customer.
- Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin Caution products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)



# (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

| Parameter             | Symbol | Conditions                                                                                                                                        |                                                                                                                                                  | HS (high-speed | main) mode | Unit |
|-----------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|------|
|                       |        |                                                                                                                                                   |                                                                                                                                                  | MIN.           | MAX.       |      |
| SCKp cycle time       | tксү1  | tксү1 ≥ 4/fclк                                                                                                                                    |                                                                                                                                                  | 600            |            | ns   |
|                       |        |                                                                                                                                                   | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$ | 1000           |            | ns   |
|                       |        |                                                                                                                                                   | $\begin{array}{l} 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 30 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$ | 2300           |            | ns   |
| SCKp high-level width | tкнı   | $2.7~V \leq V_b \leq 4.0~V,$                                                                                                                      | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{array}$     |                |            | ns   |
|                       |        | $\begin{array}{l} 2.7 \; V \leq E V_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$ |                                                                                                                                                  | tксү1/2 - 340  |            | ns   |
|                       |        | $\begin{array}{l} 2.4 \ V \leq EV_{DD0} < 3.3 \\ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ C_b = 30 \ pF, \ R_b = 5.5 \end{array}$                        | ,                                                                                                                                                | tксү1/2 - 916  |            | ns   |
| SCKp low-level width  | tKL1   | $2.7~V \leq V_b \leq 4.0~V,$                                                                                                                      | 4.0 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V,<br>C <sub>b</sub> = 30 pF, R <sub>b</sub> = 1.4 kΩ     |                |            | ns   |
|                       |        | $\begin{array}{l} 2.7 \ V \leq E V_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$        |                                                                                                                                                  | tксү1/2 - 36   |            | ns   |
|                       |        | $\begin{array}{l} 2.4 \ V \leq EV_{DD0} < 3.3 \\ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ C_b = 30 \ pF, \ R_b = 5.5 \end{array}$                        | ,                                                                                                                                                | tkcy1/2 - 100  |            | ns   |

# (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(**Remarks** are listed two pages after the next page.)





# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





- Remark 1. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)
- Remark 2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.
   Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function.

# 3.5.2 Serial interface IICA

# (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                            | Symbol       | Conditions                  | HS     | HS (high-speed mair |      | mode      | Unit |
|--------------------------------------|--------------|-----------------------------|--------|---------------------|------|-----------|------|
|                                      |              |                             | Standa | rd mode             | Fast | Fast mode |      |
|                                      |              |                             | MIN.   | MAX.                | MIN. | MAX.      |      |
| SCLA0 clock frequency                | fscL         | Fast mode: fcLk ≥ 3.5 MHz   | —      | —                   | 0    | 400       | kHz  |
|                                      |              | Standard mode: fcLK ≥ 1 MHz | 0      | 100                 | —    | —         | kHz  |
| Setup time of restart condition      | tsu: STA     |                             | 4.7    |                     | 0.6  |           | μs   |
| Hold time Note 1                     | thd: STA     |                             | 4.0    |                     | 0.6  |           | μs   |
| Hold time when SCLA0 = "L"           | t∟ow         |                             | 4.7    |                     | 1.3  |           | μs   |
| Hold time when SCLA0 = "H"           | tніgн        |                             | 4.0    |                     | 0.6  |           | μs   |
| Data setup time (reception)          | tsu: dat     |                             | 250    |                     | 100  |           | ns   |
| Data hold time (transmission) Note 2 | thd: dat     |                             | 0      | 3.45                | 0    | 0.9       | μs   |
| Setup time of stop condition         | tsu: sto     |                             | 4.0    |                     | 0.6  |           | μs   |
| Bus-free time                        | <b>t</b> BUF |                             | 4.7    |                     | 1.3  |           | μs   |

Note 1. The first clock pulse is generated after this period when the start/restart condition is detected.

Note 2. The maximum value (MAX.) of the DE DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

Caution The values in the above table are applied even when bit 2 (PIOR02) in the peripheral I/O redirection register 0 (PIOR0) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.

**Remark** The maximum value of C<sub>b</sub> (communication line capacitance) and the value of R<sub>b</sub> (communication line pull-up resistor) at that time in each mode are as follows.

Standard mode: $C_b = 400 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ Fast mode: $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 

### **IICA** serial transfer timing



**Remark** n = 0, 1



# 3.6.2 Temperature sensor characteristics/internal reference voltage characteristic

| Parameter                         | Symbol  | Conditions                                         | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|---------|----------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | VTMPS25 | Setting ADS register = 80H, T <sub>A</sub> = +25°C |      | 1.05 |      | V     |
| Internal reference voltage        | Vbgr    | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | V     |
| Temperature coefficient           | FVTMPS  | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp    |                                                    | 5    |      |      | μs    |

(TA = -40 to +105°C, 2.4 V  $\leq$  VDD  $\leq$  5.5 V, Vss = EVsso = EVss1 = 0 V, HS (high-speed main) mode)

# 3.6.3 D/A converter characteristics

# (TA = -40 to +105°C, 2.4 V $\leq$ EVsso = EVss1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVsso = EVss1 = 0 V)

| Parameter     | Symbol | Cor                  | Conditions                          |  | TYP. | MAX. | Unit |
|---------------|--------|----------------------|-------------------------------------|--|------|------|------|
| Resolution    | RES    |                      |                                     |  |      | 8    | bit  |
| Overall error | AINL   | Rload = 4 M $\Omega$ | $2.4~V \leq V_{DD} \leq 5.5~V$      |  |      | ±2.5 | LSB  |
|               |        | Rload = 8 MΩ         | $2.4~V \leq V \text{DD} \leq 5.5~V$ |  |      | ±2.5 | LSB  |
| Settling time | tset   | Cload = 20 pF        | $2.7~V \leq V\text{DD} \leq 5.5~V$  |  |      | 3    | μs   |
|               |        |                      | $2.4~V \leq V_{DD} < 2.7~V$         |  |      | 6    | μs   |



R5F104LCAFB, R5F104LDAFB, R5F104LEAFB, R5F104LFAFB, R5F104LGAFB, R5F104LHAFB, R5F104LJAFB

R5F104LCDFB, R5F104LDDFB, R5F104LEDFB, R5F104LFDFB, R5F104LGDFB, R5F104LHDFB, R5F104LJDFB

R5F104LCGFB, R5F104LDGFB, R5F104LEGFB, R5F104LFGFB, R5F104LGGFB, R5F104LHGFB, R5F104LJGFB

| JEITA Package Code   | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|----------------------|--------------|----------------|-----------------|
| P-LFQFP64-10x10-0.50 | PLQP0064KF-A | P64GB-50-UEU-2 | 0.35            |



Each lead centerline is located within 0.08 mm of its true position at maximum material condition.

©2012 Renesas Electronics Corporation. All rights reserved.



## NOTES FOR CMOS DEVICES

- (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN).
- (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.
- (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.
- (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.
- (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.
- (6) INPUT OF SIGNAL DURING POWER OFF STATE : Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.