Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 31 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 8K x 8 | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 10x8/10b; D/A 2x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LQFP | | Supplier Device Package | 44-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104fgafp-30 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # 1.3 Pin Configuration (Top View) # 1.3.1 **30-pin products** • 30-pin plastic LSSOP (7.62 mm (300), 0.65 mm pitch) **Note** Mounted on the 96 KB or more code flash memory products. Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1 $\mu$ F). Remark 1. For pin identification, see 1.4 Pin Identification. Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1). ## 1.5 Block Diagram # **1.5.1 30-pin products** **Note** Mounted on the 96 KB or more code flash memory products. ## 1.5.4 40-pin products **Note** Mounted on the 96 KB or more code flash memory products. (2/2) | | | | | | (2/2) | | | | | | |-------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------|--------------------------------------|--|--|--|--|--| | | | 44-pin | 48-pin | 52-pin | 64-pin | | | | | | | 1 | tem | R5F104Fx | R5F104Gx | R5F104Jx | R5F104Lx | | | | | | | | | (x = A, C to E) | (x = A, C to E) | (x = C to E) | (x = C to E) | | | | | | | Clock output/buzz | zer output | 2 | 2 | 2 | 2 | | | | | | | | | • 2.44 kHz, 4.88 kHz, | 9.76 kHz, 1.25 MHz, 2.5 | 5 MHz, 5 MHz, 10 MHz | : | | | | | | | | | (Main system clock: fmain = 20 MHz operation) | | | | | | | | | | | | • 256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz | | | | | | | | | | | | (Subsystem clock: fs | :uв = 32.768 kHz operat | tion) | 1 | | | | | | | 8/10-bit resolution | n A/D converter | 10 channels | 10 channels | 12 channels | 12 channels | | | | | | | Serial interface | | [44-pin products] | | | _ | | | | | | | | | | T (UART supporting LIN | | ified I <sup>2</sup> C: 1 channel | | | | | | | | | | T: 1 channel/simplified I | | | | | | | | | | | | RT: 1 channel/simplified | I <sup>2</sup> C: 2 channels | | | | | | | | | | [48-pin, 52-pin product | - | NI buo). 1 obsersal/simm | olified 120, 0 sharped | | | | | | | | | | RT (UART supporting LI<br>T: 1 channel/simplified I | | illed 140: 2 channels | | | | | | | | | | r: 1 channel/simplified i | | | | | | | | | | | [64-pin products] | хт. т спаппелзипринес | I-O. 2 GIAIIIEIS | | | | | | | | | | | RT (UART supporting LI | N-bus): 1 channel/simr | olified I <sup>2</sup> C: 2 channels | | | | | | | | | | | | | | | | | | | | | <ul> <li>CSI: 2 channels/UART: 1 channel/simplified I<sup>2</sup>C: 2 channels</li> <li>CSI: 2 channels/UART: 1 channel/simplified I<sup>2</sup>C: 2 channels</li> </ul> | | | | | | | | | | | I <sup>2</sup> C bus | 1 channel | 1 channel | 1 channel | 1 channel | | | | | | | Data transfer con | troller (DTC) | 29 sources | 30 sources | <u>L</u> | 31 sources | | | | | | | Event link control | ler (ELC) | Event input: 20 | | | | | | | | | | | | Event trigger output: 7 | | | | | | | | | | Vectored inter- | Internal | 24 | 24 | 24 | 24 | | | | | | | rupt sources | External | 7 | 10 | 12 | 13 | | | | | | | Key interrupt | | 4 | 6 | 8 | 8 | | | | | | | Reset | | Reset by RESET pin | | 1 | • | | | | | | | | | Internal reset by water | | | | | | | | | | | | Internal reset by pow | er-on-reset | | | | | | | | | | | Internal reset by volta | ~ | | | | | | | | | | | | al instruction execution | Note | | | | | | | | | | Internal reset by RAM parity error | | | | | | | | | | | <del></del> | Internal reset by illeg | | | | | | | | | | Power-on-reset c | ircuit | | $1.51 \pm 0.04 \text{ V (TA} = -40$<br>$1.51 \pm 0.06 \text{ V (TA} = -40$ | | | | | | | | | | | | 1.50 ±0.06 V (TA = -40 | • | | | | | | | | | | | 1.50 ±0.06 V (TA = -40 | , | | | | | | | | Voltage detector | | 1.63 V to 4.06 V (14 stages) | | | | | | | | | | On-chip debug fu | nction | Provided | | | | | | | | | | Power supply vol | | V <sub>DD</sub> = 1.6 to 5.5 V (T <sub>A</sub> = -40 to +85°C) | | | | | | | | | | | 5 | VDD = 2.4 to 5.5 V (TA = -40 to +105°C) | | | | | | | | | | Operating ambient temperature | | TA = -40 to +85°C (A: Consumer applications, D: Industrial applications), | | | | | | | | | | , 3: | , | | : Industrial applications | | ,, | | | | | | | | | 1 | | • | | | | | | | $\textbf{Note} \qquad \quad \text{The illegal instruction is generated when instruction code FFH is executed.}$ Reset by the illegal instruction execution is not issued by emulation with the in-circuit emulator or on-chip debug emulator. (2/2) | | | | (212) | | | | | |----------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--|--|--|--| | | | 80-pin | 100-pin | | | | | | lt. | tem | R5F104Mx | R5F104Px | | | | | | | | (x = F to H, J) | (x = F to H, J) | | | | | | Clock output/buzz | zer output | 2 2 | | | | | | | | | <ul> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.3 (Main system clock: fmain = 20 MHz operations 256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.09 (Subsystem clock: fsub = 32.768 kHz operations)</li> </ul> | on)<br>96 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz | | | | | | 8/10-bit resolution | A/D converter | 17 channels | 20 channels | | | | | | D/A converter | | 2 channels | 2 channels | | | | | | Comparator | | 2 channels | 2 channels | | | | | | Serial interface | | [80-pin, 100-pin products] • CSI: 2 channels/UART (UART supporting LI • CSI: 2 channels/UART: 1 channel/simplified • CSI: 2 channels/UART: 1 channel/simplified • CSI: 2 channels/UART: 1 channel/simplified | l <sup>2</sup> C: 2 channels<br>l <sup>2</sup> C: 2 channels | | | | | | | I <sup>2</sup> C bus | 2 channels | 2 channels | | | | | | Data transfer con | troller (DTC) | 39 sources | 39 sources | | | | | | Event link controll | er (ELC) | Event input: 26 Event trigger output: 9 | | | | | | | Vectored inter- | Internal | 32 | 32 | | | | | | rupt sources | External | 13 | 13 | | | | | | Key interrupt | 1 | 8 | 8 | | | | | | Reset | | Reset by RESET pin Internal reset by watchdog timer Internal reset by power-on-reset Internal reset by voltage detector Internal reset by illegal instruction execution Note Internal reset by RAM parity error Internal reset by illegal-memory access | | | | | | | Power-on-reset circuit | | <ul> <li>Power-on-reset: 1.51 ±0.04 V (TA = -40 to +85°C) <ul> <li>1.51 ±0.06 V (TA = -40 to +105°C)</li> </ul> </li> <li>Power-down-reset: 1.50 ±0.04 V (TA = -40 to +85°C) <ul> <li>1.50 ±0.06 V (TA = -40 to +105°C)</li> </ul> </li> </ul> | | | | | | | Voltage detector | | 1.63 V to 4.06 V (14 stages) | | | | | | | On-chip debug fu | nction | Provided | | | | | | | On-chip debug function Power supply voltage | | V <sub>DD</sub> = 1.6 to 5.5 V (T <sub>A</sub> = -40 to +85°C)<br>V <sub>DD</sub> = 2.4 to 5.5 V (T <sub>A</sub> = -40 to +105°C) | | | | | | | Operating ambier | nt temperature | $T_A = -40 \text{ to } +85^{\circ}\text{C}$ (A: Consumer applications, $T_A = -40 \text{ to } +105^{\circ}\text{C}$ (G: Industrial applications | | | | | | **Note** The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution is not issued by emulation with the in-circuit emulator or on-chip debug emulator. #### 2.3 DC Characteristics #### 2.3.1 Pin characteristics (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|------|------------------|------| | Output current, high Note 1 | Іон1 | Per pin for P00 to P06,<br>P10 to P17, P30, P31,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147 | 1.6 V ≤ EVDD0 ≤ 5.5 V | | | -10.0<br>Note 2 | mA | | | | Total of P00 to P04, P40 to P47, | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | | | -55.0 | mA | | | | P102, P120, P130, P140 to P145 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$ | | | -10.0 | mA | | | | <u> </u> | 1.8 V ≤ EV <sub>DD0</sub> < 2.7 V | | | -5.0 | mA | | | | | 1.6 V ≤ EV <sub>DD0</sub> < 1.8 V | | | -2.5 | mA | | | | P30, P31, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100, P101, P110, | 4.0 V ≤ EVDD0 ≤ 5.5 V | | | -80.0 | mA | | | | | 2.7 V ≤ EVDD0 < 4.0 V | | | -19.0 | mA | | | | | 1.8 V ≤ EVDD0 < 2.7 V | | | -10.0 | mA | | | | | 1.6 V ≤ EVDD0 < 1.8 V | | | -5.0 | mA | | | | Total of all pins<br>(When duty ≤ 70% Note 3) | 1.6 V ≤ EVDD0 ≤ 5.5 V | | | -135.0<br>Note 4 | mA | | | Іон2 | Per pin for P20 to P27,<br>P150 to P156 | 1.6 V ≤ VDD ≤ 5.5 V | | | -0.1<br>Note 2 | mA | | | | Total of all pins<br>(When duty ≤ 70% Note 3) | 1.6 V ≤ VDD ≤ 5.5 V | | | -1.5 | mA | Note 1. Value of current at which the device operation is guaranteed even if the current flows from the EVDDO, EVDD1, VDD pins to an output pin. **Note 3.** Specification under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). • Total output current of pins = (IoH × 0.7)/(n × 0.01) <Example> Where n = 80% and IoH = -10.0 mA Total output current of pins = $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. Note 4. -100 mA for industrial applications (R5F104xxDxx, R5F104xxGxx). Caution P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 do not output high level in N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. Note 2. Do not exceed the total current value. # 2.3.2 Supply current characteristics ## (1) Flash ROM: 16 to 64 KB of 30- to 64-pin products (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = 0 V) | Parameter | Symbol | | | Conditions | | | MIN. | TYP. | MAX. | Unit | |-------------------|--------|----------|-----------------------|----------------------------------|-----------|-------------------------|------|------|------|------| | Supply | IDD1 | Operat- | HS (high-speed main) | fHOCO = 64 MHz, | Basic | V <sub>DD</sub> = 5.0 V | | 2.4 | | mA | | current<br>Note 1 | | ing mode | mode Note 5 | fih = 32 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 2.4 | | | | Note | | | | fHOCO = 32 MHz, | Basic | V <sub>DD</sub> = 5.0 V | | 2.1 | | | | | | | | fih = 32 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 2.1 | | | | | | | HS (high-speed main) | fHOCO = 64 MHz, | Normal | V <sub>DD</sub> = 5.0 V | | 5.1 | 8.7 | mA | | | | | mode Note 5 | fih = 32 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 5.1 | 8.7 | | | | | | | fносо = 32 MHz, | Normal | V <sub>DD</sub> = 5.0 V | | 4.8 | 8.1 | | | | | | | fih = 32 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 4.8 | 8.1 | | | | | | | fносо = 48 MHz, | Normal | V <sub>DD</sub> = 5.0 V | | 4.0 | 6.9 | | | | | | | fih = 24 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 4.0 | 6.9 | | | | | | | fHOCO = 24 MHz, | Normal | V <sub>DD</sub> = 5.0 V | | 3.8 | 6.3 | | | | | | | fih = 24 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 3.8 | 6.3 | | | | | | | fHOCO = 16 MHz, | Normal | V <sub>DD</sub> = 5.0 V | | 2.8 | 4.6 | | | | | | | fih = 16 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 2.8 | 4.6 | | | | | | LS (low-speed main) | fHOCO = 8 MHz, | Normal | V <sub>DD</sub> = 3.0 V | | 1.3 | 2.0 | mA | | | | | mode Note 5 | fih = 8 MHz Note 3 | operation | V <sub>DD</sub> = 2.0 V | | 1.3 | 2.0 | | | | | | LV (low-voltage main) | fHOCO = 4 MHz, | Normal | V <sub>DD</sub> = 3.0 V | | 1.3 | 1.8 | mA | | | | | mode Note 5 | fiH = 4 MHz Note 3 | operation | V <sub>DD</sub> = 2.0 V | | 1.3 | 1.8 | | | | | | HS (high-speed main) | f <sub>MX</sub> = 20 MHz Note 2, | Normal | Square wave input | | 3.3 | 5.3 | mA | | | | | mode Note 5 | V <sub>DD</sub> = 5.0 V | operation | Resonator connection | | 3.4 | 5.5 | | | | | | | fmx = 20 MHz Note 2, | Normal | Square wave input | | 3.3 | 5.3 | | | | | | | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 3.4 | 5.5 | | | | | | | f <sub>MX</sub> = 10 MHz Note 2, | Normal | Square wave input | | 2.0 | 3.1 | | | | | | | V <sub>DD</sub> = 5.0 V | operation | Resonator connection | | 2.1 | 3.2 | | | | | | | f <sub>MX</sub> = 10 MHz Note 2, | Normal | Square wave input | | 2.0 | 3.1 | | | | | | | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 2.1 | 3.2 | | | | | | LS (low-speed main) | fmx = 8 MHz Note 2, | Normal | Square wave input | | 1.2 | 1.9 | mA | | | | | mode Note 5 | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 1.2 | 2.0 | | | | | | | fmx = 8 MHz Note 2, | Normal | Square wave input | | 1.2 | 1.9 | | | | | | | V <sub>DD</sub> = 2.0 V | operation | Resonator connection | | 1.2 | 2.0 | | | | | | Subsystem clock | fsuB = 32.768 kHz Note 4 | Normal | Square wave input | | 4.7 | 6.1 | μА | | | | | operation | TA = -40°C | operation | Resonator connection | | 4.7 | 6.1 | | | | | | | fsuB = 32.768 kHz Note 4 | Normal | Square wave input | | 4.7 | 6.1 | | | | | | | T <sub>A</sub> = +25°C | operation | Resonator connection | | 4.7 | 6.1 | | | | | | | fsuB = 32.768 kHz Note 4 | Normal | Square wave input | | 4.8 | 6.7 | | | | | | | T <sub>A</sub> = +50°C | operation | Resonator connection | | 4.8 | 6.7 | | | | | | | fsuB = 32.768 kHz Note 4 | Normal | Square wave input | | 4.8 | 7.5 | | | | | | | T <sub>A</sub> = +70°C | operation | Resonator connection | | 4.8 | 7.5 | | | | | | | fsuB = 32.768 kHz Note 4 | Normal | Square wave input | | 5.4 | 8.9 | 1 | | | | | | T <sub>A</sub> = +85°C | operation | Resonator connection | | 5.4 | 8.9 | | (Notes and Remarks are listed on the next page.) - Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - Note 2. When high-speed on-chip oscillator and subsystem clock are stopped. - Note 3. When high-speed system clock and subsystem clock are stopped. - **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer. - Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ $2.4~V \leq V \text{DD} \leq 5.5~V \textcircled{@}1~MHz$ to 16 MHz LS (low-speed main) mode: 1.8 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 4 MHz - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.) Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.) Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is Ta = 25°C - Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - Note 2. During HALT instruction execution by flash memory. - Note 3. When high-speed on-chip oscillator and subsystem clock are stopped. - Note 4. When high-speed system clock and subsystem clock are stopped. - Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - Note 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V@1 MHz}$ to 16 MHz LS (low-speed main) mode: 1.8 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 4 MHz - Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.) Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.) - Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C # (3) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | | Conditions | HS (high-s<br>main) mo | | LS (low-speed mode | d main) | LV (low-vol | • | Unit | |--------------------------------------------------|--------|---------------------------------------------|-----------------------------------|------------------------|------|--------------------|---------|---------------|------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | 2.7 V ≤ EVDD0 ≤ 5.5 V | 125 | | 500 | | 1000 | | ns | | | | | 2.4 V ≤ EVDD0 ≤ 5.5 V | 250 | | 500 | | 1000 | | ns | | | | | 1.8 V ≤ EVDD0 ≤ 5.5 V | 500 | | 500 | | 1000 | | ns | | | | | 1.7 V ≤ EVDD0 ≤ 5.5 V | 1000 | | 1000 | | 1000 | | ns | | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | _ | | 1000 | | 1000 | | ns | | SCKp high-/low-level | tĸнı, | 4.0 V ≤ EVDD0 | ≤ 5.5 V | tkcy1/2 - 12 | | tkcy1/2 - 50 | | tkcy1/2 - 50 | | ns | | width | tKL1 | 2.7 V ≤ EVDD0 | ≤ 5.5 V | tkcy1/2 - 18 | | tkcy1/2 - 50 | | tkcy1/2 - 50 | | ns | | | | 2.4 V ≤ EVDD0 | ≤ 5.5 V | tkcy1/2 - 38 | | tkcy1/2 - 50 | | tkcy1/2 - 50 | | ns | | | | 1.8 V ≤ EVDD0 | ≤ 5.5 V | tkcy1/2 - 50 | | tkcy1/2 - 50 | | tkcy1/2 - 50 | | ns | | | | 1.7 V ≤ EVDD0 | ≤ 5.5 V | tkcy1/2 - 100 | | tkcy1/2 - 100 | | tkcy1/2 - 100 | | ns | | | | 1.6 V ≤ EVDD0 | ≤ 5.5 V | _ | | tkcy1/2 - 100 | | tkcy1/2 - 100 | | ns | | SIp setup time | tsıĸ1 | 4.0 V ≤ EVDD0 | ≤ 5.5 V | 44 | | 110 | | 110 | | ns | | (to SCKp↑) Note 1 | | 2.7 V ≤ EVDD0 | ≤ 5.5 V | 44 | | 110 | | 110 | | ns | | | | 2.4 V ≤ EVDD0 | ≤ 5.5 V | 75 | | 110 | | 110 | | ns | | | | 1.8 V ≤ EVDD0 | ≤ 5.5 V | 110 | | 110 | | 110 | | ns | | | | 1.7 V ≤ EVDD0 | ≤ 5.5 V | 220 | | 220 | | 220 | | ns | | | | 1.6 V ≤ EVDD0 | ≤ 5.5 V | _ | | 220 | | 220 | | ns | | SIp hold time | tksi1 | 1.7 V ≤ EVDD0 | ≤ 5.5 V | 19 | | 19 | | 19 | | ns | | (from SCKp↑) Note 2 | | 1.6 V ≤ EVDD0 | ≤ 5.5 V | _ | | 19 | | 19 | | ns | | Delay time from<br>SCKp↓ to SOp output<br>Note 3 | tkso1 | 1.7 V ≤ EV <sub>DD0</sub><br>C = 30 pF Note | | | 25 | | 25 | | 25 | ns | | Note 3 | | 1.6 V ≤ EVDD0<br>C = 30 pF Note | | | _ | | 25 | | 25 | ns | - Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 4. C is the load capacitance of the SCKp and SOp output lines. - Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14) - Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) #### (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) ### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) (2/2) | Parameter | Symbol | | Conditions | | -speed main)<br>mode | 1 | -speed main)<br>mode | 1 | voltage main)<br>node | Unit | |---------------|--------|--------------|----------------------------------------------------------------------------------------------------------------------------|------|----------------------|------|----------------------|------|-----------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate | | transmission | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V}$ | | Note 1 | | Note 1 | | Note 1 | bps | | | | | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 1.4 k $\Omega$ , $V_b$ = 2.7 V | | 2.8 Note 2 | | 2.8 Note 2 | | 2.8 Note 2 | Mbps | | | | | $2.7 \text{ V} \le \text{EV}_{DD0} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V}$ | | Note 3 | | Note 3 | | Note 3 | bps | | | | | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 2.7 k $\Omega$ , $V_b$ = 2.3 V | | 1.2 Note 4 | | 1.2 Note 4 | | 1.2 Note 4 | Mbps | | | | | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V}$ | | Notes 5, 6 | | Notes 5, 6 | | Notes 5, 6 | bps | | | | | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 5.5 k $\Omega$ , $V_b$ = 1.6 V | | 0.43 Note 7 | | 0.43 Note 7 | | 0.43 Note 7 | Mbps | Note 1. The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when $4.0 \text{ V} \le \text{EV}_{DD0} \le 5.5 \text{ V}$ and $2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V}$ $$\frac{1}{ \left\{ -C_b \times R_b \times \ln\left(1 - \frac{2.2}{V_b}\right) \right\} \times 3} \quad [bps]$$ $$\frac{1}{ \left\{ -C_b \times R_b \times \ln\left(1 - \frac{2.2}{V_b}\right) \right\} \times 3} = \frac{1}{ \left\{ -C_b \times R_b \times \ln\left(1 - \frac{2.2}{V_b}\right) \right\} \times 100 \, [\%]} \times 100 \, [\%]$$ Baud rate error (theoretical value) = $$\frac{1}{ \left\{ -C_b \times R_b \times \ln\left(1 - \frac{2.2}{V_b}\right) \right\} \times 100 \, [\%]} \times 100 \, [\%]$$ Note 2. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer. Note 3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.7 V $\leq$ EVDD0 < 4.0 V and 2.3 V $\leq$ Vb $\leq$ 2.7 V <sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides <sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides # (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) (TA = -40 to +85°C, 2.7 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) | Parameter | Symbol | | Conditions | HS (high-s<br>main) mo | | LS (low-speed mode | | LV (low-vo<br>main) mo | • | Unit | |----------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|--------------------|------|------------------------|------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 2/fcLk | $\begin{aligned} 4.0 & \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ \text{C}_{\text{b}} &= 20 \text{ pF, R}_{\text{b}} = 1.4 \text{ k}\Omega \end{aligned}$ | 200 | | 1150 | | 1150 | | ns | | | | | $\begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_{b} \leq 2.7 \ V, \\ Cb &= 20 \ pF, \ Rb = 2.7 \ k\Omega \end{split}$ | 300 | | 1150 | | 1150 | | ns | | SCKp high-level width | tkH1 | $4.0 \text{ V} \leq \text{EV}_{\text{DDO}}$ $2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 2$ $C_{\text{b}} = 20 \text{ pF, Rb}$ | I.0 V, | tксү1/2 - 50 | | tксү1/2 - 50 | | tксү1/2 - 50 | | ns | | | | $2.7 \text{ V} \le \text{EV}_{DD0}$<br>$2.3 \text{ V} \le \text{V}_{b} \le 2$<br>$C_{b} = 20 \text{ pF, Rb}$ | 2.7 V, | tkcy1/2 - 120 | | tkcy1/2 - 120 | | tkcy1/2 - 120 | | ns | | SCKp low-level width | tKL1 | $4.0 \text{ V} \leq \text{EV}_{\text{DDO}}$ $2.7 \text{ V} \leq \text{V}_{\text{b}} \leq$ $C_{\text{b}} = 20 \text{ pF, Rb}$ | 4.0 V, | tксү1/2 - 7 | | tксү1/2 - 50 | | tксү1/2 - 50 | | ns | | | | $2.7 \text{ V} \leq \text{EV}_{\text{DDO}}$ $2.3 \text{ V} \leq \text{V}_{\text{b}} \leq$ $C_{\text{b}} = 20 \text{ pF}, \text{Rb}$ | 2.7 V, | tксү1/2 - 10 | | tксү1/2 - 50 | | tксү1/2 - 50 | | ns | | SIp setup time<br>(to SCKp↑) Note 1 | tsık1 | $4.0 \text{ V} \leq \text{EV}_{\text{DDO}}$ $2.7 \text{ V} \leq \text{V}_{\text{b}} \leq$ $C_{\text{b}} = 20 \text{ pF}, \text{Rb}$ | 4.0 V, | 58 | | 479 | | 479 | | ns | | | | $2.7 \text{ V} \leq \text{EV}_{\text{DDO}}$ $2.3 \text{ V} \leq \text{V}_{\text{b}} \leq$ $C_{\text{b}} = 20 \text{ pF, Rb}$ | 2.7 V, | 121 | | 479 | | 479 | | ns | | SIp hold time<br>(from SCKp†) Note 1 | tksii | $4.0 \text{ V} \leq \text{EV}_{\text{DDO}}$ $2.7 \text{ V} \leq \text{V}_{\text{b}} \leq$ $C_{\text{b}} = 20 \text{ pF, Rb}$ | 4.0 V, | 10 | | 10 | | 10 | | ns | | | | $2.7 \text{ V} \leq \text{EV}_{\text{DDO}}$ $2.3 \text{ V} \leq \text{V}_{\text{b}} \leq$ $C_{\text{b}} = 20 \text{ pF, Rb}$ | 2.7 V, | 10 | | 10 | | 10 | | ns | | Delay time from<br>SCKp↓ to SOp out-<br>put Note 1 | tkso1 | $4.0 \text{ V} \leq \text{EV}_{\text{DDO}}$ $2.7 \text{ V} \leq \text{V}_{\text{b}} \leq$ $C_{\text{b}} = 20 \text{ pF, Rb}$ | 4.0 V, | | 60 | | 60 | | 60 | ns | | | | $2.7 \text{ V} \leq \text{EV}_{\text{DDO}}$ $2.3 \text{ V} \leq \text{V}_{\text{b}} \leq$ $C_{\text{b}} = 20 \text{ pF, Rb}$ | 2.7 V, | | 130 | | 130 | | 130 | ns | $(\textbf{Notes},\,\textbf{Caution},\, \text{and}\,\, \textbf{Remarks} \,\, \text{are listed on the next page.})$ (4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI0, ANI2 to ANI14, ANI16 to ANI20 (TA = -40 to +85°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, 1.6 V $\leq$ EVDD = EVDD1 $\leq$ VDD, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VBGR Note 3, Reference voltage (-) = AVREFM = 0 V Note 4, HS (high-speed main) mode) | Parameter | Symbol | Cor | nditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------|--------|------------------|------------------------------------------------------------|------|------|-------------------------|-------| | Resolution | RES | | | | 8 | | bit | | Conversion time | tconv | 8-bit resolution | $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$ | 17 | | 39 | μs | | Zero-scale error Notes 1, 2 | Ezs | 8-bit resolution | $2.4~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | | | ±0.60 | % FSR | | Integral linearity error Note 1 | ILE | 8-bit resolution | $2.4~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | | | ±2.0 | LSB | | Differential linearity error Note 1 | DLE | 8-bit resolution | $2.4~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | | | ±1.0 | LSB | | Analog input voltage | Vain | | • | 0 | | V <sub>BGR</sub> Note 3 | V | Note 1. Excludes quantization error (±1/2 LSB). Note 2. This value is indicated as a ratio (% FSR) to the full-scale value. Note 3. Refer to 2.6.2 Temperature sensor characteristics/internal reference voltage characteristic. **Note 4.** When reference voltage (-) = Vss, the MAX. values are as follows. Zero-scale error: Add $\pm 0.35\%$ FSR to the MAX. value when reference voltage (-) = AVREFM. Integral linearity error: Add $\pm 0.5$ LSB to the MAX. value when reference voltage (-) = AVREFM. Differential linearity error: Add $\pm 0.2$ LSB to the MAX. value when reference voltage (-) = AVREFM. - Note 1. Total current flowing into VDD and EVDD0, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0 or Vss, EVsso. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing data flash rewrite. - Note 2. When high-speed on-chip oscillator and subsystem clock are stopped. - **Note 3.** When high-speed system clock and subsystem clock are stopped. - **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **Note 5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{@}1 \text{ MHz}$ to 32 MHz $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{@}1 \text{ MHz}$ to 16 MHz - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.) Remark 3. fil: High-speed on-chip oscillator clock frequency (32 MHz max.) Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C <R> ### (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) (2/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------|-----------------------------------------------------------|------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------|------|-------|-------|------| | Supply cur- | IDD2 | HALT mode | HS (high-speed main) | fHOCO = 64 MHz, | V <sub>DD</sub> = 5.0 V | | 0.93 | 5.16 | mA | | rent Note 1 | Note 2 | | mode Note 7 | fih = 32 MHz Note 4 | V <sub>DD</sub> = 3.0 V | | 0.93 | 5.16 | 1 | | | | | | fHOCO = 32 MHz, | V <sub>DD</sub> = 5.0 V | | 0.5 | 4.47 | | | | | | | fih = 32 MHz Note 4 | V <sub>DD</sub> = 3.0 V | | 0.5 | 4.47 | 1 | | | | | | fHOCO = 48 MHz, | V <sub>DD</sub> = 5.0 V | | 0.72 | 4.08 | 1 | | | | | | fih = 24 MHz Note 4 | V <sub>DD</sub> = 3.0 V | | 0.72 | 4.08 | 1 | | | | | | fHOCO = 24 MHz, | V <sub>DD</sub> = 5.0 V | | 0.42 | 3.51 | 1 | | | | | | fih = 24 MHz Note 4 | V <sub>DD</sub> = 3.0 V | | 0.42 | 3.51 | | | | | | | fHOCO = 16 MHz, | V <sub>DD</sub> = 5.0 V | | 0.39 | 2.38 | | | | | | | fih = 16 MHz Note 4 | V <sub>DD</sub> = 3.0 V | | 0.39 | 2.38 | | | | | | HS (high-speed main) | fmx = 20 MHz Note 3, | Square wave input | | 0.31 | 2.83 | mA | | | | | mode Note 7 | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.41 | 2.92 | | | | | | | f <sub>MX</sub> = 20 MHz Note 3, | Square wave input | | 0.31 | 2.83 | | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.41 | 2.92 | | | | | | | f <sub>MX</sub> = 10 MHz Note 3, | Square wave input | | 0.21 | 1.46 | | | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.26 | 1.57 | | | | | | | fmx = 10 MHz Note 3,<br>VDD = 3.0 V<br>- fsuB = 32.768 kHz Note 5,<br>TA = -40°C<br>fsuB = 32.768 kHz Note 5,<br>TA = +25°C | Square wave input | | 0.21 | 1.46 | | | | | | | | Resonator connection | | 0.26 | 1.57 | | | | | | Subsystem clock oper- | | Square wave input | | 0.31 | 0.76 | μА | | | | | ation | | Resonator connection | | 0.50 | 0.95 | | | | | | | | Square wave input | | 0.38 | 0.76 | | | | | | | | Resonator connection | | 0.57 | 0.95 | | | | | | | fsub = 32.768 kHz Note 5, | Square wave input | | 0.47 | 3.59 | 1 | | | | | | T <sub>A</sub> = +50°C | Resonator connection | | 0.70 | 3.78 | | | | | | | fsub = 32.768 kHz Note 5, | Square wave input | | 0.80 | 6.20 | | | | | | | T <sub>A</sub> = +70°C | Resonator connection | | 1.00 | 6.39 | | | | | | | fsub = 32.768 kHz Note 5, | Square wave input | | 1.65 | 10.56 | | | | | | | T <sub>A</sub> = +85°C | Resonator connection | | 1.84 | 10.75 | | | | | | | fsub = 32.768 kHz Note 5, | Square wave input | | 8.00 | 65.7 | | | | | | | T <sub>A</sub> = +105°C | Resonator connection | | 8.00 | 65.7 | | | | IDD3 | STOP mode | T <sub>A</sub> = -40°C | | | | 0.19 | 0.63 | μΑ | | | Note 6 Note 8 TA = +25°C TA = +50°C TA = +70°C TA = +85°C | T <sub>A</sub> = +25°C | | | | 0.30 | 0.63 | | | | | | T <sub>A</sub> = +50°C | | | | 0.41 | 3.47 | | | | | | T <sub>A</sub> = +70°C | | | | 0.80 | 6.08 | | | | | | T <sub>A</sub> = +85°C | | | | 1.53 | 10.44 | | | | | | | T <sub>A</sub> = +105°C | | | | 6.50 | 67.14 | | (Notes and Remarks are listed on the next page.) # (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Cond | ditions | HS (high-speed | main) mode | Unit | |--------------------------------------------|------------|-----------------------------------|-----------------------|------------------|--------------|------| | | | | | MIN. | MAX. | | | SCKp cycle time Note 5 | tkcy2 | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 20 MHz < fmck | 16/ƒмск | | ns | | | | | fмcк ≤ 20 MHz | 12/fмск | | ns | | | | 2.7 V ≤ EVDD0 ≤ 5.5 V | 16 MHz < fмcк | 16/fмск | | ns | | | | | fмcк ≤ 16 MHz | 12/fмск | | ns | | | | 2.4 V ≤ EVDD0 ≤ 5.5 V | | 12/fмск and 1000 | | ns | | SCKp high-/low-level width | tkH2, tkL2 | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | tkcy2/2 - 14 | | ns | | | | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | tkcy2/2 - 16 | | ns | | | | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | tkcy2/2 - 36 | | ns | | SIp setup time (to SCKp↑) Note 1 | tsık2 | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 1/fмск + 40 | | ns | | | | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 1/fмск + 60 | | ns | | SIp hold time (from SCKp↑) Note 2 | tksi2 | | | 1/fмск + 62 | | ns | | Delay time from SCKp↓ to SOp output Note 3 | tkso2 | C = 30 pF Note 4 | 2.7 V ≤ EVDD0 ≤ 5.5 V | | 2/fмск + 66 | ns | | | | | 2.4 V ≤ EVDD0 ≤ 5.5 V | | 2/fмск + 113 | ns | - Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 4. C is the load capacitance of the SOp output lines. - **Note 5.** The maximum transfer rate when using the SNOOZE mode is 1 Mbps. - Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14) - Remark 2. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) #### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) (2/2) | Parameter | Symbol | Conditions | HS (high-speed m | nain) mode | Unit | |-------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------|------| | | | | MIN. | MAX. | | | Data setup time (reception) | tsu:dat | $ 4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ \text{C}_{\text{b}} = 50 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $ | 1/fmck + 340 Note 2 | | ns | | | | $2.7 \text{ V} \le \text{EV}_{\text{DDO}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$ | 1/fmck + 340 Note 2 | | ns | | | | $\begin{aligned} 4.0 & \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} &= 100 \text{ pF}, \text{ Rb} = 2.8 \text{ k}\Omega \end{aligned}$ | 1/fmck + 760 Note 2 | | ns | | | | $\begin{aligned} 2.7 & \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF, Rb} = 2.7 \text{ k}\Omega \end{aligned}$ | 1/fmck + 760 Note 2 | | ns | | | | $\begin{aligned} 2.4 & \text{ V} \leq \text{EV}_{\text{DDO}} < 3.3 \text{ V}, \\ 1.6 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF, Rb} = 5.5 \text{ k}\Omega \end{aligned}$ | 1/fmck + 570 Note 2 | | ns | | Data hold time (transmission) | thd:dat | $ 4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ \text{C}_{\text{b}} = 50 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $ | 0 | 770 | ns | | | | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$ | 0 | 770 | ns | | | | $\begin{aligned} 4.0 & \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} &= 100 \text{ pF}, \text{ R}_{\text{b}} = 2.8 \text{ k}\Omega \end{aligned}$ | 0 | 1420 | ns | | | | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$ | 0 | 1420 | ns | | | | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$<br>$C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 5.5 \text{ k}\Omega$ | 0 | 1215 | ns | **Note 1.** The value must also be equal to or less than fmck/4. Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) **Note 2.** Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H". #### (2) Interrupt & Reset Mode (TA = -40 to +105°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------|--------|------------------------------------------------------|------------------------------|------|------|------|------| | Voltage detection | VLVDD0 | VPOC2, VPOC1, VPOC0 = 0, 1, 1, falling reset voltage | | 2.64 | 2.75 | 2.86 | V | | threshold | VLVDD1 | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 2.81 | 2.92 | 3.03 | V | | | | | Falling interrupt voltage | 2.75 | 2.86 | 2.97 | V | | | VLVDD2 | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 2.90 | 3.02 | 3.14 | V | | | | | Falling interrupt voltage | 2.85 | 2.96 | 3.07 | V | | | VLVDD3 | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 3.90 | 4.06 | 4.22 | V | | | | | Falling interrupt voltage | 3.83 | 3.98 | 4.13 | V | # 3.6.7 Power supply voltage rising slope characteristics #### $(TA = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|--------|------------|------|------|------|------| | Power supply voltage rising slope | SVDD | | | | 54 | V/ms | Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until VDD reaches the operating voltage range shown in 3.4 AC Characteristics. R5F104BAAFP, R5F104BCAFP, R5F104BDAFP, R5F104BEAFP, R5F104BFAFP, R5F104BGAFP R5F104BADFP, R5F104BCDFP, R5F104BDDFP, R5F104BEDFP, R5F104BFGFP, R5F104BGGFP R5F104BGFP, R5F104BG | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |--------------------|--------------|----------------|-----------------| | P-LQFP32-7x7-0.80 | PLQP0032GB-A | P32GA-80-GBT-1 | 0.2 | #### (UNIT:mm) | | (01411.111111) | |------|-----------------| | ITEM | DIMENSIONS | | D | 7.00±0.10 | | Е | 7.00±0.10 | | HD | 9.00±0.20 | | HE | 9.00±0.20 | | Α | 1.70 MAX. | | A1 | 0.10±0.10 | | A2 | 1.40 | | b | $0.37{\pm}0.05$ | | С | 0.145±0.055 | | L | 0.50±0.20 | | θ | 0° to 8° | | е | 0.80 | | х | 0.20 | | у | 0.10 | #### NOTE - 1.Dimensions "%1" and "%2" do not include mold flash. - 2.Dimension "%3" does not include trim offset. © 2012 Renesas Electronics Corporation. All rights reserved. R5F104LKAFB, R5F104LLAFB R5F104LKGFB, R5F104LLGFB