



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 31                                                                              |
| Program Memory Size        | 192KB (192K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 20K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b; D/A 2x8b                                                          |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-LQFP                                                                         |
| Supplier Device Package    | 44-LQFP (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104fhafp-50 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 1.5.9 80-pin products





### **1.6** Outline of Functions

[30-pin, 32-pin, 36-pin, 40-pin products (code flash memory 16 KB to 64 KB)]

# Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

|                      |                                              | 30-pin                                                                                                                                                                                                                                                                                                                                                                                             | 32-pin                                                 | 36-pin                      | (1/2<br>40-pin                                                                        |  |  |  |  |
|----------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
|                      | Item                                         | R5F104Ax<br>(x = A, C to E)                                                                                                                                                                                                                                                                                                                                                                        | R5F104Bx<br>(x = A, C to E)                            | R5F104Cx<br>(x = A, C to E) | R5F104Ex<br>(x = A, C to E)                                                           |  |  |  |  |
| Code flash mer       | mory (KB)                                    | 16 to 64                                                                                                                                                                                                                                                                                                                                                                                           | 16 to 64                                               | 16 to 64                    | 16 to 64                                                                              |  |  |  |  |
| Data flash merr      |                                              | 4                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                                      | 4                           | 4                                                                                     |  |  |  |  |
| RAM (KB)             |                                              | 2.5 to 5.5 Note                                                                                                                                                                                                                                                                                                                                                                                    | 2.5 to 5.5 Note                                        | 2.5 to 5.5 Note             | 2.5 to 5.5 Note                                                                       |  |  |  |  |
| Address space        |                                              | 1 MB                                                                                                                                                                                                                                                                                                                                                                                               | 2.0 10 0.0                                             | 2.0 10 0.0                  | 2.0 10 0.0                                                                            |  |  |  |  |
| Main system<br>clock | High-speed system clock                      | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK)         HS (high-speed main) mode:       1 to 20 MHz (VDD = 2.7 to 5.5 V),         HS (high-speed main) mode:       1 to 16 MHz (VDD = 2.4 to 5.5 V),         LS (low-speed main) mode:       1 to 8 MHz (VDD = 1.8 to 5.5 V),         LV (low-voltage main) mode:       1 to 4 MHz (VDD = 1.6 to 5.5 V)                |                                                        |                             |                                                                                       |  |  |  |  |
|                      | High-speed on-chip<br>oscillator clock (fi⊣) | HS (high-speed main) mode:1 to 32 MHz (VDD = $2.7$ to $5.5$ V),HS (high-speed main) mode:1 to 16 MHz (VDD = $2.4$ to $5.5$ V),LS (low-speed main) mode:1 to 8 MHz (VDD = $1.8$ to $5.5$ V),LV (low-voltage main) mode:1 to 4 MHz (VDD = $1.6$ to $5.5$ V)                                                                                                                                          |                                                        |                             |                                                                                       |  |  |  |  |
| Subsystem cloc       | ck                                           |                                                                                                                                                                                                                                                                                                                                                                                                    | _                                                      |                             | XT1 (crystal) oscillation<br>external subsystem<br>clock input (EXCLKS)<br>32.768 kHz |  |  |  |  |
| Low-speed on-o       | chip oscillator clock                        | 15 kHz (TYP.): VDD = 1.6 to 5.5 V                                                                                                                                                                                                                                                                                                                                                                  |                                                        |                             |                                                                                       |  |  |  |  |
| General-purpos       | se register                                  | 8 bits $\times$ 32 registers (8 bits $\times$ 8 registers $\times$ 4 banks)                                                                                                                                                                                                                                                                                                                        |                                                        |                             |                                                                                       |  |  |  |  |
| Minimum instru       | ction execution time                         | $0.03125\mu s$ (High-speed on-chip oscillator clock: fiH = 32 MHz operation)                                                                                                                                                                                                                                                                                                                       |                                                        |                             |                                                                                       |  |  |  |  |
|                      |                                              | $0.05 \mu s$ (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                                                                                                                                                                                                         |                                                        |                             |                                                                                       |  |  |  |  |
|                      |                                              |                                                                                                                                                                                                                                                                                                                                                                                                    |                                                        |                             |                                                                                       |  |  |  |  |
| Instruction set      |                                              | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                        |                             |                                                                                       |  |  |  |  |
| I/O port             | Total                                        | 26                                                                                                                                                                                                                                                                                                                                                                                                 | 28                                                     | 32                          | 36                                                                                    |  |  |  |  |
|                      | CMOS I/O                                     | 21                                                                                                                                                                                                                                                                                                                                                                                                 | 22                                                     | 26                          | 28                                                                                    |  |  |  |  |
|                      | CMOS input                                   | 3                                                                                                                                                                                                                                                                                                                                                                                                  | 3                                                      | 3                           | 5                                                                                     |  |  |  |  |
|                      | CMOS output                                  | _                                                                                                                                                                                                                                                                                                                                                                                                  | _                                                      | —                           | -                                                                                     |  |  |  |  |
|                      | N-ch open-drain I/O (6<br>V tolerance)       | 2                                                                                                                                                                                                                                                                                                                                                                                                  | 3                                                      | 3                           | 3                                                                                     |  |  |  |  |
| Timer                | 16-bit timer                                 | 8 channels<br>(TAU: 4 channels, Timer R                                                                                                                                                                                                                                                                                                                                                            | J: 1 channel, Timer RD: 2                              | channels, Timer RG: 1 c     | hannel)                                                                               |  |  |  |  |
|                      | Watchdog timer                               | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                        |                             |                                                                                       |  |  |  |  |
|                      | Real-time clock (RTC)                        | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                        |                             |                                                                                       |  |  |  |  |
|                      | 12-bit interval timer                        | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                        |                             |                                                                                       |  |  |  |  |
|                      | Timer output                                 | Timer outputs: 13 channels<br>PWM outputs: 9 channels                                                                                                                                                                                                                                                                                                                                              |                                                        |                             |                                                                                       |  |  |  |  |
|                      | RTC output                                   |                                                                                                                                                                                                                                                                                                                                                                                                    | 1<br>• 1 Hz<br>(subsystem clock: fs∪B<br>= 32.768 kHz) |                             |                                                                                       |  |  |  |  |

(Note is listed on the next page.)



[44-pin, 48-pin, 52-pin, 64-pin products (code flash memory 96 KB to 256 KB)]

# Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

|                      | (PIORU, I) are set to                        |                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                         |                         | (1/2            |  |  |  |  |  |
|----------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------|--|--|--|--|--|
|                      |                                              | 44-pin                                                                                                                                                                                                                                                                                                                                                                                             | 48-pin                                                                                                                                                                                                                                                                                                                                  | 52-pin                  | 64-pin          |  |  |  |  |  |
|                      | Item                                         | R5F104Fx                                                                                                                                                                                                                                                                                                                                                                                           | R5F104Gx                                                                                                                                                                                                                                                                                                                                | R5F104Jx                | R5F104Lx        |  |  |  |  |  |
|                      |                                              | (x = F to H, J)                                                                                                                                                                                                                                                                                                                                                                                    | (x = F to H, J)                                                                                                                                                                                                                                                                                                                         | (x = F to H, J)         | (x = F to H, J) |  |  |  |  |  |
| Code flash me        | emory (KB)                                   | 96 to 256                                                                                                                                                                                                                                                                                                                                                                                          | 96 to 256                                                                                                                                                                                                                                                                                                                               | 96 to 256               | 96 to 256       |  |  |  |  |  |
| Data flash me        | emory (KB)                                   | 8                                                                                                                                                                                                                                                                                                                                                                                                  | 8                                                                                                                                                                                                                                                                                                                                       | 8                       | 8               |  |  |  |  |  |
| RAM (KB)             |                                              | 12 to 24 Note                                                                                                                                                                                                                                                                                                                                                                                      | 12 to 24 Note                                                                                                                                                                                                                                                                                                                           | 12 to 24 Note           | 12 to 24 Note   |  |  |  |  |  |
| Address space        | e                                            | 1 MB                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                         |                         |                 |  |  |  |  |  |
| Main system<br>clock | High-speed system<br>clock                   | HS (high-speed main)<br>HS (high-speed main)<br>LS (low-speed main) n                                                                                                                                                                                                                                                                                                                              | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK)<br>HS (high-speed main) mode: 1 to 20 MHz (VDD = 2.7 to 5.5 V),<br>HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V),<br>LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V),<br>LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V) |                         |                 |  |  |  |  |  |
|                      | High-speed on-chip<br>oscillator clock (fiH) | HS (high-speed main) mode:       1 to 32 MHz (VDD = 2.7 to 5.5 V),         HS (high-speed main) mode:       1 to 16 MHz (VDD = 2.4 to 5.5 V),         LS (low-speed main) mode:       1 to 8 MHz (VDD = 1.8 to 5.5 V),         LV (low-voltage main) mode:       1 to 4 MHz (VDD = 1.6 to 5.5 V)                                                                                                   |                                                                                                                                                                                                                                                                                                                                         |                         |                 |  |  |  |  |  |
| Subsystem clo        | ock                                          | XT1 (crystal) oscillation                                                                                                                                                                                                                                                                                                                                                                          | n, external subsystem o                                                                                                                                                                                                                                                                                                                 | clock input (EXCLKS) 32 | 2.768 kHz       |  |  |  |  |  |
| Low-speed on         | n-chip oscillator clock                      | 15 kHz (TYP.): VDD = 1.6 to 5.5 V                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                         |                         |                 |  |  |  |  |  |
| General-purpo        | ose register                                 | 8 bits $\times$ 32 registers (8 bits $\times$ 8 registers $\times$ 4 banks)                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                         |                         |                 |  |  |  |  |  |
| Minimum instr        | ruction execution time                       | 0.03125 $\mu$ s (High-speed on-chip oscillator clock: fi $\mu$ = 32 MHz operation)                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                         |                         |                 |  |  |  |  |  |
|                      |                                              | 0.05 $\mu$ s (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                         |                         |                 |  |  |  |  |  |
|                      |                                              | 30.5 μs (Subsystem clock: fsue = 32.768 kHz operation)                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                         |                         |                 |  |  |  |  |  |
| Instruction set      | ı                                            | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                                                                                                                                                                                                                                                                                         |                         |                 |  |  |  |  |  |
| I/O port             | Total                                        | 40                                                                                                                                                                                                                                                                                                                                                                                                 | 44                                                                                                                                                                                                                                                                                                                                      | 48                      | 58              |  |  |  |  |  |
|                      | CMOS I/O                                     | 31                                                                                                                                                                                                                                                                                                                                                                                                 | 34                                                                                                                                                                                                                                                                                                                                      | 38                      | 48              |  |  |  |  |  |
|                      | CMOS input                                   | 5                                                                                                                                                                                                                                                                                                                                                                                                  | 5                                                                                                                                                                                                                                                                                                                                       | 5                       | 5               |  |  |  |  |  |
|                      | CMOS output                                  | —                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                       | 1                       | 1               |  |  |  |  |  |
|                      | N-ch open-drain I/O<br>(6 V tolerance)       | 4                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                                                                                                                                                                                                                                                                                                                       | 4                       | 4               |  |  |  |  |  |
| Timer                | 16-bit timer                                 | 8 channels<br>(TAU: 4 channels, Time                                                                                                                                                                                                                                                                                                                                                               | er RJ: 1 channel, Timer                                                                                                                                                                                                                                                                                                                 | r RD: 2 channels, Timer | RG: 1 channel)  |  |  |  |  |  |
|                      | Watchdog timer                               | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                         |                         |                 |  |  |  |  |  |
|                      | Real-time clock<br>(RTC)                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                         |                         |                 |  |  |  |  |  |
|                      |                                              | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                         |                         |                 |  |  |  |  |  |
|                      | 12-bit interval timer                        | i channei                                                                                                                                                                                                                                                                                                                                                                                          | Timer outputs: 14 channels<br>PWM outputs: 9 channels                                                                                                                                                                                                                                                                                   |                         |                 |  |  |  |  |  |
|                      | 12-bit interval timer<br>Timer output        | Timer outputs: 14 char                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                         |                         |                 |  |  |  |  |  |

(Note is listed on the next page.)

RENESAS

# 2. ELECTRICAL SPECIFICATIONS (TA = -40 to $+85^{\circ}$ C)

This chapter describes the following electrical specifications.

Target products A: Consumer applications TA = -40 to +85°C

R5F104xxAxx

- D: Industrial applications TA = -40 to +85°C R5F104xxDxx
- G: Industrial applications when TA = -40 to +105°C products is used in the range of TA = -40 to +85°C R5F104xxGxx
- Caution 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
- Caution 2. With products not provided with an EVDD0, EVDD1, EVSS0, or EVSS1 pin, replace EVDD0 and EVDD1 with VDD, or replace EVSS0 and EVSS1 with VSS.
- Caution 3. The pins mounted depend on the product. Refer to 2.1 Port Functions to 2.2.1 Functions for each product in the RL78/G14 User's Manual.



| Items                | Symbol | Condition                                                                                       | าร                                                                                                | MIN.        | TYP. | MAX. | Unit |
|----------------------|--------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------|------|------|------|
| Output voltage, high | VOH1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,                                    | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>Іон1 = -10.0 mA                                                         | EVDD0 - 1.5 |      |      | V    |
|                      |        | P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,                                      | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOH1 = -3.0 mA                                                          | EVDD0 - 0.7 |      |      | V    |
|                      |        | P111, P120, P130, P140 to P147                                                                  | 1.8 V ≤ EVDD0 ≤ 5.5 V,<br>Іон1 = -1.5 mA                                                          | EVDD0 - 0.5 |      |      | V    |
|                      |        |                                                                                                 | 1.6 V ≤ EVDD0 < 1.8 V,<br>Іон1 = -1.0 mA                                                          | EVDD0 - 0.5 |      |      | V    |
|                      | Voh2   | P20 to P27, P150 to P156                                                                        | 1.6 V ≤ VDD ≤ 5.5 V,<br>IOH2 = -100 μA                                                            | Vdd - 0.5   |      |      | V    |
| Output voltage, low  | VOL1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,                                    | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL1 = 20.0 mA                   |             |      | 1.3  | V    |
|                      |        | P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130,<br>P140 to P147 | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $I_{\text{OL1}} = 8.5 \text{ mA}$ |             |      | 0.7  | V    |
|                      |        |                                                                                                 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL1 = 3.0 mA                    |             |      | 0.6  | V    |
|                      |        |                                                                                                 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL1 = 1.5 mA                    |             |      | 0.4  | V    |
|                      |        |                                                                                                 | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL1 = 0.6 mA                    |             |      | 0.4  | V    |
|                      |        |                                                                                                 | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL1 = 0.3 mA                    |             |      | 0.4  | V    |
|                      | Vol2   | P20 to P27, P150 to P156                                                                        | $1.6 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V},$ $I_{OL2} = 400 \mu\text{A}$                   |             |      | 0.4  | V    |
|                      | Vol3   | P60 to P63                                                                                      | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL3 = 15.0 mA                   |             |      | 2.0  | V    |
|                      |        |                                                                                                 | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL3 = 5.0 mA                    |             |      | 0.4  | V    |
|                      |        |                                                                                                 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL3 = 3.0 mA                    |             |      | 0.4  | V    |
|                      |        |                                                                                                 | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL3 = 2.0 mA                    |             |      | 0.4  | V    |
|                      |        |                                                                                                 | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL3 = 1.0 mA                    |             |      | 0.4  | V    |

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(4/5)

Caution P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, P142 to P144 do not output high level in N-ch open-drain mode.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



### (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products

| Parameter | Symbol |          |                       | Conditions                                                    |             |                      | MIN. | TYP. | MAX. | Un |
|-----------|--------|----------|-----------------------|---------------------------------------------------------------|-------------|----------------------|------|------|------|----|
| Supply    | IDD1   | Operat-  | HS (high-speed main)  | fносо = 64 MHz,                                               | Basic       | VDD = 5.0 V          |      | 2.6  |      | m/ |
| urrent    |        | ing mode | mode Note 5           | fiH = 32 MHz Note 3                                           | operation   | VDD = 3.0 V          |      | 2.6  |      |    |
| Note 1    |        |          |                       | fносо = 32 MHz,                                               | Basic       | VDD = 5.0 V          |      | 2.3  |      |    |
|           |        |          |                       | fiH = 32 MHz Note 3                                           | operation   | VDD = 3.0 V          |      | 2.3  |      |    |
|           |        |          | HS (high-speed main)  | fносо = 64 MHz,                                               | Normal      | VDD = 5.0 V          |      | 5.4  | 10.2 | m/ |
|           |        |          | mode Note 5           | fiH = 32 MHz Note 3                                           | operation   | VDD = 3.0 V          |      | 5.4  | 10.2 |    |
|           |        |          |                       | fносо = 32 MHz,                                               | Normal      | VDD = 5.0 V          |      | 5.0  | 9.6  |    |
|           |        |          |                       | fiH = 32 MHz Note 3                                           | operation   | VDD = 3.0 V          |      | 5.0  | 9.6  | 1  |
|           |        |          |                       | fносо = 48 MHz,                                               | Normal      | VDD = 5.0 V          |      | 4.2  | 7.8  |    |
|           |        |          |                       | fiH = 24 MHz Note 3                                           | operation   | VDD = 3.0 V          |      | 4.2  | 7.8  | 1  |
|           |        |          |                       | fносо = 24 MHz,                                               | Normal      | VDD = 5.0 V          |      | 4.0  | 7.4  | 1  |
|           |        |          |                       | fiH = 24 MHz Note 3                                           | operation   | VDD = 3.0 V          |      | 4.0  | 7.4  | 1  |
|           |        |          |                       | fносо = 16 MHz, Normal                                        | VDD = 5.0 V |                      | 3.0  | 5.3  |      |    |
|           |        |          |                       | fiH = 16 MHz Note 3                                           | operation   | VDD = 3.0 V          |      | 3.0  | 5.3  | 1  |
|           |        |          | LS (low-speed main)   | fносо = 8 MHz,                                                | Normal      | VDD = 3.0 V          |      | 1.4  | 2.3  | n  |
|           |        |          | mode Note 5           | fiH = 8 MHz Note 3                                            | operation   | VDD = 2.0 V          |      | 1.4  | 2.3  | 1  |
|           |        |          | LV (low-voltage main) | fносо = 4 MHz,                                                | Normal      | VDD = 3.0 V          |      | 1.3  | 1.9  | n  |
|           |        |          | mode Note 5           | fiH = 4 MHz Note 3                                            | operation   | VDD = 2.0 V          |      | 1.3  | 1.9  | 1  |
|           |        |          | HS (high-speed main)  | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> ,                  | Normal      | Square wave input    |      | 3.4  | 6.2  | r  |
|           |        |          | mode Note 5           | VDD = 5.0 V                                                   | operation   | Resonator connection |      | 3.6  | 6.4  | -  |
|           |        |          |                       | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> ,                  | Normal      | Square wave input    |      | 3.4  | 6.2  | 1  |
|           |        |          |                       | VDD = 3.0 V                                                   | operation   | Resonator connection |      | 3.6  | 6.4  | -  |
|           |        |          |                       | f <sub>MX</sub> = 10 MHz <sup>Note 2</sup> ,                  | Normal      | Square wave input    |      | 2.1  | 3.6  | -  |
|           |        |          |                       | $V_{DD} = 5.0 V$                                              | operation   | Resonator connection |      | 2.2  | 3.7  |    |
|           |        |          |                       | f <sub>MX</sub> = 10 MHz Note 2,                              | Normal      | Square wave input    |      | 2.1  | 3.6  |    |
|           |        |          |                       | $V_{DD} = 3.0 V$                                              | operation   | Resonator connection |      | 2.2  | 3.7  | -  |
|           |        |          | LS (low-speed main)   | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> ,                   | Normal      | Square wave input    |      | 1.2  | 2.2  | r  |
|           |        |          | mode Note 5           | VDD = 3.0 V                                                   | operation   | Resonator connection |      | 1.2  | 2.3  | 1  |
|           |        |          |                       | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> .                   | Normal      | Square wave input    |      | 1.2  | 2.2  | 1  |
|           |        |          |                       | $V_{DD} = 2.0 V$                                              | operation   | Resonator connection |      | 1.2  | 2.3  | -  |
|           |        |          | Subsystem clock       | fsub = 32.768 kHz Note 4                                      | Normal      | Square wave input    |      | 4.9  | 7.1  | ŀ  |
|           |        |          | operation             | $T_A = -40^{\circ}C$                                          | operation   | Resonator connection |      | 4.9  | 7.1  | 1  |
|           |        |          |                       | fsug = 32.768 kHz Note 4                                      | Normal      | Square wave input    |      | 4.9  | 7.1  | -  |
|           |        |          |                       | $T_A = +25^{\circ}C$                                          | operation   | Resonator connection |      | 4.9  | 7.1  | -  |
|           |        |          |                       | fsup = 32 768 kHz Note 4                                      | Normal      | Square wave input    |      | 5.1  | 8.8  |    |
|           |        |          |                       | fsub = 32.768 kHz <sup>Note 4</sup><br>Ta = +50°C             | operation   | Resonator connection |      | 5.1  | 8.8  |    |
|           |        |          |                       | fsug = 32.768 kHz Note 4                                      | Normal      | Square wave input    |      | 5.5  | 10.5 | -  |
|           |        |          |                       | $T_A = +70^{\circ}C$                                          | operation   | Resonator connection |      | 5.5  | 10.5 | -  |
|           |        |          |                       |                                                               | Normal      | Square wave input    |      | 6.5  | 14.5 | -  |
|           |        |          |                       | fsub = 32.768 kHz <sup>Note 4</sup><br>T <sub>A</sub> = +85°C | operation   | Resonator connection |      | 6.5  | 14.5 | -  |

(Notes and Remarks are listed on the next page.)



#### (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

| Parameter     | Symbol |           | Conditions                                                                                               |      | n-speed main)<br>mode      | n) LS (low-speed main)<br>mode |                            | ,    | voltage main)<br>node      | Unit |
|---------------|--------|-----------|----------------------------------------------------------------------------------------------------------|------|----------------------------|--------------------------------|----------------------------|------|----------------------------|------|
|               |        |           |                                                                                                          | MIN. | MAX.                       | MIN.                           | MAX.                       | MIN. | MAX.                       |      |
| Transfer rate |        | reception | $\begin{array}{l} 4.0 \; V \leq E V_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V \end{array}$ |      | f <sub>MCK</sub> /6 Note 1 |                                | f <sub>MCK</sub> /6 Note 1 |      | fMCK/6 Note 1              | bps  |
|               |        |           | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK} Note 4$                                |      | 5.3                        |                                | 1.3                        |      | 0.6                        | Mbps |
|               |        |           | $2.7 V \le EV_{DD0} < 4.0 V,$<br>$2.3 V \le V_b \le 2.7 V$                                               |      | f <sub>MCK</sub> /6 Note 1 |                                | f <sub>MCK</sub> /6 Note 1 |      | f <sub>MCK</sub> /6 Note 1 | bps  |
|               |        |           | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK} Note 4$                                |      | 5.3                        |                                | 1.3                        |      | 0.6                        | Mbps |
|               |        |           | $1.8 V \le EV_{DD0} < 3.3 V,$<br>$1.6 V \le V_b \le 2.0 V$                                               |      | fмск/6<br>Notes 1, 2, 3    |                                | fмск/6<br>Notes 1, 2       |      | fмск/6<br>Notes 1, 2       | bps  |
|               |        |           | Theoretical value of the<br>maximum transfer rate<br>fMCK = fCLK Note 4                                  |      | 5.3                        |                                | 1.3                        |      | 0.6                        | Mbps |

Note 1. Transfer rate in the SNOOZE mode is 4800 bps only.

However, the SNOOZE mode cannot be used when FRQSEL4 = 1.

Note 2. Use it with  $EV_{DD0} \ge V_b$ .

Note 3.The following conditions are required for low voltage interface when EVDD0 < VDD. $2.4 V \le EVDD0 < 2.7 V$ : MAX. 2.6 Mbps $1.8 V \le EVDD0 < 2.4 V$ : MAX. 1.3 Mbps

**Note 4.** The maximum operating frequencies of the CPU/peripheral hardware clock (fcLK) are:

| HS (high-speed main) mode:  | 32 MHz (2.7 V $\leq$ VDD $\leq$ 5.5 V) |
|-----------------------------|----------------------------------------|
|                             | 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) |
| LS (low-speed main) mode:   | 8 MHz (1.8 V $\leq$ VDD $\leq$ 5.5 V)  |
| LV (low-voltage main) mode: | 4 MHz (1.6 V $\leq$ VDD $\leq$ 5.5 V)  |

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

Remark 1. Vb [V]: Communication line voltage

**Remark 2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14)

Remark 3. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)

**Remark 4.** UART2 cannot communicate at different potential when bit 1 (PIOR01) of peripheral I/O redirection register 0 (PIOR0) is 1.





CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





- Remark 1. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)
- Remark 2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

#### RL78/G14

# (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input)

| Parameter                               | Symbol        | Conditions                                                                                                       |                                                            |                 | h-speed<br>mode | •               | /-speed<br>mode | LV (low-<br>main) | -voltage<br>mode | Unit |
|-----------------------------------------|---------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-----------------|-----------------|-----------------|-----------------|-------------------|------------------|------|
|                                         |               |                                                                                                                  | MIN.                                                       | MAX.            | MIN.            | MAX.            | MIN.            | MAX.              | -                |      |
| SCKp cycle time                         | tксү2         | 4.0 V $\leq$ EVDD0 $\leq$ 5.5 V,                                                                                 | 24 MHz < fмск                                              | 14/fмск         |                 | —               |                 | —                 |                  | ns   |
| Note 1                                  |               | $2.7~V \leq V_b \leq 4.0~V$                                                                                      | 20 MHz < fmck $\leq$ 24 MHz                                | 12/fмск         |                 | —               |                 | —                 |                  | ns   |
|                                         |               |                                                                                                                  | $8 \text{ MHz} < \text{fmck} \le 20 \text{ MHz}$           | 10/fмск         |                 | —               |                 | —                 |                  | ns   |
|                                         |               |                                                                                                                  | $4 \text{ MHz} < \text{fmck} \le 8 \text{ MHz}$            | 8/fмск          |                 | 16/fмск         |                 | _                 |                  | ns   |
|                                         |               |                                                                                                                  | fмск ≤ 4 MHz                                               | 6/fмск          |                 | 10/fмск         |                 | 10/fмск           |                  | ns   |
|                                         |               | $2.7~V \leq EV_{DD0} < 4.0~V,$                                                                                   | 24 MHz < fмск                                              | 20/fмск         |                 | —               |                 | —                 |                  | ns   |
|                                         |               | $2.3~V \leq V_b \leq 2.7~V$                                                                                      | 20 MHz < fмск ≤ 24 MHz                                     | 16/fмск         |                 | —               |                 | —                 |                  | ns   |
|                                         |               |                                                                                                                  | 16 MHz < fмск ≤ 20 MHz                                     | 14/fмск         |                 | —               |                 | —                 |                  | ns   |
|                                         |               |                                                                                                                  | $8 \text{ MHz} < \text{fmck} \le 16 \text{ MHz}$           | 12/fмск         |                 | —               |                 | —                 |                  | ns   |
|                                         |               |                                                                                                                  | $4 \text{ MHz} < \text{fmck} \le 8 \text{ MHz}$            | 8/fмск          |                 | 16/fмск         |                 | —                 |                  | ns   |
|                                         |               |                                                                                                                  | fмск ≤ 4 MHz                                               | 6/fмск          |                 | 10/fмск         |                 | 10/fмск           |                  | ns   |
|                                         |               | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V},$                                                     | 24 MHz < fмск                                              | 48/fмск         |                 | —               |                 | —                 |                  | ns   |
|                                         |               | $\begin{array}{l} 1.6 \ V \leq V_b \leq 2.0 \ V \\ \mbox{Note 2} \end{array}$                                    | 20 MHz < fмск ≤ 24 MHz                                     | 36/fмск         |                 | -               |                 | —                 |                  | ns   |
|                                         |               |                                                                                                                  | 16 MHz < fмск ≤ 20 MHz                                     | 32/fмск         |                 | -               |                 | —                 |                  | ns   |
|                                         |               |                                                                                                                  | $8 \text{ MHz} < \text{fmck} \le 16 \text{ MHz}$           | 26/fмск         |                 | -               |                 | —                 |                  | ns   |
|                                         |               |                                                                                                                  | $4 \text{ MHz} < \text{fmck} \le 8 \text{ MHz}$            | 16/fмск         |                 | 16/fмск         |                 | —                 |                  | ns   |
|                                         |               |                                                                                                                  | fмск ≤ 4 MHz                                               | 10/fмск         |                 | 10/fмск         |                 | 10/fмск           |                  | ns   |
| SCKp high-/<br>low-level width          | tкн2,<br>tк∟2 | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}, 2$                                                  | $2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}$         | tксү2/2<br>- 12 |                 | tксү2/2<br>- 50 |                 | tксү2/2<br>- 50   |                  | ns   |
|                                         |               | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2$                                                    | $2.3 \text{ V} \leq V_b \leq 2.7 \text{ V}$                | tксү2/2<br>- 18 |                 | tксү2/2<br>- 50 |                 | tксү2/2<br>- 50   |                  | ns   |
|                                         |               | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, $                                                     | $1.6 \text{ V} \leq V_b \leq 2.0 \text{ V} \text{ Note 2}$ | tксү2/2<br>- 50 |                 | tксү2/2<br>- 50 |                 | tксү2/2<br>- 50   |                  | ns   |
| SIp setup time<br>(to SCKp↑) Note 3     | tsık2         | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}, 2$                                                  | $2.7~V \leq V_b \leq 4.0~V$                                | 1/fмск<br>+ 20  |                 | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30    |                  | ns   |
|                                         |               | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2$                                                    | $2.3 \text{ V} \leq V_b \leq 2.7 \text{ V}$                | 1/fмск<br>+ 20  |                 | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30    |                  | ns   |
|                                         |               | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, T$                                                    | $1.6 \text{ V} \leq V_b \leq 2.0 \text{ V} \text{ Note 2}$ | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30    |                  | ns   |
| SIp hold time<br>(from SCKp↑)<br>Note 4 | tĸsı2         |                                                                                                                  |                                                            | 1/fмск<br>+ 31  |                 | 1/fмск<br>+ 31  |                 | 1/fмск<br>+ 31    |                  | ns   |
| Delay time from<br>SCKp↓ to SOp         | tĸso2         | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}, 2$<br>Cb = 30 pF, Rb = 1.4 kΩ                       | ,                                                          |                 | 2/fмск<br>+ 120 |                 | 2/fмск<br>+ 573 |                   | 2/fмск<br>+ 573  | ns   |
| output <sup>Note 5</sup>                |               | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2$<br>C <sub>b</sub> = 30 pF, R <sub>b</sub> = 2.7 kΩ |                                                            |                 | 2/fмск<br>+ 214 |                 | 2/fмск<br>+ 573 |                   | 2/fмск<br>+ 573  | ns   |
|                                         |               | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V},$<br>$C_b = 30 \text{ pF}, \text{Rv} = 5.5 \text{ kG}$ | 1.6 V $\leq$ Vb $\leq$ 2.0 V Note 2,                       |                 | 2/fмск<br>+ 573 |                 | 2/fмск<br>+ 573 |                   | 2/fмск<br>+ 573  | ns   |

| ( | TA = -40 to +85°C | . 1.8 V < EVDD0 : | $= EVDD1 \leq VDD$ | < 5.5 V. Vss = EV | SS0 = EVSS1 = 0 V) |
|---|-------------------|-------------------|--------------------|-------------------|--------------------|
|   |                   | ,                 |                    | _ 010 1, 100 - 11 | 000 = 10001 = 0.07 |

(Notes, Caution, and Remarks are listed on the next page.)



| Parameter                 | Symbol | Conditions                                                                                                                                                                                |      | -speed main)<br>node |      | speed main)<br>10de |      | oltage main)<br>10de | Unit |
|---------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------|------|---------------------|------|----------------------|------|
|                           |        |                                                                                                                                                                                           | MIN. | MAX.                 | MIN. | MAX.                | MIN. | MAX.                 | 1    |
| SCLr clock frequency      | fsc∟   | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                       |      | 1000 Note 1          |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $\label{eq:2.7} \begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                  |      | 1000 Note 1          |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        |                                                                                                                                                                                           |      | 400 Note 1           |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                |      | 400 Note 1           |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $\label{eq:VD} \begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V \ \text{Note 2}, \\ C_b = 100 \ \text{pF}, \ R_b = 5.5 \ \text{k}\Omega \end{array}$    |      | 300 Note 1           |      | 300 Note 1          |      | 300 Note 1           | kHz  |
| Hold time when SCLr = "L" | t∟ow   |                                                                                                                                                                                           | 475  |                      | 1550 |                     | 1550 |                      | ns   |
|                           |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                 | 475  |                      | 1550 |                     | 1550 |                      | ns   |
|                           |        | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{array}$                                      | 1150 |                      | 1550 |                     | 1550 |                      | ns   |
|                           |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                | 1150 |                      | 1550 |                     | 1550 |                      | ns   |
|                           |        | $\label{eq:VD} \begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V \ \mbox{Note $2$}, \\ C_b = 100 \ \mbox{pF}, \ R_b = 5.5 \ \mbox{k}\Omega \end{array}$  | 1550 |                      | 1550 |                     | 1550 |                      | ns   |
| Hold time when SCLr = "H" | tнıgн  | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                       | 245  |                      | 610  |                     | 610  |                      | ns   |
|                           |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                 | 200  |                      | 610  |                     | 610  |                      | ns   |
|                           |        |                                                                                                                                                                                           | 675  |                      | 610  |                     | 610  |                      | ns   |
|                           |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                | 600  |                      | 610  |                     | 610  |                      | ns   |
|                           |        | $\label{eq:VD0} \begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V \ \text{Note} \ 2, \\ C_b = 100 \ \text{pF}, \ R_b = 5.5 \ \text{k}\Omega \end{array}$ | 610  |                      | 610  |                     | 610  |                      | ns   |

# (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified l<sup>2</sup>C mode) (TA = -40 to +85°C, 1.8 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)



#### (2) I<sup>2</sup>C fast mode

#### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                     | Symbol       | ol Conditions                                                      |                                                         | · · · | HS (high-speed main) mode |      | LS (low-speed main) mode |      | LV (low-voltage main) mode |     |
|-------------------------------|--------------|--------------------------------------------------------------------|---------------------------------------------------------|-------|---------------------------|------|--------------------------|------|----------------------------|-----|
|                               |              |                                                                    | MIN.                                                    | MAX.  | MIN.                      | MAX. | MIN.                     | MAX. |                            |     |
| SCLA0 clock frequency         | fscL         | Fast mode:                                                         | $2.7~V \leq EV_{DD0} \leq 5.5~V$                        | 0     | 400                       | 0    | 400                      | 0    | 400                        | kHz |
|                               |              | fc∟k ≥ 3.5 MHz                                                     | $1.8~V \leq EV_{DD0} \leq 5.5~V$                        | 0     | 400                       | 0    | 400                      | 0    | 400                        | kHz |
| Setup time of restart condi-  | tsu: sta     | $2.7~V \leq EV_{DD0} \leq$                                         | 5.5 V                                                   | 0.6   |                           | 0.6  |                          | 0.6  |                            | μs  |
| tion                          |              | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq$                   | 5.5 V                                                   | 0.6   |                           | 0.6  |                          | 0.6  |                            | μs  |
| Hold time Note 1              | thd: STA     | STA $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                         | 0.6   |                           | 0.6  |                          | 0.6  |                            | μs  |
|                               |              | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq$                   | 5.5 V                                                   | 0.6   |                           | 0.6  |                          | 0.6  |                            | μs  |
| Hold time when SCLA0 = "L"    | t∟ow         | $2.7 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$            |                                                         | 1.3   |                           | 1.3  |                          | 1.3  |                            | μs  |
|                               |              | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq$                   | $1.8 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$ |       |                           | 1.3  |                          | 1.3  |                            | μs  |
| Hold time when SCLA0 = "H"    | tнigн        | $2.7 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$            |                                                         | 0.6   |                           | 0.6  |                          | 0.6  |                            | μs  |
|                               |              | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq$                   | 5.5 V                                                   | 0.6   |                           | 0.6  |                          | 0.6  |                            | μs  |
| Data setup time (reception)   | tsu: dat     | $2.7~V \leq EV_{DD0} \leq$                                         | 5.5 V                                                   | 100   |                           | 100  |                          | 100  |                            | ns  |
|                               |              | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq$                   | 5.5 V                                                   | 100   |                           | 100  |                          | 100  |                            | ns  |
| Data hold time (transmission) | thd: dat     | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$     |                                                         | 0     | 0.9                       | 0    | 0.9                      | 0    | 0.9                        | μs  |
| Note 2                        |              | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq$                   | 5.5 V                                                   | 0     | 0.9                       | 0    | 0.9                      | 0    | 0.9                        | μs  |
| Setup time of stop condition  | tsu: sto     | $2.7 \text{ V} \leq EV_{DD0} \leq$                                 | 5.5 V                                                   | 0.6   |                           | 0.6  |                          | 0.6  |                            | μs  |
|                               |              | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq$                   | 5.5 V                                                   | 0.6   |                           | 0.6  |                          | 0.6  |                            | μs  |
| Bus-free time                 | <b>t</b> BUF | $2.7 \text{ V} \leq EV_{DD0} \leq$                                 | 5.5 V                                                   | 1.3   |                           | 1.3  |                          | 1.3  |                            | μs  |
|                               |              | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq$                   | 5.5 V                                                   | 1.3   |                           | 1.3  |                          | 1.3  |                            | μs  |

Note 1. The first clock pulse is generated after this period when the start/restart condition is detected.

Note 2. The maximum value (MAX.) of the DEAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

- Caution The values in the above table are applied even when bit 2 (PIOR02) in the peripheral I/O redirection register 0 (PIOR0) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.
- **Remark** The maximum value of C<sub>b</sub> (communication line capacitance) and the value of R<sub>b</sub> (communication line pull-up resistor) at that time in each mode are as follows.

Fast mode:  $C_b$  = 320 pF,  $R_b$  = 1.1 k $\Omega$ 



### 3.1 Absolute Maximum Ratings

#### Absolute Maximum Ratings

|                        |              | 0 199                                 |                                         | (172) |
|------------------------|--------------|---------------------------------------|-----------------------------------------|-------|
| Parameter              | Symbols      | Conditions                            | Ratings                                 | Unit  |
| Supply voltage         | Vdd          |                                       | -0.5 to +6.5                            | V     |
|                        | EVDD0, EVDD1 | EVDD0 = EVDD1                         | -0.5 to +6.5                            | V     |
|                        | EVsso, EVss1 | EVsso = EVss1                         | -0.5 to +0.3                            | V     |
| REGC pin input voltage | VIREGC       | REGC                                  | -0.3 to +2.8                            | V     |
|                        |              |                                       | and -0.3 to V <sub>DD</sub> +0.3 Note 1 |       |
| Input voltage          | VI1          | P00 to P06, P10 to P17, P30, P31,     | -0.3 to EVDD0 +0.3                      | V     |
|                        |              | P40 to P47, P50 to P57, P64 to P67,   | and -0.3 to VDD +0.3 Note 2             |       |
|                        |              | P70 to P77, P80 to P87, P100 to P102, |                                         |       |
|                        |              | P110, P111, P120, P140 to P147        |                                         |       |
|                        | VI2          | P60 to P63 (N-ch open-drain)          | -0.3 to +6.5                            | V     |
|                        | Vı3          | P20 to P27, P121 to P124, P137,       | -0.3 to V <sub>DD</sub> +0.3 Note 2     | V     |
|                        |              | P150 to P156, EXCLK, EXCLKS, RESET    |                                         |       |
| Output voltage         | V01          | P00 to P06, P10 to P17, P30, P31,     | -0.3 to EVDD0 +0.3                      | V     |
|                        |              | P40 to P47, P50 to P57, P60 to P67,   | and -0.3 to VDD +0.3 Note 2             |       |
|                        |              | P70 to P77, P80 to P87, P100 to P102, |                                         |       |
|                        |              | P110, P111, P120, P130, P140 to P147  |                                         |       |
|                        | V02          | P20 to P27, P150 to P156              | -0.3 to VDD +0.3 Note 2                 | V     |
| Analog input voltage   | VAI1         | ANI16 to ANI20                        | -0.3 to EVDD0 +0.3                      | V     |
|                        |              |                                       | and -0.3 to AVREF(+) +0.3 Notes 2, 3    | v     |
|                        | VAI2         | ANI0 to ANI14                         | -0.3 to VDD +0.3                        | V     |
|                        |              |                                       | and -0.3 to AVREF(+) +0.3 Notes 2, 3    | v     |

Note 1. Connect the REGC pin to Vss via a capacitor (0.47 to 1 μF). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.

Note 2. Must be 6.5 V or lower.

**Note 3.** Do not exceed AVREF (+) + 0.3 V in case of A/D conversion target pin.

- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- Remark 1. Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

**Remark 2.** AVREF (+): + side reference voltage of the A/D converter.

Remark 3. Vss: Reference voltage



(1/2)

#### **Absolute Maximum Ratings**

(2/2)

|                               |                              |                      |                                                                                                                                                           |             | (21  |
|-------------------------------|------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Parameter                     | Symbols                      |                      | Conditions                                                                                                                                                | Ratings     | Unit |
| Output current, high          | Юн1                          | Per pin              | P00 to P06, P10 to P17, P30, P31, P40 to P47,<br>P50 to P57, P64 to P67, P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120, P130,<br>P140 to P147 | -40         | mA   |
|                               |                              | Total of all<br>pins | P00 to P04, P40 to P47, P102, P120, P130,<br>P140 to P145                                                                                                 | -70         | mA   |
|                               |                              | -170 mA              | P05, P06, P10 to P17, P30, P31, P50 to P57,<br>P64 to P67, P70 to P77, P80 to P87, P100, P101,<br>P110, P111, P146, P147                                  | -100        | mA   |
|                               | Іон2                         | Per pin              | P20 to P27, P150 to P156                                                                                                                                  | -0.5        | mA   |
|                               |                              | Total of all<br>pins |                                                                                                                                                           | -2          | mA   |
| Output current, low           | IOL1                         | Per pin              | P00 to P06, P10 to P17, P30, P31, P40 to P47,<br>P50 to P57, P64 to P67, P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120, P130,<br>P140 to P147 | 40          | mA   |
|                               | Total of a<br>pins<br>170 mA | Total of all<br>pins | P00 to P04, P40 to P47, P102, P120, P130,<br>P140 to P145                                                                                                 | 70          | mA   |
|                               |                              | 170 mA               | P05, P06, P10 to P17, P30, P31, P50 to P57,<br>P60 to P67, P70 to P77, P80 to P87, P100, P101,<br>P110, P111, P146, P147                                  | 100         | mA   |
|                               | IOL2                         | Per pin              | P20 to P27, P150 to P156                                                                                                                                  | 1           | mA   |
|                               |                              | Total of all<br>pins |                                                                                                                                                           | 5           | mA   |
| Operating ambient temperature | Та                           |                      | pperation mode                                                                                                                                            | -40 to +105 | °C   |
| Storage temperature           | Tstg                         |                      |                                                                                                                                                           | -65 to +150 | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



|                                       |                      | ₩, <b>=</b> 17 ¥ ≥ 1      |                                        | $DD \le 5.5 \text{ V}, \text{ Vss} = \text{EVs}$  |                      | MIN  | T\/D | MAX   | (2/) |
|---------------------------------------|----------------------|---------------------------|----------------------------------------|---------------------------------------------------|----------------------|------|------|-------|------|
| Parameter                             | Symbol               |                           |                                        | Conditions                                        | 501                  | MIN. | TYP. | MAX.  | Uni  |
| Supply cur-<br>rent Note 1            | IDD2<br>Note 2       | HALT mode                 | de HS (high-speed main)<br>mode Note 7 | fносо = 64 MHz,<br>fiн = 32 MHz <sup>Note 4</sup> | VDD = 5.0 V          |      | 0.79 | 4.86  | mA   |
|                                       |                      |                           | mode                                   |                                                   | VDD = 3.0 V          |      | 0.79 | 4.86  | -    |
|                                       |                      |                           |                                        | fносо = 32 MHz,<br>fн = 32 MHz <sup>Note 4</sup>  | VDD = 5.0 V          |      | 0.49 | 4.17  | -    |
|                                       |                      |                           |                                        |                                                   | VDD = 3.0 V          |      | 0.49 | 4.17  | -    |
|                                       |                      |                           |                                        | fносо = 48 MHz,<br>fн = 24 MHz <sup>Note 4</sup>  | VDD = 5.0 V          |      | 0.62 | 3.82  | -    |
|                                       |                      |                           |                                        |                                                   | VDD = 3.0 V          |      | 0.62 | 3.82  |      |
|                                       |                      |                           |                                        | fносо = 24 MHz,<br>fн = 24 MHz <sup>Note 4</sup>  | VDD = 5.0 V          |      | 0.4  | 3.25  |      |
|                                       |                      |                           |                                        |                                                   | VDD = 3.0 V          |      | 0.4  | 3.25  |      |
|                                       |                      |                           |                                        | fносо = 16 MHz,<br>fн = 16 MHz <sup>Note 4</sup>  | VDD = 5.0 V          |      | 0.38 | 2.28  |      |
|                                       |                      |                           |                                        |                                                   | VDD = 3.0 V          |      | 0.38 | 2.28  |      |
|                                       |                      |                           | HS (high-speed main)<br>mode Note 7    | $f_{MX} = 20 \text{ MHz} \text{ Note 3},$         | Square wave input    |      | 0.30 | 2.65  | m/   |
|                                       |                      |                           | mode note /                            | VDD = 5.0 V                                       | Resonator connection |      | 0.40 | 2.77  | 4    |
|                                       |                      |                           |                                        | V/                                                | Square wave input    |      | 0.30 | 2.65  | -    |
|                                       |                      |                           |                                        | VDD = 3.0 V                                       | Resonator connection |      | 0.40 | 2.77  |      |
|                                       |                      |                           |                                        | $f_{MX} = 10 \text{ MHz Note 3},$                 | Square wave input    |      | 0.20 | 1.36  |      |
|                                       |                      |                           |                                        | f <sub>MX</sub> = 10 MHz <sup>Note 3</sup> , 5    | Resonator connection |      | 0.25 | 1.46  |      |
|                                       |                      |                           |                                        |                                                   | Square wave input    |      | 0.20 | 1.36  |      |
|                                       |                      |                           |                                        | VDD = 3.0 V                                       | Resonator connection |      | 0.25 | 1.46  |      |
|                                       |                      |                           | Subsystem clock oper-                  | fsuB = 32.768 kHz Note 5,                         | Square wave input    |      | 0.28 | 0.66  | μ/   |
|                                       |                      |                           | ation                                  | TA = -40°C                                        | Resonator connection |      | 0.47 | 0.85  |      |
|                                       |                      | fsuB = 32.768 kHz Note 5, | Square wave input                      |                                                   | 0.34                 | 0.66 |      |       |      |
|                                       | $T_A = +25^{\circ}C$ | Resonator connection      |                                        | 0.53                                              | 0.85                 |      |      |       |      |
|                                       |                      |                           |                                        | fsue = 32.768 kHz <sup>Note 5</sup> ,             | Square wave input    |      | 0.37 | 2.35  |      |
|                                       |                      |                           |                                        | T <sub>A</sub> = +50°C                            | Resonator connection |      | 0.56 | 2.54  |      |
|                                       |                      |                           |                                        | fsub = 32.768 kHz Note 5,                         | Square wave input    |      | 0.61 | 4.08  |      |
|                                       |                      |                           |                                        | TA = +70°C                                        | Resonator connection |      | 0.80 | 4.27  |      |
|                                       |                      |                           |                                        | fsue = 32.768 kHz Note 5,                         | Square wave input    |      | 1.55 | 8.09  |      |
|                                       |                      |                           |                                        | TA = +85°C                                        | Resonator connection |      | 1.74 | 8.28  |      |
| fsub = 32.768 kHz <sup>Note 5</sup> , | Square wave input    |                           | 6.00                                   | 51.00                                             |                      |      |      |       |      |
|                                       |                      |                           |                                        | TA = +105°C                                       | Resonator connection |      | 6.00 | 51.00 |      |
|                                       | IDD3                 |                           | TA = -40°C                             | •                                                 |                      |      | 0.19 | 0.57  | μ    |
|                                       | Note 6               | Note 8                    | TA = +25°C                             |                                                   |                      |      | 0.25 | 0.57  | -    |
|                                       |                      |                           | TA = +50°C                             |                                                   |                      |      | 0.33 | 2.26  | 1    |
|                                       |                      |                           | T <sub>A</sub> = +70°C                 |                                                   |                      |      | 0.52 | 3.99  | 1    |
|                                       |                      |                           | TA = +85°C                             |                                                   |                      |      | 1.46 | 8.00  | 1    |
|                                       |                      |                           | TA = +105°C                            |                                                   |                      | 1    | 5.50 | 50.00 | 1    |

(2) Flash ROM: 96 to 256 KB of 30- to 100-pin products

(Notes and Remarks are listed on the next page.)

| $(1A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V})$                                                                             | v)              |                                                                           |                                                              | (2/2)      |      |      |      |
|------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------|--------------------------------------------------------------|------------|------|------|------|
| Items                                                                                                                                    | Symbol          | Conditions                                                                |                                                              | MIN.       | TYP. | MAX. | Unit |
| Timer RD input high-level width, low-level width                                                                                         | tтdін,<br>tтdі∟ | TRDIOA0, TRDIOA1, TRDIOB0, TRDIOB1,<br>TRDIOC0, TRDIOC1, TRDIOD0, TRDIOD1 |                                                              | 3/fclк     |      |      | ns   |
| Timer RD forced cutoff signal                                                                                                            | <b>t</b> TDSIL  | P130/INTP0                                                                | $2MHz < f_{CLK} \le 32 MHz$                                  | 1          |      |      | μs   |
| input low-level width                                                                                                                    |                 |                                                                           | fclk ≤ 2 MHz                                                 | 1/fclк + 1 |      |      |      |
| Timer RG input high-level width, low-level width                                                                                         | tтGін,<br>tтGі∟ | TRGIOA, TRGIOB                                                            |                                                              | 2.5/fclk   |      |      | ns   |
| TO00 to TO03,                                                                                                                            | fто             | HS (high-speed main) mode                                                 | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ |            |      | 16   | MHz  |
| TO10 to TO13,                                                                                                                            |                 |                                                                           | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$   |            |      | 8    | MHz  |
| TRJIO0, TRJO0,<br>TRDIOA0, TRDIOA1,<br>TRDIOB0, TRDIOB1,<br>TRDIOC0, TRDIOC1,<br>TRDIOD0, TRDIOD1,<br>TRGIOA, TRGIOB<br>output frequency |                 |                                                                           | 2.4 V ≤ EVDD0 < 2.7 V                                        |            |      | 4    | MHz  |
| PCLBUZ0, PCLBUZ1 output                                                                                                                  | <b>f</b> PCL    | HS (high-speed main) mode                                                 | $4.0~V \leq EV_{DD0} \leq 5.5~V$                             |            |      | 16   | MHz  |
| frequency                                                                                                                                |                 |                                                                           | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$   |            |      | 8    | MHz  |
|                                                                                                                                          |                 |                                                                           | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$   |            |      | 4    | MHz  |
| Interrupt input high-level                                                                                                               | tinth,          | INTP0                                                                     | $2.4~V \leq V_{DD} \leq 5.5~V$                               | 1          |      |      | μs   |
| width, low-level width                                                                                                                   | <b>t</b> INTL   | INTP1 to INTP11                                                           | $2.4~V \leq EV_{DD0} \leq 5.5~V$                             | 1          |      |      | μs   |
| Key interrupt input low-level width                                                                                                      | tкr             | KR0 to KR7                                                                | $2.4 \text{ V} \leq \text{EVDD0} \leq 5.5 \text{ V}$         | 250        |      |      | ns   |
| RESET low-level width                                                                                                                    | trsl            |                                                                           |                                                              | 10         |      |      | μs   |

#### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)



# (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) |        |            |                                                              |                |                           |    |  |
|-----------------------------------------------------------------------------------------------------|--------|------------|--------------------------------------------------------------|----------------|---------------------------|----|--|
| Parameter                                                                                           | Symbol | Conditions |                                                              | HS (high-speed | HS (high-speed main) mode |    |  |
|                                                                                                     |        |            |                                                              | MIN.           | MAX.                      |    |  |
| SSI00 setup time                                                                                    | tssik  | DAPmn = 0  | $2.7~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ | 240            |                           | ns |  |
|                                                                                                     |        |            | $2.4~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ | 400            |                           | ns |  |
|                                                                                                     |        | DAPmn = 1  | $2.7~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ | 1/fмск + 240   |                           | ns |  |
|                                                                                                     |        |            | $2.4~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ | 1/fмск + 400   |                           | ns |  |
| SSI00 hold time                                                                                     | tĸssi  | DAPmn = 0  | $2.7~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ | 1/fмск + 240   |                           | ns |  |
|                                                                                                     |        |            | $2.4~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ | 1/fмск + 400   |                           | ns |  |
|                                                                                                     |        | DAPmn = 1  | $2.7~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ | 240            |                           | ns |  |
|                                                                                                     |        |            | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | 400            |                           | ns |  |

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

Remark p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM number (g = 3, 5)

#### CSI mode connection diagram (during communication at same potential)



CSI mode connection diagram (during communication at same potential) (Slave Transmission of slave select input function (CSI00))

| SCK00                        | SCK                 |
|------------------------------|---------------------|
| SI00<br>RL78 microcontroller | SO<br>User's device |
| SO00                         | SI                  |
| <u>SSI00</u>                 | SSO                 |

Remark 1. p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31) Remark 2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)



#### Simplified I<sup>2</sup>C mode connection diagram (during communication at same potential)



#### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential)



Remark 1. Rb[Ω]: Communication line (SDAr) pull-up resistance, Cb[F]: Communication line (SDAr, SCLr) load capacitance

- **Remark 2.** r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 3 to 5, 14),
  - h: POM number (h = 0, 1, 3 to 5, 7, 14)
- Remark 3. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13)



| Parameter         | Symbol | Conditions                       |                                                   |      | TYP. | MAX. | Unit |
|-------------------|--------|----------------------------------|---------------------------------------------------|------|------|------|------|
| Voltage detection | VLVDD0 | VPOC2, VPOC1, VPOC0 = 0, 1, 1, f | C2, VPOC1, VPOC0 = 0, 1, 1, falling reset voltage |      |      | 2.86 | V    |
| threshold         | VLVDD1 | LVIS1, LVIS0 = 1, 0              | Rising release reset voltage                      | 2.81 | 2.92 | 3.03 | V    |
|                   |        |                                  | Falling interrupt voltage                         | 2.75 | 2.86 | 2.97 | V    |
|                   | VLVDD2 | LVIS1, LVIS0 = 0, 1              | Rising release reset voltage                      | 2.90 | 3.02 | 3.14 | V    |
|                   |        |                                  | Falling interrupt voltage                         | 2.85 | 2.96 | 3.07 | V    |
|                   | VLVDD3 | LVIS1, LVIS0 = 0, 0              | Rising release reset voltage                      | 3.90 | 4.06 | 4.22 | V    |
|                   |        |                                  | Falling interrupt voltage                         | 3.83 | 3.98 | 4.13 | V    |

## (2) Interrupt & Reset Mode

(TA = -40 to +105°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, VSS = 0 V)

# 3.6.7 Power supply voltage rising slope characteristics

#### (TA = -40 to +105°C, Vss = 0 V)

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until VDD reaches the operating voltage range shown in 3.4 AC Characteristics.



### 4.7 52-pin products

R5F104JCAFA, R5F104JDAFA, R5F104JEAFA, R5F104JFAFA, R5F104JGAFA, R5F104JHAFA, R5F104JJAFA R5F104JCDFA, R5F104JDDFA, R5F104JEDFA, R5F104JFDFA, R5F104JGDFA, R5F104JHDFA, R5F104JJDFA R5F104JCGFA, R5F104JDGFA, R5F104JEGFA, R5F104JFGFA, R5F104JGGFA, R5F104JHGFA, R5F104JJGFA

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP52-10x10-0.65 | PLQP0052JA-A | P52GB-65-GBS-1 | 0.3             |



© 2012 Renesas Electronics Corporation. All rights reserved.



R5F104LCALA, R5F104LDALA, R5F104LEALA, R5F104LFALA, R5F104LGALA, R5F104LHALA, R5F104LJALA R5F104LKALA, R5F104LLALA

R5F104LCGLA,R5F104LDGLA, R5F104LEGLA, R5F104LFGLA, R5F104LGGLA, R5F104LHGLA, R5F104LJGLA R5F104LKGLA, R5F104LLGLA



© 2011 Renesas Electronics Corporation. All rights reserved.

RENESAS