

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 31                                                                              |
| Program Memory Size        | 256KB (256K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 24K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b; D/A 2x8b                                                          |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-LQFP                                                                         |
| Supplier Device Package    | 44-LQFP (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104fjafp-30 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.3 Pin Configuration (Top View)

## 1.3.1 **30-pin products**

• 30-pin plastic LSSOP (7.62 mm (300), 0.65 mm pitch)



**Note** Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

## **1.3.3 36-pin products**

• 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch)



|   | Α                                                                | В                                                               | С                                                   | D                                            | E                                     | F                                    |   |
|---|------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------|---------------------------------------|--------------------------------------|---|
| 6 | P60/SCLA0                                                        | VDD                                                             | P121/X1                                             | P122/X2/EXCLK                                | P137/INTP0                            | P40/TOOL0                            | 6 |
| 5 | P62/SSI00                                                        | P61/SDAA0                                                       | Vss                                                 | REGC                                         | RESET                                 | P120/ANI19/<br>VCOUT0 Note           | 5 |
| 4 | P72/SO21                                                         | P71/SI21/<br>SDA21                                              | P14/RxD2/SI20/<br>SDA20/TRDIOD0/<br>(SCLA0)         | P31/TI03/TO03/<br>INTP4/PCLBUZ0/<br>(TRJIO0) | P00/TI00/TxD1/<br>TRGCLKA/<br>(TRJO0) | P01/TO00/<br>RxD1/TRGCLKB/<br>TRJIO0 | 4 |
| 3 | P50/INTP1/<br>SI00/RxD0/<br>TOOLRxD/<br>SDA00/TRGIOA/<br>(TRJO0) | P70/SCK21/<br>SCL21                                             | P15/PCLBUZ1/<br>SCK20/SCL20/<br>TRDIOB0/<br>(SDAA0) | P22/ANI2/<br>ANO0 Note                       | P20/ANI0/<br>AVREFP                   | P21/ANI1/<br>AVREFM                  | 3 |
| 2 | P30/INTP3/<br>SCK00/SCL00/<br>TRJO0                              | P16/TI01/TO01/<br>INTP5/TRDIOC0/<br>IVREF0 Note/<br>(RXD0)      | P12/SO11/<br>TRDIOB1/<br>IVREF1 Note                | P11/SI11/<br>SDA11/<br>TRDIOC1               | P24/ANI4                              | P23/ANI3/<br>ANO1 <sup>Note</sup>    | 2 |
| 1 | P51/INTP2/<br>SO00/TxD0/<br>TOOLTxD/<br>TRGIOB                   | P17/TI02/TO02/<br>TRDIOA0/<br>TRDCLK/<br>IVCMP0 Note/<br>(TXD0) | P13/TxD2/<br>SO20/TRDIOA1/<br>IVCMP1 Note           | P10/SCK11/<br>SCL11/<br>TRDIOD1              | P147/ANI18/<br>VCOUT1 Note            | P25/ANI5                             | 1 |
| • | Δ                                                                | R                                                               | C.                                                  | n                                            | F                                     | F                                    |   |

**Note** Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

(2/2)

|                        |                      | 30-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 32-pin                                           | 36-pin                  | 40-pin            |  |  |  |
|------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------|-------------------|--|--|--|
| l <sup>1</sup>         | tem                  | R5F104Ax                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R5F104Bx                                         | R5F104Cx                | R5F104Ex          |  |  |  |
|                        |                      | (x = A, C to E)                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (x = A, C to E)                                  | (x = A, C  to  E)       | (x = A, C  to  E) |  |  |  |
| Clock output/buzzer    | output               | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2                                                | 2                       | 2                 |  |  |  |
|                        |                      | <ul> <li>[30-pin, 32-pin, 36-pin products]</li> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz (Main system clock: fmain = 20 MHz operation)</li> <li>[40-pin products]</li> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz (Main system clock: fmain = 20 MHz operation)</li> <li>256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz (Subsystem clock: fsub = 32.768 kHz operation)</li> </ul>                 |                                                  |                         |                   |  |  |  |
| 8/10-bit resolution A  | /D converter         | 8 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 8 channels                                       | 8 channels              | 9 channels        |  |  |  |
| Serial interface       |                      | [30-pin, 32-pin products]  • CSI: 1 channel/UART (UART supporting LIN-bus): 1 channel/simplified I <sup>2</sup> C: 1 channel  • CSI: 1 channel/UART: 1 channel/simplified I <sup>2</sup> C: 1 channel  • CSI: 1 channel/UART: 1 channel/simplified I <sup>2</sup> C: 1 channel  [36-pin, 40-pin products]  • CSI: 1 channel/UART (UART supporting LIN-bus): 1 channel/simplified I <sup>2</sup> C: 1 channel  • CSI: 2 channels/UART: 1 channel/simplified I <sup>2</sup> C: 2 channels |                                                  |                         |                   |  |  |  |
|                        | I <sup>2</sup> C bus | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1 channel                                        | 1 channel               | 1 channel         |  |  |  |
| Data transfer contro   | ller (DTC)           | 28 sources                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                  |                         | 29 sources        |  |  |  |
| Event link controller  | (ELC)                | Event input: 19 Event input: 20 Event trigger output: 7 Event trigger output: 7                                                                                                                                                                                                                                                                                                                                                                                                         |                                                  |                         |                   |  |  |  |
| Vectored interrupt     | Internal             | 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 24                                               | 24                      | 24                |  |  |  |
| sources                | External             | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 6                                                | 6                       | 7                 |  |  |  |
| Key interrupt          | 1                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | _                                                | _                       | 4                 |  |  |  |
| Reset                  |                      | Reset by RESET pin Internal reset by watchdog timer Internal reset by power-on-reset Internal reset by voltage detector Internal reset by illegal instruction execution Note Internal reset by RAM parity error Internal reset by illegal-memory access                                                                                                                                                                                                                                 |                                                  |                         |                   |  |  |  |
| Power-on-reset circuit |                      | <ul> <li>Power-on-reset: 1.51 ±0.04 V (TA = -40 to +85°C)</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                  |                         |                   |  |  |  |
| Voltage detector       |                      | 1.63 V to 4.06 V (14 stage                                                                                                                                                                                                                                                                                                                                                                                                                                                              | es)                                              |                         |                   |  |  |  |
| On-chip debug funct    | ion                  | Provided                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                  |                         | -                 |  |  |  |
| Power supply voltag    | e                    | V <sub>DD</sub> = 1.6 to 5.5 V (T <sub>A</sub> = -40 to +85°C)<br>V <sub>DD</sub> = 2.4 to 5.5 V (T <sub>A</sub> = -40 to +105°C)                                                                                                                                                                                                                                                                                                                                                       |                                                  |                         |                   |  |  |  |
| Operating ambient to   | emperature           | $T_A = -40 \text{ to } +85^{\circ}\text{C} \text{ (A: Co}$<br>$T_A = -40 \text{ to } +105^{\circ}\text{C} \text{ (G: In}$                                                                                                                                                                                                                                                                                                                                                               | nsumer applications, D: Industrial applications) | dustrial applications), |                   |  |  |  |

**Note** The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution not is issued by emulation with the in-circuit emulator or on-chip debug emulator.

[30-pin, 32-pin, 36-pin, 40-pin products (code flash memory 96 KB to 256 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

|                      |                                                                    | 30-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 32-pin                                 | 36-pin                   | 40-pin                                                                                 |  |  |  |  |
|----------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------|----------------------------------------------------------------------------------------|--|--|--|--|
| ı                    | Item                                                               | R5F104Ax<br>(x = F, G)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R5F104Bx $(x = F, G)$                  | R5F104Cx<br>(x = F, G)   | R5F104Ex<br>(x = F to H)                                                               |  |  |  |  |
| Code flash mem       | nory (KB)                                                          | 96 to 128                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 96 to 128                              | 96 to 128                | 96 to 192                                                                              |  |  |  |  |
| Data flash mem       | ory (KB)                                                           | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 8                                      | 8                        | 8                                                                                      |  |  |  |  |
| RAM (KB)             |                                                                    | 12 to 16 Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 12 to 16 Note                          | 12 to 16 Note            | 12 to 20 Note                                                                          |  |  |  |  |
| Address space        |                                                                    | 1 MB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                        |                          |                                                                                        |  |  |  |  |
| Main system<br>clock | High-speed system clock  High-speed on-chip oscillator clock (fiн) | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK) HS (high-speed main) mode: 1 to 20 MHz (VDD = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V)  HS (high-speed main) mode: 1 to 32 MHz (VDD = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V) |                                        |                          |                                                                                        |  |  |  |  |
| Subsystem cloc       | k                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _                                      |                          | XT1 (crystal) oscillation,<br>external subsystem<br>clock input (EXCLKS)<br>32.768 kHz |  |  |  |  |
| Low-speed on-c       | chip oscillator clock                                              | 15 kHz (TYP.): VDD = 1.6 to 5.5 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                        |                          |                                                                                        |  |  |  |  |
| General-purpose      | e register                                                         | 8 bits × 32 registers (8 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | s × 8 registers × 4 banks)             |                          |                                                                                        |  |  |  |  |
| Minimum instruc      | ction execution time                                               | 0.03125 μs (High-speed o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | on-chip oscillator clock: fiн          | = 32 MHz operation)      |                                                                                        |  |  |  |  |
|                      |                                                                    | 0.05 μs (High-speed syste                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | em clock: f <sub>M</sub> x = 20 MHz op | eration)                 |                                                                                        |  |  |  |  |
|                      |                                                                    | — 30.5 μs (Subsystem clock: fsub = 32.768 kH operation)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                        |                          |                                                                                        |  |  |  |  |
| Instruction set      |                                                                    | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul>                                                                                                                                                                            |                                        |                          |                                                                                        |  |  |  |  |
| I/O port             | Total                                                              | 26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 28                                     | 32                       | 36                                                                                     |  |  |  |  |
|                      | CMOS I/O                                                           | 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 22                                     | 26                       | 28                                                                                     |  |  |  |  |
|                      | CMOS input                                                         | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3                                      | 3                        | 5                                                                                      |  |  |  |  |
|                      | CMOS output                                                        | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _                                      | _                        | _                                                                                      |  |  |  |  |
|                      | N-ch open-drain I/O (6<br>V tolerance)                             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3                                      | 3                        | 3                                                                                      |  |  |  |  |
| Timer                | 16-bit timer                                                       | 8 channels<br>(TAU: 4 channels, Timer F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RJ: 1 channel, Timer RD: 2             | channels, Timer RG: 1 cl | hannel)                                                                                |  |  |  |  |
|                      | Watchdog timer                                                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                        |                          |                                                                                        |  |  |  |  |
|                      | Real-time clock (RTC)                                              | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                        |                          |                                                                                        |  |  |  |  |
|                      | 12-bit interval timer                                              | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                        |                          |                                                                                        |  |  |  |  |
|                      | Timer output                                                       | Timer outputs: 13 channe PWM outputs: 9 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                        |                          |                                                                                        |  |  |  |  |
|                      | RTC output                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _                                      |                          | 1 • 1 Hz (subsystem clock: fsub = 32.768 kHz)                                          |  |  |  |  |

(Note is listed on the next page.)

Note

The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F104xJ (x = F, G, J, L, M, P): Start address F9F00H

For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944)**.



- Note 1. Total current flowing into VDD and EVDD0, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0 or Vss, EVss0. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing data flash rewrite.
- Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 3.** When high-speed system clock and subsystem clock are stopped.
- Note 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 32 MHz

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz}$  to 16 MHz

LS (low-speed main) mode: 1.8 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 4 MHz

- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fin: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 3. When high-speed system clock and subsystem clock are stopped.
- **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ 

 $2.4~V \leq V_{DD} \leq 5.5~V \textcircled{@}1~MHz$  to 16 MHz

LS (low-speed main) mode: 1.8 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 4 MHz

- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
  Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.)
  Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

# (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products $(TA = -40 \text{ to } +85^{\circ}\text{C}, \ 1.6 \text{ V} \leq \text{EVDD0} = \text{EVDD1} \leq \text{VDD} \leq 5.5 \text{ V}, \ \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$

(2/2)

| Parameter   | Symbol                |           |                        | Conditions                       |                         | MIN. | TYP. | MAX. | Unit |
|-------------|-----------------------|-----------|------------------------|----------------------------------|-------------------------|------|------|------|------|
| Supply cur- | IDD2                  | HALT mode | HS (high-speed main)   | fHOCO = 64 MHz,                  | V <sub>DD</sub> = 5.0 V |      | 0.79 | 3.32 | mA   |
| rent Note 1 | Note 2                |           | mode Note 7            | fih = 32 MHz Note 4              | V <sub>DD</sub> = 3.0 V |      | 0.79 | 3.32 |      |
|             |                       |           |                        | fHOCO = 32 MHz,                  | V <sub>DD</sub> = 5.0 V |      | 0.49 | 2.63 |      |
|             |                       |           |                        | fih = 32 MHz Note 4              | V <sub>DD</sub> = 3.0 V |      | 0.49 | 2.63 |      |
|             |                       |           |                        | fHOCO = 48 MHz,                  | V <sub>DD</sub> = 5.0 V |      | 0.62 | 2.57 |      |
|             |                       |           |                        | fiH = 24 MHz Note 4              | V <sub>DD</sub> = 3.0 V |      | 0.62 | 2.57 |      |
|             |                       |           |                        | fHOCO = 24 MHz,                  | V <sub>DD</sub> = 5.0 V |      | 0.4  | 2.00 |      |
|             |                       |           |                        | fih = 24 MHz Note 4              | V <sub>DD</sub> = 3.0 V |      | 0.4  | 2.00 |      |
|             |                       |           |                        | fHOCO = 16 MHz,                  | V <sub>DD</sub> = 5.0 V |      | 0.38 | 1.49 |      |
|             |                       |           |                        | fiH = 16 MHz Note 4              | V <sub>DD</sub> = 3.0 V |      | 0.38 | 1.49 |      |
|             |                       |           | LS (low-speed main)    | fhoco = 8 MHz,                   | V <sub>DD</sub> = 3.0 V |      | 250  | 800  | μА   |
|             |                       |           | mode Note 7            | fiH = 8 MHz Note 4               | V <sub>DD</sub> = 2.0 V |      | 250  | 800  |      |
|             |                       |           | LV (low-voltage main)  | fHOCO = 4 MHz,                   | V <sub>DD</sub> = 3.0 V |      | 420  | 755  | μА   |
|             |                       |           | mode Note 7            | fiH = 4 MHz Note 4               | V <sub>DD</sub> = 2.0 V |      | 420  | 755  |      |
|             |                       |           | HS (high-speed main)   | f <sub>MX</sub> = 20 MHz Note 3, | Square wave input       |      | 0.30 | 1.63 | mA   |
|             |                       |           | mode Note 7            | V <sub>DD</sub> = 5.0 V          | Resonator connection    |      | 0.40 | 1.85 |      |
|             |                       |           |                        | f <sub>MX</sub> = 20 MHz Note 3, | Square wave input       |      | 0.30 | 1.63 |      |
|             |                       |           |                        | V <sub>DD</sub> = 3.0 V          | Resonator connection    |      | 0.40 | 1.85 |      |
|             |                       |           |                        | f <sub>MX</sub> = 10 MHz Note 3, | Square wave input       |      | 0.20 | 0.89 |      |
|             |                       |           |                        | V <sub>DD</sub> = 5.0 V          | Resonator connection    |      | 0.25 | 0.97 |      |
|             |                       |           |                        | f <sub>MX</sub> = 10 MHz Note 3, | Square wave input       |      | 0.20 | 0.89 |      |
|             |                       |           |                        | V <sub>DD</sub> = 3.0 V          | Resonator connection    |      | 0.25 | 0.97 |      |
|             |                       |           | LS (low-speed main)    | f <sub>MX</sub> = 8 MHz Note 3,  | Square wave input       |      | 110  | 580  | μΑ   |
|             |                       |           | mode Note 7            | V <sub>DD</sub> = 3.0 V          | Resonator connection    |      | 140  | 630  |      |
|             |                       |           |                        | f <sub>MX</sub> = 8 MHz Note 3,  | Square wave input       |      | 110  | 580  |      |
|             |                       |           |                        | V <sub>DD</sub> = 2.0 V          | Resonator connection    |      | 140  | 630  |      |
|             |                       |           | Subsystem clock oper-  | fsuB = 32.768 kHz Note 5,        | Square wave input       |      | 0.28 | 0.66 | μΑ   |
|             |                       |           | ation                  | TA = -40°C                       | Resonator connection    |      | 0.47 | 0.85 |      |
|             |                       |           |                        | fsuB = 32.768 kHz Note 5,        | Square wave input       |      | 0.34 | 0.66 |      |
|             |                       |           |                        | TA = +25°C                       | Resonator connection    |      | 0.53 | 0.85 |      |
|             |                       |           |                        | fsuB = 32.768 kHz Note 5,        | Square wave input       |      | 0.37 | 2.35 |      |
|             |                       |           |                        | TA = +50°C                       | Resonator connection    |      | 0.56 | 2.54 |      |
|             |                       |           |                        | fsuB = 32.768 kHz Note 5,        | Square wave input       |      | 0.61 | 4.08 |      |
|             |                       |           |                        | TA = +70°C                       | Resonator connection    |      | 0.80 | 4.27 |      |
|             |                       |           |                        | fsuB = 32.768 kHz Note 5,        | Square wave input       |      | 1.55 | 8.09 |      |
|             |                       |           |                        | T <sub>A</sub> = +85°C           | Resonator connection    |      | 1.74 | 8.28 | 1    |
|             | IDD3                  | STOP mode | TA = -40°C             | •                                | •                       |      | 0.19 | 0.57 | μΑ   |
|             | Note 6                | Note 8    | T <sub>A</sub> = +25°C |                                  |                         |      | 0.25 | 0.57 | 1    |
|             | TA = +50°C TA = +70°C |           |                        |                                  | 0.33                    | 2.26 | 1    |      |      |
|             |                       |           |                        |                                  | 0.52                    | 3.99 | 1    |      |      |
|             |                       |           | T <sub>A</sub> = +85°C |                                  |                         |      | 1.46 | 8.00 | 1    |

(Notes and Remarks are listed on the next page.)

## (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

| Items                                                               | Symbol          | Condition                                           | ons                                                         | MIN.       | TYP. | MAX. | Unit |
|---------------------------------------------------------------------|-----------------|-----------------------------------------------------|-------------------------------------------------------------|------------|------|------|------|
| Timer RD input high-level width, low-level width                    | tтdiн,<br>tтdil | TRDIOA0, TRDIOA1, TRDIOE<br>TRDIOC0, TRDIOC1, TRDIO |                                                             | 3/fclk     |      |      | ns   |
| Timer RD forced cutoff signal                                       | ttdsil          | P130/INTP0                                          | 2MHz < fclk ≤ 32 MHz                                        | 1          |      |      | μs   |
| input low-level width                                               |                 |                                                     | fclk ≤ 2 MHz                                                | 1/fclk + 1 |      |      |      |
| Timer RG input high-level                                           | tтgін,          | TRGIOA, TRGIOB                                      |                                                             | 2.5/fclk   |      |      | ns   |
| width, low-level width                                              | ttgil           |                                                     |                                                             |            |      |      |      |
| TO00 to TO03,                                                       | fто             | HS (high-speed main) mode                           | $4.0 \text{ V} \leq \text{EVDD0} \leq 5.5 \text{ V}$        |            |      | 16   | MHz  |
| TO10 to TO13,<br>TRJI00, TRJ00,                                     |                 |                                                     | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$ |            |      | 8    | MHz  |
| TRDIOA0, TRDIOA1,                                                   |                 |                                                     | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$  |            |      | 4    | MHz  |
| TRDIOB0, TRDIOB1,                                                   |                 |                                                     | 1.6 V ≤ EVDD0 < 1.8 V                                       |            |      | 2    | MHz  |
| TRDIOC0, TRDIOC1, TRDIOD0, TRDIOD1, TRGIOA, TRGIOB output frequency |                 | LS (low-speed main) mode                            | 1.8 V ≤ EVDD0 ≤ 5.5 V                                       |            |      | 4    | MHz  |
|                                                                     |                 |                                                     | 1.6 V ≤ EVDD0 < 1.8 V                                       |            |      | 2    | MHz  |
|                                                                     |                 | LV (low-voltage main) mode                          | 1.6 V ≤ EVDD0 ≤ 5.5 V                                       |            |      | 2    | MHz  |
| PCLBUZ0, PCLBUZ1 output                                             | fPCL            | HS (high-speed main) mode                           | $4.0 \text{ V} \leq \text{EVDD0} \leq 5.5 \text{ V}$        |            |      | 16   | MHz  |
| frequency                                                           |                 |                                                     | 2.7 V ≤ EV <sub>DD0</sub> < 4.0 V                           |            |      | 8    | MHz  |
|                                                                     |                 |                                                     | 1.8 V ≤ EVDD0 < 2.7 V                                       |            |      | 4    | MHz  |
|                                                                     |                 |                                                     | 1.6 V ≤ EVDD0 < 1.8 V                                       |            |      | 2    | MHz  |
|                                                                     |                 | LS (low-speed main) mode                            | 1.8 V ≤ EVDD0 ≤ 5.5 V                                       |            |      | 4    | MHz  |
|                                                                     |                 |                                                     | 1.6 V ≤ EV <sub>DD0</sub> < 1.8 V                           |            |      | 2    | MHz  |
|                                                                     |                 | LV (low-voltage main) mode                          | 1.8 V ≤ EVDD0 ≤ 5.5 V                                       |            |      | 4    | MHz  |
|                                                                     |                 |                                                     | 1.6 V ≤ EV <sub>DD0</sub> < 1.8 V                           |            |      | 2    | MHz  |
| Interrupt input high-level                                          | tinth,          | INTP0                                               | $1.6 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$       | 1          |      |      | μs   |
| width, low-level width                                              | tintl           | INTP1 to INTP11                                     | 1.6 V ≤ EVDD0 ≤ 5.5 V                                       | 1          |      |      | μs   |
| Key interrupt input low-level                                       | tkr             | KR0 to KR7                                          | 1.8 V ≤ EVDD0 ≤ 5.5 V                                       | 250        |      |      | ns   |
| width                                                               |                 |                                                     | 1.6 V ≤ EVDD0 < 1.8 V                                       | 1          |      |      | μs   |
| RESET low-level width                                               | trsl            |                                                     |                                                             | 10         |      |      | μs   |

# (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only)

(TA = -40 to +85°C, 2.7 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                                  | Symbol        | Conditions                |                       | HS (high-s<br>main) me |      | , ,          |      | ,            |      | Unit |
|--------------------------------------------|---------------|---------------------------|-----------------------|------------------------|------|--------------|------|--------------|------|------|
|                                            |               |                           |                       | MIN.                   | MAX. | MIN.         | MAX. | MIN.         | MAX. |      |
| SCKp cycle time                            | tkcy1         | tkcy1 ≥ 2/fcLk            | 4.0 V ≤ EVDD0 ≤ 5.5 V | 62.5                   |      | 250          |      | 500          |      | ns   |
|                                            |               |                           | 2.7 V ≤ EVDD0 ≤ 5.5 V | 83.3                   |      | 250          |      | 500          |      | ns   |
| SCKp high-/low-level                       | tkh1,<br>tkl1 | 4.0 V ≤ EV <sub>DD0</sub> | 4.0 V ≤ EVDD0 ≤ 5.5 V |                        |      | tkcy1/2 - 50 |      | tксү1/2 - 50 |      | ns   |
| width                                      |               | 2.7 V ≤ EVDD0 ≤ 5.5 V     |                       | tkcy1/2 - 10           |      | tkcy1/2 - 50 |      | tксү1/2 - 50 |      | ns   |
| SIp setup time (to SCKp↑)                  | tsıĸ1         | 4.0 V ≤ EVDD0 ≤ 5.5 V     |                       | 23                     |      | 110          |      | 110          |      | ns   |
| Note 1                                     |               | 2.7 V ≤ EVDD0             | ≤ 5.5 V               | 33                     |      | 110          |      | 110          |      | ns   |
| SIp hold time (from SCKp↑) Note 2          | tksi1         | 2.7 V ≤ EVDD0             | ≤ 5.5 V               | 10                     |      | 10           |      | 10           |      | ns   |
| Delay time from SCKp↓ to SOp output Note 3 | tkso1         | C = 20 pF Note            | 4                     |                        | 10   |              | 10   |              | 10   | ns   |

- Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. C is the load capacitance of the SCKp and SOp output lines.
- Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).
- Remark 1. This value is valid only when CSI00's peripheral I/O redirect function is not used.
- Remark 2. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM numbers (g = 1)
- Remark 3. fmck: Serial array unit operation clock frequency
  (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,
  n: Channel number (mn = 00))

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                   | Symbol              | Cond                              | ditions                           | HS (high-spee     | d main)            | LS (low-speed mode | d main)            | LV (low-voltag<br>mode | e main)         | Unit |
|-----------------------------|---------------------|-----------------------------------|-----------------------------------|-------------------|--------------------|--------------------|--------------------|------------------------|-----------------|------|
|                             |                     |                                   |                                   | MIN.              | MAX.               | MIN.               | MAX.               | MIN.                   | MAX.            |      |
| SCKp cycle                  | tkcy2               | 4.0 V ≤ EVDD0 ≤ 5.5 V             | 20 MHz < fmck                     | 8/fмск            |                    | _                  |                    | _                      |                 | ns   |
| time Note 5                 |                     |                                   | fмcк ≤ 20 MHz                     | 6/fмск            |                    | 6/fмск             |                    | 6/fмск                 |                 | ns   |
|                             |                     | 2.7 V ≤ EVDD0 ≤ 5.5 V             | 16 MHz < fmck                     | 8/fмск            |                    | _                  |                    | _                      |                 | ns   |
|                             |                     |                                   | fмcк ≤ 16 MHz                     | 6/fмск            |                    | 6/fмск             |                    | 6/fмск                 |                 | ns   |
|                             |                     | 2.4 V ≤ EVDD0 ≤ 5.5 V             |                                   | 6/fмск<br>and 500 |                    | 6/fмск<br>and 500  |                    | 6/fмск<br>and 500      |                 | ns   |
|                             |                     | 1.8 V ≤ EVDD0 ≤ 5.5 V             | 6/fмск<br>and 750                 |                   | 6/fмск<br>and 750  |                    | 6/fмск<br>and 750  |                        | ns              |      |
|                             |                     | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 6/fмск<br>and 1500                |                   | 6/fмск<br>and 1500 |                    | 6/fмск<br>and 1500 |                        | ns              |      |
|                             | 1.6 V ≤ EVDD0 ≤ 5.5 |                                   |                                   | _                 |                    | 6/fмск<br>and 1500 |                    | 6/fмск<br>and 1500     |                 | ns   |
| SCKp high-/                 | tĸн2,               | 4.0 V ≤ EVDD0 ≤ 5.5 V             |                                   | tkcy2/2 - 7       |                    | tkcy2/2 - 7        |                    | tkcy2/2 - 7            |                 | ns   |
| low-level width tkL2        | tKL2                | 2.7 V ≤ EVDD0 ≤ 5.5 V             |                                   | tkcy2/2 - 8       |                    | tkcy2/2 - 8        |                    | tkcy2/2 - 8            |                 | ns   |
|                             |                     | 1.8 V ≤ EVDD0 ≤ 5.5 V             |                                   | tkcy2/2 - 18      |                    | tkcy2/2 - 18       |                    | tkcy2/2 - 18           |                 | ns   |
|                             |                     | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                                   | tkcy2/2 - 66      |                    | tkcy2/2 - 66       |                    | tkcy2/2 - 66           |                 | ns   |
|                             |                     | 1.6 V ≤ EVDD0 ≤ 5.5 V             | _                                 |                   | tkcy2/2 - 66       |                    | tkcy2/2 - 66       |                        | ns              |      |
| SIp setup time              | tsık2               | 2.7 V ≤ EVDD0 ≤ 5.5 V             | 1/fмск + 20                       |                   | 1/fмск + 30        |                    | 1/fмск + 30        |                        | ns              |      |
| (to SCKp↑)<br>Note 1        |                     | 1.8 V ≤ EVDD0 ≤ 5.5 V             | 1/fмск + 30                       |                   | 1/fмск + 30        |                    | 1/fмск + 30        |                        | ns              |      |
|                             |                     | 1.7 V ≤ EVDD0 ≤ 5.5 V             |                                   | 1/fмск + 40       |                    | 1/fмск + 40        |                    | 1/fмск + 40            |                 | ns   |
|                             |                     | 1.6 V ≤ EVDD0 ≤ 5.5 V             | _                                 |                   | 1/fмск + 40        |                    | 1/fмск + 40        |                        | ns              |      |
| SIp hold time               | tks12               | 1.8 V ≤ EVDD0 ≤ 5.5 V             |                                   | 1/fмск + 31       |                    | 1/fмск + 31        |                    | 1/fмск + 31            |                 | ns   |
| (from SCKp↑)<br>Note 2      |                     | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                                   | 1/fмск + 250      |                    | 1/fмск + 250       |                    | 1/fмск + 250           |                 | ns   |
|                             |                     | 1.6 V ≤ EVDD0 ≤ 5.5 V             |                                   | _                 |                    | 1/fмск + 250       |                    | 1/fмск + 250           |                 | ns   |
| Delay time<br>from SCKp↓ to | tkso2               | C = 30 pF Note 4                  | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                   | 2/fмск<br>+ 44     |                    | 2/fмск<br>+ 110    |                        | 2/fмск<br>+ 110 | ns   |
| SOp output<br>Note 3        |                     |                                   | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                   | 2/fмск<br>+ 75     |                    | 2/fмск<br>+ 110    |                        | 2/fмск<br>+ 110 | ns   |
|                             |                     |                                   | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                   | 2/fмcк<br>+ 100    |                    | 2/fмск<br>+ 110    |                        | 2/fмск<br>+ 110 | ns   |
|                             |                     |                                   | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                   | 2/fмcк<br>+ 220    |                    | 2/fмск<br>+ 220    |                        | 2/fмск<br>+ 220 | ns   |
|                             |                     | _                                 | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                   | _                  |                    | 2/fмск<br>+ 220    |                        | 2/fмск<br>+ 220 | ns   |

- Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. C is the load capacitance of the SOp output lines.
- **Note 5.** The maximum transfer rate when using the SNOOZE mode is 1 Mbps.
- Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).



#### 2.7 RAM Data Retention Characteristics

#### $(TA = -40 \text{ to } +85^{\circ}C, Vss = 0V)$

| Parameter                     | Symbol | Conditions | MIN.      | TYP. | MAX. | Unit |
|-------------------------------|--------|------------|-----------|------|------|------|
| Data retention supply voltage | VDDDR  |            | 1.46 Note |      | 5.5  | V    |

**Note** The value depends on the POR detection voltage. When the voltage drops, the RAM data is retained before a POR reset is effected, but RAM data is not retained when a POR reset is effected.



### 2.8 Flash Memory Programming Characteristics

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

| Parameter                                      | Symbol | Conditions                         | MIN.    | TYP.      | MAX. | Unit  |
|------------------------------------------------|--------|------------------------------------|---------|-----------|------|-------|
| System clock frequency                         | fclk   | 1.8 V ≤ VDD ≤ 5.5 V                | 1       |           | 32   | MHz   |
| Number of code flash rewrites<br>Notes 1, 2, 3 | Cerwr  | Retained for 20 years<br>TA = 85°C | 1,000   |           |      | Times |
| Number of data flash rewrites<br>Notes 1, 2, 3 |        | Retained for 1 year TA = 25°C      |         | 1,000,000 |      |       |
|                                                |        | Retained for 5 years<br>TA = 85°C  | 100,000 |           |      |       |
|                                                |        | Retained for 20 years TA = 85°C    | 10,000  |           |      |       |

Note 1. 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.

Note 2. When using flash memory programmer and Renesas Electronics self-programming library

**Note 3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.

# 2.9 Dedicated Flash Memory Programmer Communication (UART)

### (TA = -40 to +85°C, 1.8 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 |      | 1,000,000 | bps  |

- Note 1. Total current flowing into VDD and EVDD0, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0 or Vss, EVss0. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing data flash rewrite.
- Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 3.** When high-speed system clock and subsystem clock are stopped.
- Note 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{\textcircled{Q}}1 \text{ MHz}$  to 32 MHz  $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{\textcircled{Q}}1 \text{ MHz}$  to 16 MHz
- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)

  Remark 3. fil: High-speed on-chip oscillator clock frequency (32 MHz max.)

  Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

## 3.5 Peripheral Functions Characteristics

**AC Timing Test Points** 



### 3.5.1 Serial array unit

#### (1) During communication at same potential (UART mode)

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter            | Symbol | Conditions                                                                | HS (high-spee | Unit           |      |
|----------------------|--------|---------------------------------------------------------------------------|---------------|----------------|------|
|                      |        |                                                                           | MIN.          | MAX.           |      |
| Transfer rate Note 1 |        | 2.4 V ≤ EVDD0 ≤ 5.5 V                                                     |               | fMCK/12 Note 2 | bps  |
|                      |        | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}$ Note 3 |               | 2.6            | Mbps |

Note 1. Transfer rate in the SNOOZE mode is 4800 bps only.

However, the SNOOZE mode cannot be used when FRQSEL4 = 1.

Note 2. The following conditions are required for low voltage interface when EVDD0 < VDD.

 $2.4 \text{ V} \le \text{EV}_{DD0} < 2.7 \text{ V: MAX. } 1.3 \text{ Mbps}$ 

Note 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 32 MHz (2.7 V  $\leq$  VDD  $\leq$  5.5 V)

16 MHz (2.4 V  $\leq$  VDD  $\leq$  5.5 V)

Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

#### **UART** mode connection diagram (during communication at same potential)



#### UART mode bit width (during communication at same potential) (reference)



Remark 1. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14)

Remark 2. fmck: Serial array unit operation clock frequency

 $(Operation\ clock\ to\ be\ set\ by\ the\ CKSmn\ bit\ of\ serial\ mode\ register\ mn\ (SMRmn).\ m:\ Unit\ number,$ 

n: Channel number (mn = 00 to 03, 10 to 13))

# (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                                  | Symbol     | Conditions                           |                       | HS (high-speed   | main) mode   | Unit |
|--------------------------------------------|------------|--------------------------------------|-----------------------|------------------|--------------|------|
|                                            |            |                                      |                       | MIN.             | MAX.         |      |
| SCKp cycle time Note 5                     | tkcy2      | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V    | 20 MHz < fmck         | 16/ƒмск          |              | ns   |
|                                            |            |                                      | fмcк ≤ 20 MHz         | 12/fмск          |              | ns   |
|                                            |            | 2.7 V ≤ EVDD0 ≤ 5.5 V                | 16 MHz < fмcк         | 16/fмск          |              | ns   |
|                                            |            |                                      | fмcк ≤ 16 MHz         | 12/fмск          |              | ns   |
|                                            |            | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V    |                       | 12/fмск and 1000 |              | ns   |
| SCKp high-/low-level width                 | tkH2, tkL2 | .2 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                       | tkcy2/2 - 14     |              | ns   |
|                                            |            | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V    |                       | tkcy2/2 - 16     |              | ns   |
|                                            |            | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V    |                       | tkcy2/2 - 36     |              | ns   |
| SIp setup time (to SCKp↑) Note 1           | tsık2      | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V    |                       | 1/fмск + 40      |              | ns   |
|                                            |            | 2.4 V ≤ EVDD0 ≤ 5.5 V                |                       | 1/fмск + 60      |              | ns   |
| SIp hold time (from SCKp↑) Note 2          | tksi2      |                                      |                       | 1/fмск + 62      |              | ns   |
| Delay time from SCKp↓ to SOp output Note 3 | tkso2      | C = 30 pF Note 4                     | 2.7 V ≤ EVDD0 ≤ 5.5 V |                  | 2/fмск + 66  | ns   |
|                                            |            |                                      | 2.4 V ≤ EVDD0 ≤ 5.5 V |                  | 2/fмск + 113 | ns   |

- Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. C is the load capacitance of the SOp output lines.
- **Note 5.** The maximum transfer rate when using the SNOOZE mode is 1 Mbps.
- Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).
- **Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14)
- Remark 2. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00 to 03, 10 to 13))

### **UART** mode connection diagram (during communication at different potential)



#### UART mode bit width (during communication at different potential) (reference)





- **Remark 1.**  $Rb[\Omega]$ : Communication line (TxDq) pull-up resistance,
  - Cb[F]: Communication line (TxDq) load capacitance, Vb[V]: Communication line voltage
- Remark 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14)
- Remark 3. fmck: Serial array unit operation clock frequency
  - (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).
  - m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))
- Remark 4. UART2 cannot communicate at different potential when bit 1 (PIOR01) of peripheral I/O redirection register 0 (PIOR0) is

# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



Remark 1. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)

Remark 2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function.

(2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI16 to ANI20

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, 2.4 V  $\leq$  AVREFP  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS1 = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                           | Symbol | Conditions                                                                               |                                                       |        | TYP. | MAX.                   | Unit |
|-------------------------------------|--------|------------------------------------------------------------------------------------------|-------------------------------------------------------|--------|------|------------------------|------|
| Resolution                          | RES    |                                                                                          |                                                       | 8      |      | 10                     | bit  |
| Overall error Note 1                | AINL   | 10-bit resolution<br>EV <sub>DD0</sub> ≤ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | 2.4 V ≤ AVREFP ≤ 5.5 V                                |        | 1.2  | ±5.0                   | LSB  |
| Conversion time                     | tconv  | 10-bit resolution Target ANI pin: ANI16 to ANI20                                         | $3.6 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$    | 2.125  |      | 39                     | μs   |
|                                     |        |                                                                                          | $2.7 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$    | 3.1875 |      | 39                     | μs   |
|                                     |        |                                                                                          | $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | 17     |      | 39                     | μs   |
| Zero-scale error Notes 1, 2         | Ezs    | 10-bit resolution<br>EV <sub>DD0</sub> ≤ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | 2.4 V ≤ AVREFP ≤ 5.5 V                                |        |      | ±0.35                  | %FSR |
| Full-scale error Notes 1, 2         | Ers    | 10-bit resolution<br>EV <sub>DD0</sub> ≤ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | 2.4 V ≤ AVREFP ≤ 5.5 V                                |        |      | ±0.35                  | %FSR |
| Integral linearity error Note 1     | ILE    | 10-bit resolution<br>EV <sub>DD0</sub> ≤ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | 2.4 V ≤ AVREFP ≤ 5.5 V                                |        |      | ±3.5                   | LSB  |
| Differential linearity error Note 1 | DLE    | 10-bit resolution<br>EV <sub>DD0</sub> ≤ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | 2.4 V ≤ AVREFP ≤ 5.5 V                                |        |      | ±2.0                   | LSB  |
| Analog input voltage                | Vain   | ANI16 to ANI20                                                                           |                                                       | 0      |      | AVREFP<br>and<br>EVDD0 | V    |

Note 1. Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (%FSR) to the full-scale value.

**Note 3.** When  $EVDD0 \le AVREFP \le VDD$ , the MAX. values are as follows.

Overall error: Add  $\pm 1.0$  LSB to the MAX. value when AVREFP = VDD. Zero-scale error/Full-scale error: Add  $\pm 0.05\%$ FSR to the MAX. value when AVREFP = VDD. Integral linearity error/ Differential linearity error: Add  $\pm 0.5$  LSB to the MAX. value when AVREFP = VDD.

Note 4. When  $AV_{REFP} < EV_{DD0} \le V_{DD}$ , the MAX. values are as follows.

Overall error: Add  $\pm 4.0$  LSB to the MAX. value when AVREFP = VDD. Zero-scale error/Full-scale error: Add  $\pm 0.20\%$ FSR to the MAX. value when AVREFP = VDD. Integral linearity error/ Differential linearity error: Add  $\pm 2.0$  LSB to the MAX. value when AVREFP = VDD.

### 4. PACKAGE DRAWINGS

## 4.1 30-pin products

R5F104AAASP, R5F104ACASP, R5F104ADASP, R5F104AEASP, R5F104AFASP, R5F104AGASP R5F104AADSP, R5F104ACDSP, R5F104ADDSP, R5F104AEDSP, R5F104AFDSP, R5F104AGGSP, R5F104ACGSP, R5F104ACGSP, R5F104AGGSP, R5F104

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LSSOP30-0300-0.65 | PLSP0030JB-B | S30MC-65-5A4-3 | 0.18            |







### NOTE

Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition.



| ITEM | MILLIMETERS            |
|------|------------------------|
| Α    | 9.85±0.15              |
| В    | 0.45 MAX.              |
| С    | 0.65 (T.P.)            |
| D    | $0.24^{+0.08}_{-0.07}$ |
| Е    | 0.1±0.05               |
| F    | 1.3±0.1                |
| G    | 1.2                    |
| Н    | 8.1±0.2                |
| I    | 6.1±0.2                |
| J    | 1.0±0.2                |
| K    | 0.17±0.03              |
| L    | 0.5                    |
| М    | 0.13                   |
| N    | 0.10                   |
| Р    | 3°+5°                  |
| Т    | 0.25                   |
| U    | 0.6±0.15               |
|      |                        |

 $\bigcirc$ 2012 Renesas Electronics Corporation. All rights reserved.

| RE\    | /19         | ION | HIS  | TOR             | V |
|--------|-------------|-----|------|-----------------|---|
| $\Box$ | <i>/</i> IO | IUI | HIIO | $1 \cup \Gamma$ | ı |

# RL78/G14 Datasheet

|      | 5 /          | Description                        |                                                                                                                         |  |
|------|--------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|
| Rev. | Date         | Page                               | Summary                                                                                                                 |  |
| 2.00 | Oct 25, 2013 | 112 to 169                         | Addition of CHAPTER 3 ELECTRICAL SPECIFICATIONS                                                                         |  |
|      |              | 171 to 187                         | Modification of 4.1 30-pin products to 4.10 100-pin products                                                            |  |
| 3.00 | Feb 07, 2014 | All                                | Addition of products with maximum 512 KB flash ROM and 48 KB RAM                                                        |  |
|      |              | 1                                  | Modification of 1.1 Features                                                                                            |  |
|      |              | 2                                  | Modification of ROM, RAM capacities and addition of note 3                                                              |  |
|      |              | 3                                  | Modification of Figure 1 - 1 Part Number, Memory Size, and Package of RL78/G14                                          |  |
|      |              | 6 to 8                             | Addition of part number                                                                                                 |  |
|      |              | 15, 16                             | Modification of 1.3.6 48-pin products                                                                                   |  |
|      |              | 17                                 | Modification of 1.3.7 52-pin products                                                                                   |  |
|      |              | 18, 19                             | Modification of 1.3.8 64-pin products                                                                                   |  |
|      |              | 20                                 | Modification of 1.3.9 80-pin products                                                                                   |  |
|      |              | 21, 22                             | Modification of 1.3.10 100-pin products                                                                                 |  |
|      |              | 35, 37, 39,<br>41, 43, 45,<br>47   | Modification of operating ambient temperature in 1.6 Outline of Functions                                               |  |
|      |              | 42, 43                             | Addition of table of 48-pin, 52-pin, 64-pin products (code flash memory 384 KB to 512 KB)                               |  |
|      |              | 46, 47                             | Addition of table of 80-pin, 100-pin products (code flash memory 384 KB to 512 KB)                                      |  |
|      |              | 65 to 68                           | Addition of (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products                                                     |  |
|      |              | 118                                | Modification of 2.7 Data Memory Retention Characteristics                                                               |  |
|      |              | 137 to 140                         | Addition of (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products                                                     |  |
|      |              | 180                                | Modification of 3.7 Data Memory Retention Characteristics                                                               |  |
|      |              | 189, 190                           | Addition and modification of 4.6 48-pin products                                                                        |  |
|      |              | 191                                | Modification of 4.7 52-pin products                                                                                     |  |
|      |              | 193 to 195                         | Addition and modification of 4.8 64-pin products                                                                        |  |
|      |              | 198, 199                           | Addition and modification of 4.9 80-pin products                                                                        |  |
|      |              | 201, 202                           | Addition and modification of 4.10 100-pin products                                                                      |  |
| 3.20 | Jan 05, 2015 | p.2                                | Deletion of R5F104JK and R5F104JL from the list of ROM and RAM capacities and modification of note                      |  |
|      |              | p.6                                | Deletion of ordering part numbers of R5F104JK and R5F104JL from 52-pin plastic LQFP package in 1.2 Ordering Information |  |
|      |              | p.6 to 8                           | Deletion of note 2 in 1.2 Ordering Information                                                                          |  |
|      |              | p.17                               | Deletion of note 2 in 1.3.7 52-pin products                                                                             |  |
|      |              | p.36, 39,<br>42, 45, 48,<br>50, 52 | Modification of description in 1.6 Outline of Functions                                                                 |  |
|      |              | p.46, 48                           | Deletion of description of 52-pin in 1.6 Outline of Functions                                                           |  |
|      |              | p.47                               | Modification of note of 1.6 Outline of Functions                                                                        |  |
|      |              | p.62, 64,<br>66, 68, 70,<br>72     | Modification of specifications in 2.3.2 Supply current characteristics                                                  |  |