

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
|                            |                                                                                 |
| Product Status             | Discontinued at Digi-Key                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 32KB (32K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 4K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-LQFP                                                                         |
| Supplier Device Package    | 48-LFQFP (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104gcdfb-30 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

(1/5)

|              |                                                          |                                  | (1/5)                                                                                          |
|--------------|----------------------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------|
| Pin<br>count | Package                                                  | Fields of<br>Application<br>Note | Ordering Part Number                                                                           |
| 30 pins      | 30-pin plastic LSSOP<br>(7.62 mm (300), 0.65 mm pitch)   | Α                                | R5F104AAASP#V0, R5F104ACASP#V0, R5F104ADASP#V0, R5F104AEASP#V0, R5F104AFASP#V0, R5F104AGASP#V0 |
|              |                                                          |                                  | R5F104AAASP#X0, R5F104ACASP#X0, R5F104ADASP#X0, R5F104AEASP#X0, R5F104AFASP#X0, R5F104AGASP#X0 |
|              |                                                          | D                                | R5F104AADSP#V0, R5F104ACDSP#V0, R5F104ADDSP#V0, R5F104AEDSP#V0, R5F104AFDSP#V0, R5F104AGDSP#V0 |
|              |                                                          |                                  | R5F104AADSP#X0, R5F104ACDSP#X0, R5F104ADDSP#X0, R5F104AEDSP#X0, R5F104AFDSP#X0, R5F104AGDSP#X0 |
|              |                                                          | G                                | R5F104AAGSP#V0, R5F104ACGSP#V0, R5F104ADGSP#V0, R5F104AEGSP#V0, R5F104AFGSP#V0, R5F104AGGSP#V0 |
|              |                                                          |                                  | R5F104AAGSP#X0, R5F104ACGSP#X0, R5F104ADGSP#X0, R5F104AEGSP#X0, R5F104AFGSP#X0, R5F104AGGSP#X0 |
| 32 pins      | 32-pin plastic HWQFN ( $5 \times 5$ mm, 0.5 mm pitch)    | А                                | R5F104BAANA#U0, R5F104BCANA#U0, R5F104BDANA#U0, R5F104BEANA#U0, R5F104BFANA#U0, R5F104BGANA#U0 |
|              |                                                          |                                  | R5F104BAANA#W0, R5F104BCANA#W0, R5F104BDANA#W0, R5F104BEANA#W0, R5F104BFANA#W0, R5F104BGANA#W0 |
|              |                                                          | D                                | R5F104BADNA#U0, R5F104BCDNA#U0, R5F104BDDNA#U0, R5F104BEDNA#U0, R5F104BFDNA#U0, R5F104BGDNA#U0 |
|              |                                                          |                                  | R5F104BADNA#W0, R5F104BCDNA#W0, R5F104BDDNA#W0, R5F104BEDNA#W0, R5F104BFDNA#W0, R5F104BGDNA#W0 |
|              |                                                          | G                                | R5F104BAGNA#U0, R5F104BCGNA#U0, R5F104BDGNA#U0, R5F104BEGNA#U0, R5F104BFGNA#U0, R5F104BGGNA#U0 |
|              |                                                          |                                  | R5F104BAGNA#W0, R5F104BCGNA#W0, R5F104BDGNA#W0, R5F104BEGNA#W0, R5F104BFGNA#W0, R5F104BGGNA#W0 |
|              | 32-pin plastic LQFP $(7 \times 7, 0.8 \text{ mm pitch})$ | А                                | R5F104BAAFP#V0, R5F104BCAFP#V0, R5F104BDAFP#V0, R5F104BEAFP#V0, R5F104BFAFP#V0, R5F104BGAFP#V0 |
|              |                                                          |                                  | R5F104BAAFP#X0, R5F104BCAFP#X0, R5F104BDAFP#X0, R5F104BEAFP#X0, R5F104BFAFP#X0, R5F104BGAFP#X0 |
|              |                                                          | D                                | R5F104BADFP#V0, R5F104BCDFP#V0, R5F104BDDFP#V0, R5F104BEDFP#V0, R5F104BFDFP#V0, R5F104BGDFP#V0 |
|              |                                                          |                                  | R5F104BADFP#X0, R5F104BCDFP#X0, R5F104BDDFP#X0, R5F104BEDFP#X0, R5F104BFDFP#X0, R5F104BGDFP#X0 |
|              |                                                          | G                                | R5F104BAGFP#V0, R5F104BCGFP#V0, R5F104BDGFP#V0, R5F104BEGFP#V0, R5F104BFGFP#V0, R5F104BGGFP#V0 |
|              |                                                          |                                  | R5F104BAGFP#X0, R5F104BCGFP#X0, R5F104BDGFP#X0, R5F104BEGFP#X0, R5F104BFGFP#X0, R5F104BGGFP#X0 |
| 36 pins      | 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch)            | A                                | R5F104CAALA#U0, R5F104CCALA#U0, R5F104CDALA#U0, R5F104CEALA#U0, R5F104CFALA#U0, R5F104CGALA#U0 |
|              |                                                          |                                  | R5F104CAALA#W0, R5F104CCALA#W0, R5F104CDALA#W0, R5F104CEALA#W0, R5F104CFALA#W0, R5F104CGALA#W0 |
|              |                                                          | G                                | R5F104CAGLA#U0, R5F104CCGLA#U0, R5F104CDGLA#U0, R5F104CEGLA#U0, R5F104CFGLA#U0, R5F104CGGLA#U0 |
|              |                                                          |                                  | R5F104CAGLA#W0, R5F104CCGLA#W0, R5F104CDGLA#W0, R5F104CEGLA#W0, R5F104CFGLA#W0, R5F104CGGLA#W0 |

Note For the fields of application, refer to Figure 1 - 1 Part Number, Memory Size, and Package of RL78/G14.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.

# 1.3.5 44-pin products

• 44-pin plastic LQFP (10 × 10 mm, 0.8 mm pitch)



Note Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

# 1.5.8 64-pin products



**Note** Mounted on the 96 KB or more code flash memory products.

(2/2)

|                       |                      | 30-pin                                                                                                                                                                                                                                                                                                                                                                                                                   | 32-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 36-pin                  | 40-pin            |  |  |  |
|-----------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------|--|--|--|
| l <sup>1</sup>        | tem                  | R5F104Ax                                                                                                                                                                                                                                                                                                                                                                                                                 | R5F104Bx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R5F104Cx                | R5F104Ex          |  |  |  |
|                       |                      | (x = A, C to E)                                                                                                                                                                                                                                                                                                                                                                                                          | (x = A, C  to  E)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | (x = A, C to E)         | (x = A, C  to  E) |  |  |  |
| Clock output/buzzer   | output               | 2                                                                                                                                                                                                                                                                                                                                                                                                                        | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2                       | 2                 |  |  |  |
|                       |                      | [30-pin, 32-pin, 36-pin products]  • 2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz (Main system clock: fmain = 20 MHz operation) [40-pin products]  • 2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz (Main system clock: fmain = 20 MHz operation)  • 256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz (Subsystem clock: fsub = 32.768 kHz operation) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                         |                   |  |  |  |
| 8/10-bit resolution A | /D converter         | 8 channels                                                                                                                                                                                                                                                                                                                                                                                                               | 8 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 8 channels              | 9 channels        |  |  |  |
| Serial interface      |                      | CSI: 1 channel/UART: 1 CSI: 1 channel/UART: 1 [36-pin, 40-pin products] CSI: 1 channel/UART (I                                                                                                                                                                                                                                                                                                                           | <ul> <li>CSI: 1 channel/UART (UART supporting LIN-bus): 1 channel/simplified I<sup>2</sup>C: 1 channel</li> <li>CSI: 1 channel/UART: 1 channel/simplified I<sup>2</sup>C: 1 channel</li> <li>CSI: 1 channel/UART: 1 channel/simplified I<sup>2</sup>C: 1 channel</li> <li>[36-pin, 40-pin products]</li> <li>CSI: 1 channel/UART (UART supporting LIN-bus): 1 channel/simplified I<sup>2</sup>C: 1 channel</li> <li>CSI: 1 channel/UART: 1 channel/simplified I<sup>2</sup>C: 1 channel</li> </ul> |                         |                   |  |  |  |
|                       | I <sup>2</sup> C bus | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1 channel               | 1 channel         |  |  |  |
| Data transfer contro  | ller (DTC)           | 28 sources                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                         | 29 sources        |  |  |  |
| Event link controller | (ELC)                | Event input: 19 Event input: 20 Event trigger output: 7 Event trigger output                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                         |                   |  |  |  |
| Vectored interrupt    | Internal             | 24                                                                                                                                                                                                                                                                                                                                                                                                                       | 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 24                      | 24                |  |  |  |
| sources               | External             | 6                                                                                                                                                                                                                                                                                                                                                                                                                        | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 6                       | 7                 |  |  |  |
| Key interrupt         | 1                    | _                                                                                                                                                                                                                                                                                                                                                                                                                        | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | _                       | 4                 |  |  |  |
| Reset                 |                      | Reset by RESET pin Internal reset by watchdog timer Internal reset by power-on-reset Internal reset by voltage detector Internal reset by illegal instruction execution Note Internal reset by RAM parity error Internal reset by illegal-memory access                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                         |                   |  |  |  |
| Power-on-reset circu  | uit                  | Power-on-reset:                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                         |                   |  |  |  |
| Voltage detector      |                      | 1.63 V to 4.06 V (14 stage                                                                                                                                                                                                                                                                                                                                                                                               | es)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                         |                   |  |  |  |
| On-chip debug funct   | ion                  | Provided                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                         | -                 |  |  |  |
| Power supply voltag   | e                    | V <sub>DD</sub> = 1.6 to 5.5 V (T <sub>A</sub> = -40 to +85°C)<br>V <sub>DD</sub> = 2.4 to 5.5 V (T <sub>A</sub> = -40 to +105°C)                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                         |                   |  |  |  |
| Operating ambient to  | emperature           | $T_A = -40 \text{ to } +85^{\circ}\text{C} \text{ (A: Co}$<br>$T_A = -40 \text{ to } +105^{\circ}\text{C} \text{ (G: In }$                                                                                                                                                                                                                                                                                               | nsumer applications, D: Industrial applications)                                                                                                                                                                                                                                                                                                                                                                                                                                                   | dustrial applications), |                   |  |  |  |

**Note** The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution not is issued by emulation with the in-circuit emulator or on-chip debug emulator.

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/5)

| Items                      | Symbol | Conditions                                                                                                                                                                  |                                   | MIN. | TYP. | MAX.           | Unit |
|----------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------|------|----------------|------|
| Output current, low Note 1 | IOL1   | Per pin for P00 to P06,<br>P10 to P17, P30, P31,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147 |                                   |      |      | 20.0<br>Note 2 | mA   |
|                            |        | Per pin for P60 to P63                                                                                                                                                      |                                   |      |      | 15.0<br>Note 2 | mA   |
|                            |        | Total of P00 to P04, P40 to P47,                                                                                                                                            | 4.0 V ≤ EVDD0 ≤ 5.5 V             |      |      | 70.0           | mA   |
|                            |        | P102, P120, P130, P140 to P145                                                                                                                                              | 2.7 V ≤ EV <sub>DD0</sub> < 4.0 V |      |      | 15.0           | mA   |
|                            |        | _                                                                                                                                                                           | 1.8 V ≤ EVDD0 < 2.7 V             |      |      | 9.0            | mA   |
|                            |        |                                                                                                                                                                             | 1.6 V ≤ EVDD0 < 1.8 V             |      |      | 4.5            | mA   |
|                            |        | Total of P05, P06, P10 to P17,                                                                                                                                              | 4.0 V ≤ EVDD0 ≤ 5.5 V             |      |      | 80.0           | mA   |
|                            |        | P30, P31, P50 to P57,                                                                                                                                                       | 2.7 V ≤ EVDD0 < 4.0 V             |      |      | 35.0           | mA   |
|                            |        | P60 to P67, P70 to P77,<br>P80 to P87, P100, P101, P110,                                                                                                                    | 1.8 V ≤ EVDD0 < 2.7 V             |      |      | 20.0           | mA   |
|                            |        | P111, P146, P147<br>(When duty ≤ 70% Note 3)                                                                                                                                | 1.6 V ≤ EVDD0 < 1.8 V             |      |      | 10.0           | mA   |
|                            |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                   |                                   |      |      | 150.0          | mA   |
|                            | lol2   | Per pin for P20 to P27,<br>P150 to P156                                                                                                                                     |                                   |      |      | 0.4<br>Note 2  | mA   |
|                            |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                   | 1.6 V ≤ VDD ≤ 5.5 V               |      |      | 5.0            | mA   |

- **Note 1.** Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1, and Vss pins.
- Note 2. Do not exceed the total current value.
- **Note 3.** Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins =  $(IoL \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and lol = 10.0 mA

Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7 \text{ mA}$ 

However, the current that is allowed to flow into one pin does not vary depending on the duty factor.

A current higher than the absolute maximum rating must not flow into one pin.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

#### (4) Peripheral Functions (Common to all products)

#### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                                           | Symbol                         | Condit                           | ions                                                                                | MIN. | TYP. | MAX.  | Unit |
|-----------------------------------------------------|--------------------------------|----------------------------------|-------------------------------------------------------------------------------------|------|------|-------|------|
| Low-speed on-chip oscilla-<br>tor operating current | IFIL Note 1                    |                                  |                                                                                     |      | 0.20 |       | μΑ   |
| RTC operating current                               | I <sub>RTC</sub> Notes 1, 2, 3 |                                  |                                                                                     |      | 0.02 |       | μΑ   |
| 12-bit interval timer operat-<br>ing current        | IT Notes 1, 2, 4               |                                  |                                                                                     |      | 0.02 |       | μΑ   |
| Watchdog timer operating current                    | I <sub>WDT</sub> Notes 1, 2, 5 | fi∟ = 15 kHz                     |                                                                                     |      | 0.22 |       | μΑ   |
| A/D converter operating current                     | I <sub>ADC</sub> Notes 1, 6    | When conversion at maximum speed | Normal mode,<br>AVREFP = VDD = 5.0 V                                                |      | 1.3  | 1.7   | mA   |
|                                                     |                                |                                  | Low voltage mode,<br>AVREFP = VDD = 3.0 V                                           |      | 0.5  | 0.7   | mA   |
| A/D converter reference voltage current             | IADREF Note 1                  |                                  |                                                                                     |      | 75.0 |       | μА   |
| Temperature sensor operating current                | ITMPS Note 1                   |                                  |                                                                                     |      | 75.0 |       | μΑ   |
| D/A converter operating current                     | IDAC Notes 1, 11, 13           | Per D/A converter channel        |                                                                                     |      |      | 1.5   | mA   |
| Comparator operating cur-                           | ICMP Notes 1, 12, 13           | VDD = 5.0 V,                     | Window mode                                                                         |      | 12.5 |       | μА   |
| rent                                                |                                | Regulator output voltage = 2.1 V | Comparator high-speed mode                                                          |      | 6.5  |       | μΑ   |
|                                                     |                                |                                  | Comparator low-speed mode                                                           |      | 1.7  |       | μΑ   |
|                                                     |                                | V <sub>DD</sub> = 5.0 V,         | Window mode                                                                         |      | 8.0  |       | μΑ   |
|                                                     |                                | Regulator output voltage = 1.8 V | Comparator high-speed mode                                                          |      | 4.0  |       | μΑ   |
|                                                     |                                |                                  | Comparator low-speed mode                                                           |      | 1.3  |       | μΑ   |
| LVD operating current                               | I <sub>LVD</sub> Notes 1, 7    |                                  |                                                                                     |      | 0.08 |       | μΑ   |
| Self-programming operating current                  | IFSP Notes 1, 9                |                                  |                                                                                     |      | 2.50 | 12.20 | mA   |
| BGO operating current                               | I <sub>BGO</sub> Notes 1, 8    |                                  |                                                                                     |      | 2.50 | 12.20 | mA   |
| SNOOZE operating current                            | I <sub>SNOZ</sub> Note 1       | ADC operation                    | The mode is performed Note 10                                                       |      | 0.50 | 0.60  | mA   |
|                                                     |                                |                                  | The A/D conversion operations are performed, Low voltage mode, AVREFP = VDD = 3.0 V |      | 1.20 | 1.44  |      |
|                                                     | CSI/UART operation             |                                  |                                                                                     |      | 0.70 | 0.84  |      |
|                                                     |                                | DTC operation                    |                                                                                     |      | 3.10 |       |      |

- Note 1. Current flowing to VDD.
- Note 2. When high speed on-chip oscillator and high-speed system clock are stopped.
- Note 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock.
- Note 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.

## Interrupt Request Input Timing



# Key Interrupt Input Timing



# RESET Input Timing



# (3) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                                        | Symbol |                                                                 | Conditions                                            | HS (high-s<br>main) mo |      | LS (low-speed mode | d main) | LV (low-vol   | •    | Unit |
|--------------------------------------------------|--------|-----------------------------------------------------------------|-------------------------------------------------------|------------------------|------|--------------------|---------|---------------|------|------|
|                                                  |        |                                                                 |                                                       | MIN.                   | MAX. | MIN.               | MAX.    | MIN.          | MAX. |      |
| SCKp cycle time                                  | tkcy1  | tkcy1 ≥ 4/fclk                                                  | 2.7 V ≤ EVDD0 ≤ 5.5 V                                 | 125                    |      | 500                |         | 1000          |      | ns   |
|                                                  |        |                                                                 | 2.4 V ≤ EVDD0 ≤ 5.5 V                                 | 250                    |      | 500                |         | 1000          |      | ns   |
|                                                  |        |                                                                 | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                     | 500                    |      | 500                |         | 1000          |      | ns   |
|                                                  |        |                                                                 | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                     | 1000                   |      | 1000               |         | 1000          |      | ns   |
|                                                  |        |                                                                 | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                     | _                      |      | 1000               |         | 1000          |      | ns   |
| SCKp high-/low-level                             | tĸнı,  | 4.0 V ≤ EVDD0                                                   | ≤ 5.5 V                                               | tkcy1/2 - 12           |      | tkcy1/2 - 50       |         | tkcy1/2 - 50  |      | ns   |
| width                                            | tKL1   | 2.7 V ≤ EVDD0 ≤ 5.5 V                                           |                                                       | tkcy1/2 - 18           |      | tkcy1/2 - 50       |         | tkcy1/2 - 50  |      | ns   |
|                                                  |        | 2.4 V ≤ EVDD0 ≤ 5.5 V                                           |                                                       | tkcy1/2 - 38           |      | tkcy1/2 - 50       |         | tkcy1/2 - 50  |      | ns   |
|                                                  |        | 1.8 V ≤ EVDD0                                                   | ≤ 5.5 V                                               | tkcy1/2 - 50           |      | tkcy1/2 - 50       |         | tkcy1/2 - 50  |      | ns   |
|                                                  |        | 1.7 V ≤ EVDD0                                                   | ≤ 5.5 V                                               | tkcy1/2 - 100          |      | tkcy1/2 - 100      |         | tkcy1/2 - 100 |      | ns   |
|                                                  |        | 1.6 V ≤ EVDD0 ≤ 5.5 V                                           |                                                       | _                      |      | tkcy1/2 - 100      |         | tkcy1/2 - 100 |      | ns   |
| SIp setup time                                   | tsıĸ1  | 4.0 V ≤ EVDD0 ≤ 5.5 V                                           |                                                       | 44                     |      | 110                |         | 110           |      | ns   |
| (to SCKp↑) Note 1                                |        | 2.7 V ≤ EVDD0 ≤ 5.5 V                                           |                                                       | 44                     |      | 110                |         | 110           |      | ns   |
|                                                  |        | 2.4 V ≤ EVDD0 ≤ 5.5 V                                           |                                                       | 75                     |      | 110                |         | 110           |      | ns   |
|                                                  |        | 1.8 V ≤ EVDD0                                                   | ≤ 5.5 V                                               | 110                    |      | 110                |         | 110           |      | ns   |
|                                                  |        | 1.7 V ≤ EVDD0                                                   | ≤ 5.5 V                                               | 220                    |      | 220                |         | 220           |      | ns   |
|                                                  |        | 1.6 V ≤ EVDD0                                                   | ≤ 5.5 V                                               | _                      |      | 220                |         | 220           |      | ns   |
| SIp hold time                                    | tksıı  | 1.7 V ≤ EVDD0                                                   | ≤ 5.5 V                                               | 19                     |      | 19                 |         | 19            |      | ns   |
| (from SCKp↑) Note 2                              |        | 1.6 V ≤ EVDD0                                                   | ≤ 5.5 V                                               | _                      |      | 19                 |         | 19            |      | ns   |
| Delay time from<br>SCKp↓ to SOp output<br>Note 3 | tkso1  |                                                                 | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V<br>C = 30 pF Note 4 |                        | 25   |                    | 25      |               | 25   | ns   |
| I NOTE 3                                         |        | 1.6 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V<br>C = 30 pF Note 4 |                                                       |                        | _    |                    | 25      |               | 25   | ns   |

- Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. C is the load capacitance of the SCKp and SOp output lines.
- Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).
- **Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14)
- Remark 2. fmck: Serial array unit operation clock frequency
  (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))

## (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

## (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

| Parameter     | Symbol |              | Conditions                                                                                                               | , ,  | -speed main)<br>node | ,    | speed main)<br>node | ,    | roltage main)<br>node | Unit |
|---------------|--------|--------------|--------------------------------------------------------------------------------------------------------------------------|------|----------------------|------|---------------------|------|-----------------------|------|
|               |        |              |                                                                                                                          | MIN. | MAX.                 | MIN. | MAX.                | MIN. | MAX.                  |      |
| Transfer rate |        | transmission | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{Vb} \le 4.0 \text{ V}$         |      | Note 1               |      | Note 1              |      | Note 1                | bps  |
|               |        |              | Theoretical value of the maximum transfer rate $C_b = 50$ pF, $R_b = 1.4$ k $\Omega$ , $V_b = 2.7$ V                     |      | 2.8 Note 2           |      | 2.8 Note 2          |      | 2.8 Note 2            | Mbps |
|               |        |              | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{Vb} \le 2.7 \text{ V}$           |      | Note 3               |      | Note 3              |      | Note 3                | bps  |
|               |        |              | Theoretical value of the maximum transfer rate $C_b = 50$ pF, $R_b = 2.7$ k $\Omega$ , $V_b = 2.3$ V                     |      | 1.2 Note 4           |      | 1.2 Note 4          |      | 1.2 Note 4            | Mbps |
|               |        |              | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V}$ |      | Notes 5, 6           |      | Notes 5, 6          |      | Notes 5, 6            | bps  |
|               |        |              | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 5.5 k $\Omega$ , $V_b$ = 1.6 V                     |      | 0.43 Note 7          |      | 0.43 Note 7         |      | 0.43 Note 7           | Mbps |

Note 1. The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when  $4.0 \text{ V} \le \text{EV}_{DD0} \le 5.5 \text{ V}$  and  $2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V}$ 

$$\frac{1}{\{-C_b \times R_b \times \ln{(1 - \frac{2.2}{V_b})}\} \times 3} [bps]$$
Baud rate error (theoretical value) = 
$$\frac{\frac{1}{Transfer\ rate \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.2}{V_b})}\}}{(\frac{1}{Transfer\ rate}) \times Number\ of\ transferred\ bits} \times 100\ [\%]$$

Note 2. This value as an example is calculated when the conditions described in the "Conditions" column are met.

Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.

Note 3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EVDD0 < 4.0 V and 2.3 V  $\leq$  Vb  $\leq$  2.7 V

<sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides



<sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides

- Note 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps
- Note 2. Use it with  $EVDD0 \ge V_b$ .
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 5. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp1" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Caution Select the TTL input buffer for the SIp pin and SCKp pin, and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

#### CSI mode connection diagram (during communication at different potential)



- **Remark 1.** Rb[ $\Omega$ ]: Communication line (SOp) pull-up resistance, Cb[F]: Communication line (SOp) load capacitance, Vb[V]: Communication line voltage
- **Remark 2.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)
- Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13))
- Remark 4. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function.

# (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode)

(TA = -40 to +85°C, 1.8 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                 | Symbol | Conditions                                                                                                                                                                                                                                                          | ٠. ٠ | speed main)<br>node | ,    | speed main)<br>node | ,    | oltage main)<br>node | Unit |
|---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------|------|---------------------|------|----------------------|------|
|                           |        |                                                                                                                                                                                                                                                                     | MIN. | MAX.                | MIN. | MAX.                | MIN. | MAX.                 | 1    |
| SCLr clock frequency      | fscL   | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $                                                                                                           |      | 1000 Note 1         |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $ 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega $                                                                                                                                                      |      | 1000 Note 1         |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $ \begin{aligned} 4.0 \ & V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ & V \leq V_b \leq 4.0 \ V, \\ C_b = 100 \ pF, \ R_b = 2.8 \ k\Omega \end{aligned} $                                                                                                                |      | 400 Note 1          |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $ 2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 100 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $                                                        |      | 400 Note 1          |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $\begin{split} 1.8 \ V & \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V & \leq V_b \leq 2.0 \ V \ ^{Note \ 2}, \\ C_b & = 100 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$                                                                                                         |      | 300 Note 1          |      | 300 Note 1          |      | 300 Note 1           | kHz  |
| Hold time when SCLr = "L" | tLOW   | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $                                                                                                           | 475  |                     | 1550 |                     | 1550 |                      | ns   |
|                           |        | $ \begin{aligned} &2.7 \; \text{V} \leq \text{EV}_{\text{DD0}} < 4.0 \; \text{V}, \\ &2.3 \; \text{V} \leq \text{V}_{\text{b}} \leq 2.7 \; \text{V}, \\ &C_{\text{b}} = 50 \; \text{pF}, \; R_{\text{b}} = 2.7 \; \text{k}\Omega \end{aligned} $                    | 475  |                     | 1550 |                     | 1550 |                      | ns   |
|                           |        | $ \begin{aligned} &4.0 \; \text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \; \text{V}, \\ &2.7 \; \text{V} \leq \text{V}_{\text{b}} \leq 4.0 \; \text{V}, \\ &\text{C}_{\text{b}} = 100 \; \text{pF}, \; \text{R}_{\text{b}} = 2.8 \; \text{k} \Omega \end{aligned} $ | 1150 |                     | 1550 |                     | 1550 |                      | ns   |
|                           |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{Cb} = 100 \text{ pF}, \text{Rb} = 2.7 \text{ k}\Omega $                                                                         | 1150 |                     | 1550 |                     | 1550 |                      | ns   |
|                           |        | $\begin{split} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V \ ^{Note \ 2}, \\ C_b &= 100 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$                                                                                                            | 1550 |                     | 1550 |                     | 1550 |                      | ns   |
| Hold time when SCLr = "H" | thigh  | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $                                                                                                                  | 245  |                     | 610  |                     | 610  |                      | ns   |
|                           |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 50 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $                                                      | 200  |                     | 610  |                     | 610  |                      | ns   |
|                           |        | $ \begin{aligned} &4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &\text{Cb} = 100 \text{ pF}, \text{Rb} = 2.8 \text{ k}\Omega \end{aligned} $                                     | 675  |                     | 610  |                     | 610  |                      | ns   |
|                           |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 100 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $                                                     | 600  |                     | 610  |                     | 610  |                      | ns   |
|                           |        | $\begin{aligned} &1.8 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V} \text{ Note 2}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ Rb} = 5.5 \text{ k}\Omega \end{aligned}$                       | 610  |                     | 610  |                     | 610  |                      | ns   |

#### 2.7 RAM Data Retention Characteristics

#### $(TA = -40 \text{ to } +85^{\circ}C, Vss = 0V)$

| Parameter                     | Symbol | Conditions | MIN.      | TYP. | MAX. | Unit |
|-------------------------------|--------|------------|-----------|------|------|------|
| Data retention supply voltage | VDDDR  |            | 1.46 Note |      | 5.5  | V    |

**Note** The value depends on the POR detection voltage. When the voltage drops, the RAM data is retained before a POR reset is effected, but RAM data is not retained when a POR reset is effected.



# 2.8 Flash Memory Programming Characteristics

## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

| Parameter                                      | Symbol | Conditions                         | MIN.    | TYP.      | MAX. | Unit  |
|------------------------------------------------|--------|------------------------------------|---------|-----------|------|-------|
| System clock frequency                         | fclk   | 1.8 V ≤ VDD ≤ 5.5 V                | 1       |           | 32   | MHz   |
| Number of code flash rewrites<br>Notes 1, 2, 3 | Cerwr  | Retained for 20 years<br>TA = 85°C | 1,000   |           |      | Times |
| Number of data flash rewrites<br>Notes 1, 2, 3 |        | Retained for 1 year TA = 25°C      |         | 1,000,000 |      |       |
|                                                |        | Retained for 5 years<br>TA = 85°C  | 100,000 |           |      |       |
|                                                |        | Retained for 20 years TA = 85°C    | 10,000  |           |      |       |

Note 1. 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.

Note 2. When using flash memory programmer and Renesas Electronics self-programming library

**Note 3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.

# 2.9 Dedicated Flash Memory Programmer Communication (UART)

## (TA = -40 to +85°C, 1.8 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 |      | 1,000,000 | bps  |

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(4/5)

| Items                | Symbol                                           | Condition                                                                                                                       | ns                                                   | MIN.        | TYP. | MAX. | Unit |
|----------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------|------|------|------|
| Output voltage, high | Vон1                                             | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57,                                                                       | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOH1 = -3.0 mA             | EVDD0 - 0.7 |      |      | V    |
|                      |                                                  | P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147                                                               | 2.7 V ≤ EVDD0 ≤ 5.5 V,<br>IOH1 = -2.0 mA             | EVDD0 - 0.6 |      |      | V    |
|                      |                                                  |                                                                                                                                 | 2.4 V ≤ EVDD0 ≤ 5.5 V,<br>IOH1 = -1.5 mA             | EVDD0 - 0.5 |      |      | V    |
|                      | VOH2                                             | P20 to P27, P150 to P156                                                                                                        | 2.4 V $\leq$ VDD $\leq$ 5.5 V, IOH2 = -100 μA        | VDD - 0.5   |      |      | V    |
| Output voltage, low  | P3 <sup>-</sup><br>P6 <sup>-</sup><br>P80<br>P11 | P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130,<br>P140 to P147 | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>lol1 = 8.5 mA              |             |      | 0.7  | V    |
|                      |                                                  |                                                                                                                                 | 2.7 V ≤ EVDD0 ≤ 5.5 V,<br>loL1 = 3.0 mA              |             |      | 0.6  | V    |
|                      |                                                  |                                                                                                                                 | 2.7 V ≤ EVDD0 ≤ 5.5 V,<br>loL1 = 1.5 mA              |             |      | 0.4  | V    |
|                      |                                                  |                                                                                                                                 | 2.4 V ≤ EVDD0 ≤ 5.5 V,<br>IOL1 = 0.6 mA              |             |      | 0.4  | V    |
|                      | VOL2                                             | P20 to P27, P150 to P156                                                                                                        | $2.4~V \le V_{DD} \le 5.5~V$ , $I_{OL2} = 400~\mu A$ |             |      | 0.4  | V    |
|                      | Vol3                                             | P60 to P63                                                                                                                      | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 15.0 mA             |             |      | 2.0  | V    |
|                      |                                                  |                                                                                                                                 | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 5.0 mA              |             |      | 0.4  | V    |
|                      |                                                  |                                                                                                                                 | 2.7 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 3.0 mA              |             |      | 0.4  | V    |
|                      |                                                  |                                                                                                                                 | 2.4 V ≤ EVDD0 ≤ 5.5 V,<br>loL3 = 2.0 mA              |             |      | 0.4  | V    |

Caution P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

Remark 4. fsub:

- Note 1. Total current flowing into VDD and EVDD0, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0 or Vss, EVsso. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 4. When high-speed system clock and subsystem clock are stopped.
- Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.

Subsystem clock frequency (XT1 clock oscillation frequency)

Note 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode:  $2.7 \text{ V} \le \text{VDD} \le 5.5 \text{ V} \text{@}1 \text{ MHz}$  to 32 MHz

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz to 16 MHz}$ 

- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)

  Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVsso, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 3.** When high-speed system clock and subsystem clock are stopped.
- **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ 

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz}$  to 16 MHz

- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
  Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is Ta = 25°C

# (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter             | Symbol                                                                                                                                                                                                                                               | Conditions                                                                                                                                                                                                     |                                                                                                                                                                                                  | HS (high-speed main) mode |      | Unit |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|------|
|                       |                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                |                                                                                                                                                                                                  | MIN.                      | MAX. |      |
| SCKp cycle time       | tkcY1                                                                                                                                                                                                                                                | tkcy1 ≥ 4/fclk                                                                                                                                                                                                 | $ \begin{aligned} 4.0 & \ V \leq EV_{DDO} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b & = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $                                            | 600                       |      | ns   |
|                       |                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                | $ 2.7 \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega $ | 1000                      |      | ns   |
|                       |                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                | $ 2.4 \ V \leq EV_{DDO} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega $                                                                                   | 2300                      |      | ns   |
| SCKp high-level width | tкн1                                                                                                                                                                                                                                                 | $4.0 \text{ V} \le \text{EV}_{\text{DDO}} \le 5.5 \text{ V},$ $2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ $\text{C}_{\text{b}} = 30 \text{ pF}, \text{R}_{\text{b}} = 1.4 \text{ k}\Omega$      |                                                                                                                                                                                                  | tксү1/2 - 150             |      | ns   |
|                       |                                                                                                                                                                                                                                                      | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V} \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 30 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ H}$          | ,                                                                                                                                                                                                | tксү1/2 - 340             |      | ns   |
|                       |                                                                                                                                                                                                                                                      | $ 2.4 \text{ V} \leq \text{EV}_{\text{DDO}} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \\ \text{C}_{\text{b}} = 30 \text{ pF}, \text{R}_{\text{b}} = 5.5 \text{ k}\Omega $ |                                                                                                                                                                                                  | tксү1/2 - 916             |      | ns   |
| SCKp low-level width  | CKp low-level width $ \begin{array}{c} \text{tkL1} & 4.0 \text{ V} \leq \text{EV} \text{DD0} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}, \\ \text{C}_b = 30 \text{ pF},  \text{R}_b = 1.4 \text{ k}\Omega \end{array} $ |                                                                                                                                                                                                                | ,                                                                                                                                                                                                | tkcy1/2 - 24              |      | ns   |
|                       |                                                                                                                                                                                                                                                      | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V} \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 30 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ H}$          | ,                                                                                                                                                                                                | tkcy1/2 - 36              |      | ns   |
|                       |                                                                                                                                                                                                                                                      | 2.4 V $\leq$ EV <sub>DDO</sub> < 3.3 V,<br>1.6 V $\leq$ V <sub>b</sub> $\leq$ 2.0 V,<br>C <sub>b</sub> = 30 pF, R <sub>b</sub> = 5.5 kΩ                                                                        |                                                                                                                                                                                                  | tксү1/2 - 100             |      | ns   |

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed two pages after the next page.)

(4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI0, ANI2 to ANI14, ANI16 to ANI20

(TA = -40 to +105°C, 2.4 V  $\leq$  VDD  $\leq$  5.5 V, 1.6 V  $\leq$  EVDD = EVDD1  $\leq$  VDD, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VBGR Note 3, Reference voltage (-) = AVREFM = 0 V Note 4, HS (high-speed main) mode)

| Parameter                           | Symbol | Conditions       |                                                  | MIN. | TYP. | MAX.                    | Unit  |
|-------------------------------------|--------|------------------|--------------------------------------------------|------|------|-------------------------|-------|
| Resolution                          | RES    |                  |                                                  |      | 8    |                         | bit   |
| Conversion time                     | tconv  | 8-bit resolution | $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$ | 17   |      | 39                      | μs    |
| Zero-scale error Notes 1, 2         | Ezs    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$                   |      |      | ±0.60                   | % FSR |
| Integral linearity error Note 1     | ILE    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$                   |      |      | ±2.0                    | LSB   |
| Differential linearity error Note 1 | DLE    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$                   |      |      | ±1.0                    | LSB   |
| Analog input voltage                | Vain   |                  | •                                                | 0    |      | V <sub>BGR</sub> Note 3 | V     |

**Note 1.** Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (% FSR) to the full-scale value.

Note 3. Refer to 3.6.2 Temperature sensor characteristics/internal reference voltage characteristic.

**Note 4.** When reference voltage (-) = Vss, the MAX. values are as follows.

Zero-scale error: Add  $\pm 0.35\%$ FSR to the MAX. value when reference voltage (-) = AVREFM. Integral linearity error: Add  $\pm 0.5$  LSB to the MAX. value when reference voltage (-) = AVREFM. Differential linearity error: Add  $\pm 0.2$  LSB to the MAX. value when reference voltage (-) = AVREFM.

## (2) Interrupt & Reset Mode

(TA = -40 to +105°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter         | Symbol | Conditions                                           |                              | MIN. | TYP. | MAX. | Unit |
|-------------------|--------|------------------------------------------------------|------------------------------|------|------|------|------|
| Voltage detection | VLVDD0 | VPOC2, VPOC1, VPOC0 = 0, 1, 1, falling reset voltage |                              | 2.64 | 2.75 | 2.86 | V    |
| threshold         | VLVDD1 | LVIS1, LVIS0 = 1, 0 Rising release reset voltage     |                              | 2.81 | 2.92 | 3.03 | V    |
|                   |        |                                                      | Falling interrupt voltage    | 2.75 | 2.86 | 2.97 | V    |
|                   | VLVDD2 | LVIS1, LVIS0 = 0, 1                                  | Rising release reset voltage | 2.90 | 3.02 | 3.14 | V    |
|                   |        |                                                      | Falling interrupt voltage    | 2.85 | 2.96 | 3.07 | V    |
|                   | VLVDD3 | LVIS1, LVIS0 = 0, 0                                  | Rising release reset voltage | 3.90 | 4.06 | 4.22 | ٧    |
|                   |        |                                                      | Falling interrupt voltage    | 3.83 | 3.98 | 4.13 | V    |

# 3.6.7 Power supply voltage rising slope characteristics

## $(TA = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until VDD reaches the operating voltage range shown in 3.4 AC Characteristics.

R5F104LCAFP, R5F104LDAFP, R5F104LEAFP, R5F104LFAFP, R5F104LGAFP, R5F104LHAFP, R5F104LJAFP R5F104LCDFP, R5F104LDDFP, R5F104LEDFP, R5F104LFDFP, R5F104LGGFP, R5F104LHDFP, R5F104LJGFP R5F104LCGFP, R5F104LDGFP, R5F104LEGFP, R5F104LFGFP, R5F104LGGFP, R5F104LHGFP, R5F104LJGFP

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |  |
|---------------------|--------------|----------------|-----------------|--|
| P-LQFP64-14x14-0.80 | PLQP0064GA-A | P64GC-80-GBW-1 | 0.7             |  |



detail of lead end



(UNIT:mm

|      | (UNIT:mm)               |
|------|-------------------------|
| ITEM | DIMENSIONS              |
| D    | 14.00±0.10              |
| E    | 14.00±0.10              |
| HD   | 16.00±0.20              |
| HE   | 16.00±0.20              |
| Α    | 1.70 MAX.               |
| A1   | $0.10\pm0.10$           |
| A2   | 1.40                    |
| b    | $0.37^{+0.08}_{-0.05}$  |
| С    | $0.125^{+0.05}_{-0.02}$ |
| L    | $0.50 \pm 0.20$         |
| θ    | 0° to 8°                |
| е    | 0.80                    |
| х    | 0.20                    |
| У    | 0.10                    |

- 1.Dimensions "%1" and "%2" do not include mold flash.
- 2.Dimension "%3" does not include trim offset.

© 2012 Renesas Electronics Corporation. All rights reserved.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### **SALES OFFICES**

# Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza. No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +88-10-8235-1155, Fax: +88-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited

Treireads Electronics from Knotig Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2265-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyllux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B. Menara Amcorp, Amco

Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141