



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| 2 0 0 0 0 0                |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Discontinued at Digi-Key                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 48KB (48K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 5.5K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-LQFP                                                                         |
| Supplier Device Package    | 48-LFQFP (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104gddfb-v0 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

(1/5)

| Pin<br>count | Package                                                              | Fields of<br>Application<br>Note | Ordering Part Number                                                                                           |
|--------------|----------------------------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------|
| 30 pins      | 30-pin plastic LSSOP<br>(7.62 mm (300), 0.65 mm pitch)               | A                                | R5F104AAASP#V0, R5F104ACASP#V0, R5F104ADASP#V0, R5F104AEASP#V0, R5F104AEASP#V0, R5F104AGASP#V0                 |
|              |                                                                      |                                  | R5F104AAASP#X0, R5F104ACASP#X0, R5F104ADASP#X0, R5F104AEASP#X0, R5F104AFASP#X0, R5F104AGASP#X0                 |
|              |                                                                      | D                                | R5F104AADSP#V0, R5F104ACDSP#V0, R5F104ADDSP#V0, R5F104AEDSP#V0, R5F104AFDSP#V0, R5F104AGDSP#V0                 |
|              |                                                                      |                                  | R5F104AADSP#X0, R5F104ACDSP#X0, R5F104ADDSP#X0, R5F104AEDSP#X0, R5F104AFDSP#X0, R5F104AGDSP#X0                 |
|              |                                                                      | G                                | R5F104AAGSP#V0, R5F104ACGSP#V0, R5F104ADGSP#V0, R5F104AEGSP#V0, R5F104AFGSP#V0, R5F104AGGSP#V0                 |
|              |                                                                      |                                  | R5F104AAGSP#X0, R5F104ACGSP#X0, R5F104ADGSP#X0, R5F104AEGSP#X0, R5F104AFGSP#X0, R5F104AGGSP#X0                 |
| 32 pins      | 32-pin plastic HWQFN<br>(5 $\times$ 5 mm, 0.5 mm pitch)              | A                                | R5F104BAANA#U0, R5F104BCANA#U0, R5F104BDANA#U0, R5F104BEANA#U0, R5F104BFANA#U0, R5F104BGANA#U0                 |
|              |                                                                      |                                  | R5F104BAANA#W0, R5F104BCANA#W0, R5F104BDANA#W0, R5F104BEANA#W0, R5F104BFANA#W0, R5F104BGANA#W0                 |
|              |                                                                      | D                                | R5F104BADNA#U0, R5F104BCDNA#U0, R5F104BDDNA#U0, R5F104BEDNA#U0,<br>R5F104BFDNA#U0, R5F104BGDNA#U0              |
|              |                                                                      |                                  | R5F104BADNA#W0, R5F104BCDNA#W0, R5F104BDDNA#W0, R5F104BEDNA#W0, R5F104BFDNA#W0, R5F104BGDNA#W0                 |
|              |                                                                      | G                                | R5F104BAGNA#U0, R5F104BCGNA#U0, R5F104BDGNA#U0, R5F104BEGNA#U0, R5F104BFGNA#U0, R5F104BFGNA#U0                 |
|              |                                                                      |                                  | R5F104BAGNA#W0, R5F104BCGNA#W0, R5F104BDGNA#W0, R5F104BEGNA#W0, R5F104BFGNA#W0, R5F104BGGNA#W0                 |
|              | 32-pin plastic LQFP<br>(7 × 7, 0.8 mm pitch)                         | A                                | R5F104BAAFP#V0, R5F104BCAFP#V0, R5F104BDAFP#V0, R5F104BEAFP#V0,<br>R5F104BFAFP#V0, R5F104BGAFP#V0              |
|              |                                                                      |                                  | R5F104BAAFP#X0, R5F104BCAFP#X0, R5F104BDAFP#X0, R5F104BEAFP#X0,<br>R5F104BFAFP#X0, R5F104BGAFP#X0              |
|              |                                                                      | D                                | R5F104BADFP#V0, R5F104BCDFP#V0, R5F104BDDFP#V0, R5F104BEDFP#V0,<br>R5F104BFDFP#V0, R5F104BGDFP#V0              |
|              |                                                                      |                                  | R5F104BADFP#X0, R5F104BCDFP#X0, R5F104BDDFP#X0, R5F104BEDFP#X0, R5F104BFDFP#X0, R5F104BGDFP#X0                 |
|              |                                                                      | G                                | R5F104BAGFP#V0, R5F104BCGFP#V0, R5F104BDGFP#V0, R5F104BEGFP#V0,<br>R5F104BFGFP#V0, R5F104BGGFP#V0              |
|              |                                                                      |                                  | R5F104BAGFP#X0, R5F104BCGFP#X0, R5F104BDGFP#X0, R5F104BEGFP#X0,<br>R5F104BFGFP#X0, R5F104BGGFP#X0              |
| 36 pins      | 36-pin plastic WFLGA $(4 \times 4 \text{ mm}, 0.5 \text{ mm pitch})$ | A                                | R5F104CAALA#U0, R5F104CCALA#U0, R5F104CDALA#U0, R5F104CEALA#U0, R5F104CFALA#U0, R5F104CGALA#U0                 |
|              |                                                                      |                                  | R5F104CAALA#W0, R5F104CCALA#W0, R5F104CDALA#W0, R5F104CEALA#W0, R5F104CFALA#W0, R5F104CGALA#W0                 |
|              |                                                                      | G                                | R5F104CAGLA#U0, R5F104CCGLA#U0, R5F104CDGLA#U0, R5F104CEGLA#U0, R5F104CFGLA#U0, R5F104CFGLA#U0, R5F104CFGLA#U0 |
|              |                                                                      |                                  | R5F104CAGLA#W0, R5F104CCGLA#W0, R5F104CDGLA#W0, R5F104CEGLA#W0,<br>R5F104CFGLA#W0, R5F104CGGLA#W0              |
| L            |                                                                      |                                  |                                                                                                                |

Note For the fields of application, refer to Figure 1 - 1 Part Number, Memory Size, and Package of RL78/G14.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



## 1.5.5 44-pin products



**Note** Mounted on the 96 KB or more code flash memory products.



## 1.5.9 80-pin products





| (2/2) |  |
|-------|--|
| (2)2) |  |

|                              |                                                                                                                                                                                                                                                                               | 44-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 48-pin                                                                                                                                                                                                                                                                                        | 52-pin            | (2/)<br>64-pin    |  |  |  |  |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|--|--|--|--|
| Item                         |                                                                                                                                                                                                                                                                               | R5F104Fx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | R5F104Gx                                                                                                                                                                                                                                                                                      | R5F104Jx          | R5F104Lx          |  |  |  |  |
|                              |                                                                                                                                                                                                                                                                               | (x = F  to  H, J)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (x = F  to  H, J)                                                                                                                                                                                                                                                                             | (x = F  to  H, J) | (x = F  to  H, J) |  |  |  |  |
| Clock output/buz             | ock output/buzzer output          10-bit resolution A/D converter         A converter         omparator         erial interface         I <sup>2</sup> C bus         ata transfer controller (DTC)         vent link controller (ELC)         ectored inter-         Internal | 2 2 2 2 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                               |                   |                   |  |  |  |  |
|                              |                                                                                                                                                                                                                                                                               | (Main system clock:<br>• 256 Hz, 512 Hz, 1.02                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <ul> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz</li> <li>(Main system clock: fMAIN = 20 MHz operation)</li> <li>256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz</li> <li>(Subsystem clock: fsuB = 32.768 kHz operation)</li> </ul> |                   |                   |  |  |  |  |
| 8/10-bit resolution          | n A/D converter                                                                                                                                                                                                                                                               | 10 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10 channels                                                                                                                                                                                                                                                                                   | 12 channels       | 12 channels       |  |  |  |  |
| D/A converter                |                                                                                                                                                                                                                                                                               | 2 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                               | 1                 |                   |  |  |  |  |
| Comparator                   |                                                                                                                                                                                                                                                                               | 2 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                               |                   |                   |  |  |  |  |
| Seriai Interface             |                                                                                                                                                                                                                                                                               | <ul> <li>[44-pin products]</li> <li>CSI: 1 channel/UART (UART supporting LIN-bus): 1 channel/simplified l<sup>2</sup>C: 1 channel</li> <li>CSI: 1 channel/UART: 1 channel/simplified l<sup>2</sup>C: 1 channel</li> <li>CSI: 2 channels/UART: 1 channel/simplified l<sup>2</sup>C: 2 channels</li> <li>[48-pin, 52-pin products]</li> <li>CSI: 2 channels/UART (UART supporting LIN-bus): 1 channel/simplified l<sup>2</sup>C: 2 channels</li> <li>CSI: 1 channel/UART: 1 channel/simplified l<sup>2</sup>C: 1 channel</li> <li>CSI: 2 channels/UART (UART supporting LIN-bus): 1 channel/simplified l<sup>2</sup>C: 2 channels</li> <li>CSI: 2 channels/UART: 1 channel/simplified l<sup>2</sup>C: 2 channels</li> <li>[64-pin products]</li> <li>CSI: 2 channels/UART (UART supporting LIN-bus): 1 channel/simplified l<sup>2</sup>C: 2 channels</li> <li>[64-pin products]</li> <li>CSI: 2 channels/UART (UART supporting LIN-bus): 1 channel/simplified l<sup>2</sup>C: 2 channels</li> <li>[64-pin products]</li> <li>CSI: 2 channels/UART (UART supporting LIN-bus): 1 channel/simplified l<sup>2</sup>C: 2 channels</li> <li>[64-pin products]</li> <li>CSI: 2 channels/UART (UART supporting LIN-bus): 1 channel/simplified l<sup>2</sup>C: 2 channels</li> <li>[64-pin products]</li> <li>CSI: 2 channels/UART (UART supporting LIN-bus): 1 channel/simplified l<sup>2</sup>C: 2 channels</li> <li>CSI: 2 channels/UART: 1 channel/simplified l<sup>2</sup>C: 2 channels</li> </ul> |                                                                                                                                                                                                                                                                                               |                   |                   |  |  |  |  |
|                              |                                                                                                                                                                                                                                                                               | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1 channel                                                                                                                                                                                                                                                                                     | 1 channel         | 1 channel         |  |  |  |  |
| Data transfer con            | troller (DTC)                                                                                                                                                                                                                                                                 | 31 sources                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 32 sources                                                                                                                                                                                                                                                                                    |                   | 33 sources        |  |  |  |  |
| Event link control           | ller (ELC)                                                                                                                                                                                                                                                                    | Event input: 22<br>Event trigger output: 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                               |                   |                   |  |  |  |  |
| Vectored inter-              | Internal                                                                                                                                                                                                                                                                      | 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 24                                                                                                                                                                                                                                                                                            | 24                | 24                |  |  |  |  |
| rupt sources                 | External                                                                                                                                                                                                                                                                      | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 10                                                                                                                                                                                                                                                                                            | 12                | 13                |  |  |  |  |
| Key interrupt                |                                                                                                                                                                                                                                                                               | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 6                                                                                                                                                                                                                                                                                             | 8                 | 8                 |  |  |  |  |
| Reset Power-on-reset circuit |                                                                                                                                                                                                                                                                               | <ul> <li>Reset by RESET pin</li> <li>Internal reset by watchdog timer</li> <li>Internal reset by power-on-reset</li> <li>Internal reset by voltage detector</li> <li>Internal reset by illegal instruction execution Note</li> <li>Internal reset by RAM parity error</li> <li>Internal reset by illegal-memory access</li> <li>Power-on-reset: 1.51 ±0.04 V (TA = -40 to +85°C)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                               |                   |                   |  |  |  |  |
|                              |                                                                                                                                                                                                                                                                               | 1.51 ±0.06 V (TA = −40 to +105°C)<br>• Power-down-reset: 1.50 ±0.04 V (TA = −40 to +85°C)<br>1.50 ±0.06 V (TA = −40 to +105°C)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                               |                   |                   |  |  |  |  |
| Voltage detector             |                                                                                                                                                                                                                                                                               | 1.63 V to 4.06 V (14 stages)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                               |                   |                   |  |  |  |  |
| On-chip debug fu             |                                                                                                                                                                                                                                                                               | Provided                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 101 0700                                                                                                                                                                                                                                                                                      |                   |                   |  |  |  |  |
| Power supply vol             | tage                                                                                                                                                                                                                                                                          | VDD = 1.6 to 5.5 V (TA<br>VDD = 2.4 to 5.5 V (TA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                               |                   |                   |  |  |  |  |
| Operating ambie              | nt temperature                                                                                                                                                                                                                                                                | TA = -40 to +85°C (A: Consumer applications, D: Industrial applications),<br>TA = -40 to +105°C (G: Industrial applications)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                               |                   |                   |  |  |  |  |

Note

The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution is not issued by emulation with the in-circuit emulator or on-chip debug emulator.

[80-pin, 100-pin products (code flash memory 384 KB to 512 KB)]

# Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

|                                               |                                              |                                                                                                                                                                                                                                                                                                  | (1/2)                                                                |  |  |  |  |
|-----------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--|--|--|--|
|                                               |                                              | 80-pin                                                                                                                                                                                                                                                                                           | 100-pin                                                              |  |  |  |  |
|                                               | Item                                         | R5F104Mx                                                                                                                                                                                                                                                                                         | R5F104Px                                                             |  |  |  |  |
|                                               |                                              | (x = K, L)                                                                                                                                                                                                                                                                                       | (x = K, L)                                                           |  |  |  |  |
| Code flash me                                 | emory (KB)                                   | 384 to 512                                                                                                                                                                                                                                                                                       | 384 to 512                                                           |  |  |  |  |
| Data flash me                                 | mory (KB)                                    | 8                                                                                                                                                                                                                                                                                                | 8                                                                    |  |  |  |  |
| RAM (KB)                                      |                                              | 32 to 48 Note                                                                                                                                                                                                                                                                                    | 32 to 48 Note                                                        |  |  |  |  |
| Address space                                 | e                                            | 1 MB                                                                                                                                                                                                                                                                                             |                                                                      |  |  |  |  |
| Main system<br>clock                          | High-speed system clock                      | LS (low-speed main) mode: 1 to 8 MHz (Vor                                                                                                                                                                                                                                                        |                                                                      |  |  |  |  |
|                                               | High-speed on-chip<br>oscillator clock (fiH) | HS (high-speed main) mode:       1 to 32 MHz (VDD = 2.7 to 5.5 V),         HS (high-speed main) mode:       1 to 16 MHz (VDD = 2.4 to 5.5 V),         LS (low-speed main) mode:       1 to 8 MHz (VDD = 1.8 to 5.5 V),         LV (low-voltage main) mode:       1 to 4 MHz (VDD = 1.6 to 5.5 V) |                                                                      |  |  |  |  |
| Subsystem clo                                 | ock                                          | XT1 (crystal) oscillation, external subsystem cl                                                                                                                                                                                                                                                 | ock input (EXCLKS) 32.768 kHz                                        |  |  |  |  |
| Low-speed on                                  | -chip oscillator clock                       | 15 kHz (TYP.): VDD = 1.6 to 5.5 V                                                                                                                                                                                                                                                                |                                                                      |  |  |  |  |
| General-purpose register                      |                                              | 8 bits $\times$ 32 registers (8 bits $\times$ 8 registers $\times$ 4 banks)                                                                                                                                                                                                                      |                                                                      |  |  |  |  |
| Minimum instr                                 | uction execution time                        | 0.03125 $\mu$ s (High-speed on-chip oscillator clock: fi $H$ = 32 MHz operation)                                                                                                                                                                                                                 |                                                                      |  |  |  |  |
|                                               |                                              | 0.05 $\mu$ s (High-speed system clock: fMx = 20 MHz operation)                                                                                                                                                                                                                                   |                                                                      |  |  |  |  |
|                                               |                                              | 30.5 µs (Subsystem clock: fsub = 32.768 kHz operation)                                                                                                                                                                                                                                           |                                                                      |  |  |  |  |
| Instruction set                               |                                              | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 I</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits)</li> <li>Multiplication and Accumulation (16 bits × 16</li> <li>Rotate, barrel shift, and bit manipulation (Set.</li> </ul>              | , Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)<br>bits + 32 bits) |  |  |  |  |
| I/O port                                      | Total                                        | 74                                                                                                                                                                                                                                                                                               | 92                                                                   |  |  |  |  |
|                                               | CMOS I/O                                     | 64                                                                                                                                                                                                                                                                                               | 82                                                                   |  |  |  |  |
|                                               | CMOS input                                   | 5                                                                                                                                                                                                                                                                                                | 5                                                                    |  |  |  |  |
|                                               | CMOS output                                  | 1                                                                                                                                                                                                                                                                                                | 1                                                                    |  |  |  |  |
| /O port Tota<br>CM<br>CM<br>CM<br>N-c<br>(6 V | N-ch open-drain I/O<br>(6 V tolerance)       | 4                                                                                                                                                                                                                                                                                                | 4                                                                    |  |  |  |  |
| Timer                                         | 16-bit timer                                 | 12 channels<br>(TAU: 8 channels, Timer RJ: 1 channel, Timer RD: 2 channels, Timer RG: 1 channel)                                                                                                                                                                                                 |                                                                      |  |  |  |  |
|                                               | Watchdog timer                               | 1 channel                                                                                                                                                                                                                                                                                        |                                                                      |  |  |  |  |
|                                               | Real-time clock<br>(RTC)                     | 1 channel                                                                                                                                                                                                                                                                                        |                                                                      |  |  |  |  |
|                                               | 12-bit interval timer                        | 1 channel                                                                                                                                                                                                                                                                                        |                                                                      |  |  |  |  |
|                                               | Timer output                                 | Timer outputs: 18 channels<br>PWM outputs: 12 channels                                                                                                                                                                                                                                           |                                                                      |  |  |  |  |
|                                               | RTC output                                   | 1<br>● 1 Hz (subsystem clock: fs∪B = 32.768 kHz)                                                                                                                                                                                                                                                 |                                                                      |  |  |  |  |

Note

In the case of the 48 KB, this is about 47 KB when the self-programming function and data flash function are used (For details, see **CHAPTER 3** in the RL78/G14 User's Manual).

| Items                                 | Symbol | Conditions                                                                                                                                                                  |                                                              | MIN. | TYP. | MAX.           | Unit |
|---------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------|------|----------------|------|
| Output current, low <sup>Note 1</sup> | IOL1   | Per pin for P00 to P06,<br>P10 to P17, P30, P31,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147 |                                                              |      |      | 20.0<br>Note 2 | mA   |
|                                       |        | Per pin for P60 to P63                                                                                                                                                      |                                                              |      |      | 15.0<br>Note 2 | mA   |
|                                       |        | Total of P00 to P04, P40 to P47,                                                                                                                                            | $4.0~V \leq EV_{DD0} \leq 5.5~V$                             |      |      | 70.0           | mA   |
|                                       |        | P102, P120, P130, P140 to P145                                                                                                                                              | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$  |      |      | 15.0           | mA   |
|                                       |        | (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                                   | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$   |      |      | 9.0            | mA   |
|                                       |        |                                                                                                                                                                             | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$   |      |      | 4.5            | mA   |
|                                       |        | Total of P05, P06, P10 to P17,                                                                                                                                              | $4.0~\text{V} \leq EV_{\text{DD0}} \leq 5.5~\text{V}$        |      |      | 80.0           | mA   |
|                                       |        | P30, P31, P50 to P57,                                                                                                                                                       | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 4.0 \text{ V}$ |      |      | 35.0           | mA   |
|                                       |        | P60 to P67, P70 to P77,<br>P80 to P87, P100, P101, P110,                                                                                                                    | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 2.7 \text{ V}$ |      |      | 20.0           | mA   |
|                                       |        | P111, P146, P147<br>(When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                               | 1.6 V ≤ EVDD0 < 1.8 V                                        |      |      | 10.0           | mA   |
|                                       |        | Total of all pins (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                 |                                                              |      |      | 150.0          | mA   |
|                                       | IOL2   | Per pin for P20 to P27,<br>P150 to P156                                                                                                                                     |                                                              |      |      | 0.4<br>Note 2  | mA   |
|                                       |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                   | $1.6 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$           |      |      | 5.0            | mA   |

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/5)

**Note 1.** Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1, and Vss pins.

Note 2. Do not exceed the total current value.

Note 3. Specification under conditions where the duty factor ≤ 70%. The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

- Total output current of pins = (IoL × 0.7)/(n × 0.01)
- <Example> Where n = 80% and IoL = 10.0 mA
  - Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor.

A current higher than the absolute maximum rating must not flow into one pin.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
   Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 4.** When high-speed system clock and subsystem clock are stopped.
- **Note 5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.
  - HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{@}1 \text{ MHz}$  to 32 MHz
    - 2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz
  - LS (low-speed main) mode:  $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ @1 MHz to 8 MHz
  - LV (low-voltage main) mode:  $1.6 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ @1 MHz to 4 MHz
- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.)
- **Remark 3.** file: High-speed on-chip oscillator clock frequency (32 MHz max.)
- **Remark 4.** fsuB: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C





TCY vs VDD (LS (low-speed main) mode)

TCY vs VDD (LV (low-voltage main) mode)





## (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

| Parameter     | Symbol | Conditions |                                                                                                          |      | n-speed main)<br>mode      |      | speed main)<br>node        | ,    | voltage main)<br>node      | Unit |
|---------------|--------|------------|----------------------------------------------------------------------------------------------------------|------|----------------------------|------|----------------------------|------|----------------------------|------|
|               |        |            |                                                                                                          | MIN. | MAX.                       | MIN. | MAX.                       | MIN. | MAX.                       |      |
| Transfer rate |        | reception  | $\begin{array}{l} 4.0 \; V \leq E V_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V \end{array}$ |      | f <sub>MCK</sub> /6 Note 1 |      | f <sub>MCK</sub> /6 Note 1 |      | fMCK/6 Note 1              | bps  |
|               |        |            | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK} Note 4$                                |      | 5.3                        |      | 1.3                        |      | 0.6                        | Mbps |
|               |        |            | $2.7 V \le EV_{DD0} < 4.0 V,$<br>$2.3 V \le V_b \le 2.7 V$                                               |      | f <sub>MCK</sub> /6 Note 1 |      | f <sub>MCK</sub> /6 Note 1 |      | f <sub>MCK</sub> /6 Note 1 | bps  |
|               |        |            | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK} Note 4$                                |      | 5.3                        |      | 1.3                        |      | 0.6                        | Mbps |
|               |        |            | $1.8 V \le EV_{DD0} < 3.3 V,$<br>$1.6 V \le V_b \le 2.0 V$                                               |      | fмск/6<br>Notes 1, 2, 3    |      | fмск/6<br>Notes 1, 2       |      | fмск/6<br>Notes 1, 2       | bps  |
|               |        |            | Theoretical value of the<br>maximum transfer rate<br>fMCK = fCLK Note 4                                  |      | 5.3                        |      | 1.3                        |      | 0.6                        | Mbps |

Note 1. Transfer rate in the SNOOZE mode is 4800 bps only.

However, the SNOOZE mode cannot be used when FRQSEL4 = 1.

Note 2. Use it with  $EV_{DD0} \ge V_b$ .

Note 3.The following conditions are required for low voltage interface when EVDD0 < VDD. $2.4 V \le EVDD0 < 2.7 V$ : MAX. 2.6 Mbps $1.8 V \le EVDD0 < 2.4 V$ : MAX. 1.3 Mbps

**Note 4.** The maximum operating frequencies of the CPU/peripheral hardware clock (fcLK) are:

| HS (high-speed main) mode:  | 32 MHz (2.7 V $\leq$ VDD $\leq$ 5.5 V) |
|-----------------------------|----------------------------------------|
|                             | 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) |
| LS (low-speed main) mode:   | 8 MHz (1.8 V $\leq$ VDD $\leq$ 5.5 V)  |
| LV (low-voltage main) mode: | 4 MHz (1.6 V $\leq$ VDD $\leq$ 5.5 V)  |

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

Remark 1. Vb [V]: Communication line voltage

**Remark 2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14)

Remark 3. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)

**Remark 4.** UART2 cannot communicate at different potential when bit 1 (PIOR01) of peripheral I/O redirection register 0 (PIOR0) is 1.



- **Note 4.** This value as an example is calculated when the conditions described in the "Conditions" column are met.
- Refer to **Note 3** above to calculate the maximum transfer rate under conditions of the customer.
- Note 5. Use it with  $EV_{DD0} \ge V_b$ .
- **Note 6.** The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.8 V  $\leq$  EVDD0 < 3.3 V and 1.6 V  $\leq$  Vb  $\leq$  2.0 V

Maximum transfer rate

sfer rate = 
$$\frac{}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$

1

Baud rate error (theoretical value) =

$$\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 100 [\%]$$

$$(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides

- **Note 7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 6** above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(**Remarks** are listed on the next page.)



## 2.5.2 Serial interface IICA

## (1) I<sup>2</sup>C standard mode

```
(TA = -40 to +85°C, 1.6 V \leq EVDD0 = EVDD1 \leq VDD \leq 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)
```

| Parameter         | Symbol   | ol Conditions                                                  |                                         |      | HS (high-speed main) mode |      | LS (low-speed main) mode |      | LV (low-voltage main)<br>mode |     |
|-------------------|----------|----------------------------------------------------------------|-----------------------------------------|------|---------------------------|------|--------------------------|------|-------------------------------|-----|
|                   |          |                                                                |                                         | MIN. | MAX.                      | MIN. | MAX.                     | MIN. | MAX.                          |     |
| SCLA0 clock       | fsc∟     | Standard mode:                                                 | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 0    | 100                       | 0    | 100                      | 0    | 100                           | kHz |
| frequency         |          | fclk ≥ 1 MHz                                                   | $1.8~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 0    | 100                       | 0    | 100                      | 0    | 100                           | kHz |
|                   |          |                                                                | $1.7~V \leq EV_{DD0} \leq 5.5~V$        | 0    | 100                       | 0    | 100                      | 0    | 100                           | kHz |
|                   |          |                                                                | $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$ | -    | _                         | 0    | 100                      | 0    | 100                           | kHz |
| Setup time of     | tsu: sta | $2.7 V \leq EV_{DD0} \leq 3$                                   | 5.5 V                                   | 4.7  |                           | 4.7  |                          | 4.7  |                               | μs  |
| restart condition |          | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                         | 4.7  |                           | 4.7  |                          | 4.7  |                               | μs  |
|                   |          | $1.7 \text{ V} \leq EV_{DD0} \leq 5.5 \text{ V}$               |                                         | 4.7  |                           | 4.7  |                          | 4.7  |                               | μs  |
|                   |          | $1.6~V \leq EV_{DD0} \leq 5.5~V$                               |                                         | —    |                           | 4.7  |                          | 4.7  |                               | μs  |
| Hold time Note 1  | thd: STA | $2.7 V \leq EV_{DD0} \leq 3$                                   | 4.0                                     |      | 4.0                       |      | 4.0                      |      | μs                            |     |
|                   |          | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 8$             | 4.0                                     |      | 4.0                       |      | 4.0                      |      | μs                            |     |
|                   |          | $1.7 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$        |                                         | 4.0  |                           | 4.0  |                          | 4.0  |                               | μs  |
|                   |          | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                         | -    | _                         | 4.0  |                          | 4.0  |                               | μs  |
| Hold time when    | tLOW     | $2.7 V \leq EV_{DD0} \leq 3$                                   | 4.7                                     |      | 4.7                       |      | 4.7                      |      | μs                            |     |
| SCLA0 = "L"       |          | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 8$             | 5.5 V                                   | 4.7  |                           | 4.7  |                          | 4.7  |                               | μs  |
|                   |          | $1.7 \text{ V} \leq EV_{DD0} \leq 5.5 \text{ V}$               |                                         | 4.7  |                           | 4.7  |                          | 4.7  |                               | μs  |
|                   |          | $1.6 V \le EV_{DD0} \le 8$                                     | 5.5 V                                   | -    |                           |      |                          | 4.7  |                               | μs  |
| Hold time when    | tніgн    | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                         | 4.0  |                           | 4.0  |                          | 4.0  |                               | μs  |
| SCLA0 = "H"       |          | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 8$             | 5.5 V                                   | 4.0  |                           | 4.0  |                          | 4.0  |                               | μs  |
|                   |          | $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 3$             | 5.5 V                                   | 4.0  |                           | 4.0  |                          | 4.0  |                               | μs  |
|                   |          | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 8$             | 5.5 V                                   | -    | _                         | 4.0  |                          | 4.0  |                               | μs  |

 $(\ensuremath{\textit{Notes}}, \ensuremath{\textit{Caution}}, \ensuremath{\text{and}} \ensuremath{\textit{Remark}}$  are listed on the next page.)



### (1) I<sup>2</sup>C standard mode

#### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

| Parameter                     | Symbol       | Conditions                       |      | HS (high-speed main)<br>mode |      | LS (low-speed main) mode |      | LV (low-voltage main)<br>mode |    |
|-------------------------------|--------------|----------------------------------|------|------------------------------|------|--------------------------|------|-------------------------------|----|
|                               |              |                                  | MIN. | MAX.                         | MIN. | MAX.                     | MIN. | MAX.                          |    |
| Data setup time (reception)   | tsu: dat     | $2.7~V \leq EV_{DD0} \leq 5.5~V$ | 250  |                              | 250  |                          | 250  |                               | ns |
|                               |              | $1.8~V \leq EV_{DD0} \leq 5.5~V$ | 250  |                              | 250  |                          | 250  |                               | ns |
|                               |              | $1.7~V \leq EV_{DD0} \leq 5.5~V$ | 250  |                              | 250  |                          | 250  |                               | ns |
|                               |              | $1.6~V \leq EV_{DD0} \leq 5.5~V$ | -    | _                            | 250  |                          | 250  |                               | ns |
| Data hold time (transmission) | thd: dat     | $2.7~V \leq EV_{DD0} \leq 5.5~V$ | 0    | 3.45                         | 0    | 3.45                     | 0    | 3.45                          | μs |
| Note 2                        |              | $1.8~V \leq EV_{DD0} \leq 5.5~V$ | 0    | 3.45                         | 0    | 3.45                     | 0    | 3.45                          | μs |
|                               |              | $1.7~V \leq EV_{DD0} \leq 5.5~V$ | 0    | 3.45                         | 0    | 3.45                     | 0    | 3.45                          | μs |
|                               |              | $1.6~V \leq EV_{DD0} \leq 5.5~V$ | -    | <u> </u>                     |      | 3.45                     | 0    | 3.45                          | μs |
| Setup time of stop condition  | tsu: sto     | $2.7~V \leq EV_{DD0} \leq 5.5~V$ | 4.0  |                              | 4.0  |                          | 4.0  |                               | μs |
|                               |              | $1.8~V \leq EV_{DD0} \leq 5.5~V$ | 4.0  |                              | 4.0  |                          | 4.0  |                               | μs |
|                               |              | $1.7~V \leq EV_{DD0} \leq 5.5~V$ | 4.0  |                              | 4.0  |                          | 4.0  |                               | μs |
|                               |              | $1.6~V \leq EV_{DD0} \leq 5.5~V$ | -    | _                            | 4.0  |                          | 4.0  |                               | μs |
| Bus-free time                 | <b>t</b> BUF | $2.7~V \leq EV_{DD0} \leq 5.5~V$ | 4.7  |                              | 4.7  |                          | 4.7  |                               | μs |
|                               |              | $1.8~V \leq EV_{DD0} \leq 5.5~V$ | 4.7  |                              | 4.7  |                          | 4.7  |                               | μs |
|                               |              | $1.7~V \leq EV_{DD0} \leq 5.5~V$ | 4.7  |                              | 4.7  |                          | 4.7  |                               | μs |
|                               |              | $1.6~V \leq EV_{DD0} \leq 5.5~V$ | -    | _                            | 4.7  |                          | 4.7  |                               | μs |

Note 1. The first clock pulse is generated after this period when the start/restart condition is detected.

Note 2. The maximum value (MAX.) of the DE DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

- Caution The values in the above table are applied even when bit 2 (PIOR02) in the peripheral I/O redirection register 0 (PIOR0) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.
- **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Standard mode: Cb = 400 pF, Rb = 2.7 k $\Omega$ 



| Items               | Symbol | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3                                                                                | MIN.      | TYP.  | MAX.      | Unit |
|---------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------|-------|-----------|------|
| Input voltage, high | VIH1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Normal input buffer                                                              | 0.8 EVDD0 |       | EVDD0     | V    |
|                     | VIH2   | P01, P03, P04, P10, P14 to P17,<br>P30, P43, P44, P50, P53 to P55,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | TTL input buffer<br>$4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | 2.2       |       | EVDD0     | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TTL input buffer $3.3 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$      | 2.0       |       | EVDD0     | V    |
|                     |        | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147       Normal input buffer $0.8 EVr         P01, P03, P04, P10, P14 to P17,P30, P43, P44, P50, P53 to P55,P80, P81, P142, P143       TTL input buffer       2.0         TTL input buffer       2.0 3.3 V \le EVDD0 \le 5.5 V       TTL input buffer       2.0 2.4 V \le EVDD0 \le 4.0 V       TTL input buffer       2.0 2.4 V \le EVDD0 \le 4.0 V       TTL input buffer       0.7 VD         P60 to P63       0.7 EVr< 0.7 EVr<         P121 to P124, P137, EXCLK, EXCLKS, RESET       0.8 VD         P00 to P66, P10 to P17, P30,P31, P40 to P47, P50 to P57,P64 to P67, P70 to P77,P80 to P87, P100 to P102, P110,P111, P120, P140 to P147       Normal input buffer       0         P01, P03, P04, P10, P14 to P17,P30, P43, P44, P50, P53 to P55,P80, P81, P142, P143       TTL input buffer       0         P20 to P27, P150 to P156       0 0 3.3 V \le EVDD0 \le 3.3 V 0         P20 to P27, P150 to P156       0 0 0 0 0 0         P60 to P63       0 0 0 0 0 0 0         P60 to P63       0 0 0 0 $ | 1.5                                                                              |           | EVDD0 | V         |      |
|                     | VIH3   | P20 to P27, P150 to P156                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.7 Vdd                                                                          |           | Vdd   | V         |      |
|                     | VIH4   | P60 to P63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0.7 EVDD0                                                                        |           | 6.0   | V         |      |
|                     | VIH5   | P121 to P124, P137, EXCLK, EX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CLKS, RESET                                                                      | 0.8 Vdd   |       | VDD       | V    |
| Input voltage, low  | VIL1   | P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Normal input buffer                                                              | 0         |       | 0.2 EVDD0 | V    |
| nput voltage, low   | VIL2   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | •                                                                                | 0         |       | 0.8       | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | •                                                                                | 0         |       | 0.5       | V    |
|                     |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                  | 0         |       | 0.32      | V    |
|                     | VIL3   | P20 to P27, P150 to P156                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                  | 0         |       | 0.3 Vdd   | V    |
|                     | VIL4   | P60 to P63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                  | 0         |       | 0.3 EVDD0 | V    |
|                     | VIL5   | P121 to P124, P137, EXCLK, EX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CLKS, RESET                                                                      | 0         |       | 0.2 VDD   | V    |

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

(3/5)

The maximum value of VIH of pins P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 is EVDD0, even in the N-ch open-drain mode.

Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. Remark

Caution



## 3.3.2 Supply current characteristics

### (1) Flash ROM: 16 to 64 KB of 30- to 64-pin products

#### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 $\leq$ VDD $\leq$ 5.5 V, Vss = EVsso = 0 V)

| Parameter                   | Symbol | Conditions          |                                                |                                                                         |                  |                         | MIN. | TYP. | MAX. | Unit |
|-----------------------------|--------|---------------------|------------------------------------------------|-------------------------------------------------------------------------|------------------|-------------------------|------|------|------|------|
| Supply<br>current<br>Note 1 | IDD1   | Operat-<br>ing mode | HS (high-speed main)<br>mode Note 5            | fносо = 64 MHz,<br>fiн = 32 MHz <sup>Note 3</sup>                       | Basic operation  | V <sub>DD</sub> = 5.0 V |      | 2.4  |      | mA   |
|                             |        |                     |                                                |                                                                         |                  | VDD = 3.0 V             |      | 2.4  |      | -    |
|                             |        |                     |                                                | fносо = 32 MHz,<br>fiн = 32 MHz <sup>Note 3</sup>                       | Basic operation  | VDD = 5.0 V             |      | 2.1  |      |      |
|                             |        |                     |                                                |                                                                         |                  | VDD = 3.0 V             |      | 2.1  |      |      |
|                             |        |                     | HS (high-speed main)<br>mode <sup>Note 5</sup> | fносо = 64 MHz,<br>fiн = 32 MHz <sup>Note 3</sup>                       | Normal operation | VDD = 5.0 V             |      | 5.1  | 9.3  | mA   |
|                             |        |                     |                                                |                                                                         |                  | VDD = 3.0 V             |      | 5.1  | 9.3  |      |
|                             |        |                     |                                                | fносо = 32 MHz,<br>fiн = 32 MHz <sup>Note 3</sup>                       | Normal operation | VDD = 5.0 V             |      | 4.8  | 8.7  |      |
|                             |        |                     |                                                |                                                                         |                  | VDD = 3.0 V             |      | 4.8  | 8.7  |      |
|                             |        |                     |                                                | fносо = 48 MHz,<br>fiн = 24 MHz <sup>Note 3</sup>                       | Normal operation | VDD = 5.0 V             |      | 4.0  | 7.3  |      |
|                             |        |                     |                                                |                                                                         |                  | VDD = 3.0 V             |      | 4.0  | 7.3  |      |
|                             |        |                     |                                                | fносо = 24 MHz,<br>fiн = 24 MHz <sup>Note 3</sup>                       | Normal operation | VDD = 5.0 V             |      | 3.8  | 6.7  |      |
|                             |        |                     |                                                |                                                                         |                  | VDD = 3.0 V             |      | 3.8  | 6.7  |      |
|                             |        |                     |                                                | fносо = 16 MHz,<br>fiн = 16 MHz <sup>Note 3</sup>                       | Normal operation | VDD = 5.0 V             |      | 2.8  | 4.9  |      |
|                             |        |                     |                                                |                                                                         |                  | VDD = 3.0 V             |      | 2.8  | 4.9  |      |
|                             |        |                     | HS (high-speed main)<br>mode Note 5            | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> ,<br>V <sub>DD</sub> = 5.0 V | Normal operation | Square wave input       |      | 3.3  | 5.7  | μA   |
|                             |        |                     |                                                |                                                                         |                  | Resonator connection    |      | 3.4  | 5.8  |      |
|                             |        |                     |                                                | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> ,<br>V <sub>DD</sub> = 3.0 V | Normal operation | Square wave input       |      | 3.3  | 5.7  |      |
|                             |        |                     |                                                |                                                                         |                  | Resonator connection    |      | 3.4  | 5.8  |      |
|                             |        |                     |                                                | f <sub>MX</sub> = 10 MHz <sup>Note 2</sup> ,<br>V <sub>DD</sub> = 5.0 V | Normal operation | Square wave input       |      | 2.0  | 3.4  |      |
|                             |        |                     |                                                |                                                                         |                  | Resonator connection    |      | 2.1  | 3.5  |      |
|                             |        |                     |                                                | f <sub>MX</sub> = 10 MHz <sup>Note 2</sup> ,<br>V <sub>DD</sub> = 3.0 V | Normal operation | Square wave input       |      | 2.0  | 3.4  |      |
|                             |        |                     |                                                |                                                                         |                  | Resonator connection    |      | 2.1  | 3.5  |      |
|                             |        |                     | Subsystem clock<br>operation                   | fsub = 32.768 kHz <sup>Note 4</sup><br>TA = -40°C                       | Normal operation | Square wave input       |      | 4.7  | 6.1  |      |
|                             |        |                     |                                                |                                                                         |                  | Resonator connection    |      | 4.7  | 6.1  |      |
|                             |        |                     |                                                | fsub = 32.768 kHz <sup>Note 4</sup><br>TA = +25°C                       | Normal operation | Square wave input       |      | 4.7  | 6.1  |      |
|                             |        |                     |                                                |                                                                         |                  | Resonator connection    |      | 4.7  | 6.1  |      |
|                             |        |                     |                                                | fsuB = 32.768 kHz Note 4<br>TA = +50°C                                  | Normal operation | Square wave input       |      | 4.8  | 6.7  |      |
|                             |        |                     |                                                |                                                                         |                  | Resonator connection    |      | 4.8  | 6.7  |      |
|                             |        |                     |                                                | fsub = 32.768 kHz <sup>Note 4</sup><br>T <sub>A</sub> = +70°C           | Normal operation | Square wave input       |      | 4.8  | 7.5  |      |
|                             |        |                     |                                                |                                                                         |                  | Resonator connection    |      | 4.8  | 7.5  |      |
|                             |        |                     |                                                | fsub = 32.768 kHz <sup>Note 4</sup><br>TA = +85°C                       | Normal operation | Square wave input       |      | 5.4  | 8.9  |      |
|                             |        |                     |                                                |                                                                         |                  | Resonator connection    |      | 5.4  | 8.9  |      |
|                             |        |                     |                                                | fsub = 32.768 kHz <sup>Note 4</sup><br>TA = +105°C                      | Normal operation | Square wave input       |      | 7.2  | 21.0 |      |
|                             |        |                     |                                                |                                                                         |                  | Resonator connection    |      | 7.3  | 21.1 |      |

(Notes and Remarks are listed on the next page.)



- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
   Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 4.** When high-speed system clock and subsystem clock are stopped.
- **Note 5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 7.Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.<br/>HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ @1 MHz to 32 MHz
  - 2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz
- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fin: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C



#### RL78/G14

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 3.** When high-speed system clock and subsystem clock are stopped.
- **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.

Note 5.Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.<br/>HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @1 \text{ MHz}$  to 32 MHz

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{@}1 \text{ MHz}$  to 16 MHz

Remark 1. fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)

- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fill: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C



#### CSI mode connection diagram (during communication at different potential



- **Remark 5.** Rb[Ω]: Communication line (SCKp, SOp) pull-up resistance, Cb[F]: Communication line (SCKp, SOp) load capacitance, Vb[V]: Communication line voltage
- **Remark 6.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)
- Remark 7. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00))
- Remark 8. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.



R5F104BAAFP, R5F104BCAFP, R5F104BDAFP, R5F104BEAFP, R5F104BFAFP, R5F104BGAFP R5F104BADFP, R5F104BCDFP, R5F104BDDFP, R5F104BEDFP, R5F104BFDFP, R5F104BGDFP R5F104BAGFP, R5F104BCGFP, R5F104BDGFP, R5F104BEGFP, R5F104BFGFP, R5F104BGGFP





#### NOTE

Dimensions "%1" and "%2" do not include mold flash.
 Dimension "%3" does not include trim offset.

© 2012 Renesas Electronics Corporation. All rights reserved.

е

у

0.80

0.20

0.10



### R5F104PKAFB, R5F104PLAFB R5F104PKGFB, R5F104PLGFB





#### Notice 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits software or information 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product. 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics. 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics

products.

#### 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.

- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information.

# RENESAS

#### SALES OFFICES

## Renesas Electronics Corporation

http://www.renesas.com

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 **Renesas Electronics Europe Limited** Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +88-10-8235-1155, Fax: +88-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tei: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Non-case Lectronics nong roug Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +55-631-30200, Fax: +65-6213-0300 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207. Block B. Menara Amcorp. Amco Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141