



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| 2 0 0 0 0 0                |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 48KB (48K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 5.5K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-LQFP                                                                         |
| Supplier Device Package    | 48-LFQFP (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104gdgfb-v0 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1.5.5 44-pin products



**Note** Mounted on the 96 KB or more code flash memory products.



## 1.5.10 100-pin products





| Note | The flash library uses RAM in self-programming and rewriting of the data flash memory.                           |
|------|------------------------------------------------------------------------------------------------------------------|
|      | The target products and start address of the RAM areas used by the flash library are shown below.                |
|      | R5F104xJ (x = F, G, J, L, M, P): Start address F9F00H                                                            |
|      | For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family |
|      | (R20UT2944).                                                                                                     |



#### 2.1 **Absolute Maximum Ratings**

#### **Absolute Maximum Ratings**

| Absolute Maximum R     | atings       |                                                                                                                                                           |                                                                    | (1/2) |
|------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------|
| Parameter              | Symbols      | Conditions                                                                                                                                                | Ratings                                                            | Unit  |
| Supply voltage         | Vdd          |                                                                                                                                                           | -0.5 to +6.5                                                       | V     |
|                        | EVDD0, EVDD1 | EVDD0 = EVDD1                                                                                                                                             | -0.5 to +6.5                                                       | V     |
|                        | EVsso, EVss1 | EVsso = EVss1                                                                                                                                             | -0.5 to +0.3                                                       | V     |
| REGC pin input voltage | VIREGC       | REGC                                                                                                                                                      | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup> | V     |
| Input voltage          | VI1          | P00 to P06, P10 to P17, P30, P31,<br>P40 to P47, P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87, P100 to P102,<br>P110, P111, P120, P140 to P147       | -0.3 to EVDD0 +0.3<br>and -0.3 to VDD +0.3 Note 2                  | V     |
|                        | VI2          | P60 to P63 (N-ch open-drain)                                                                                                                              | -0.3 to +6.5                                                       | V     |
|                        | Vı3          | P20 to P27, P121 to P124, P137,<br>P150 to P156, EXCLK, EXCLKS, RESET                                                                                     | -0.3 to VDD +0.3 Note 2                                            | V     |
| Output voltage         | Vo1          | P00 to P06, P10 to P17, P30, P31,<br>P40 to P47, P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87, P100 to P102,<br>P110, P111, P120, P130, P140 to P147 | -0.3 to EVDD0 +0.3<br>and -0.3 to VDD +0.3 Note 2                  | V     |
|                        | V02          | P20 to P27, P150 to P156                                                                                                                                  | -0.3 to VDD +0.3 Note 2                                            | V     |
| Analog input voltage   | VAI1         | ANI16 to ANI20                                                                                                                                            | -0.3 to EVDD0 +0.3<br>and -0.3 to AVREF(+) +0.3 Notes 2, 3         | V     |
|                        | VAI2         | ANI0 to ANI14                                                                                                                                             | -0.3 to VDD +0.3<br>and -0.3 to AVREF(+) +0.3 Notes 2, 3           | V     |

Note 1. Connect the REGC pin to Vss via a capacitor (0.47 to 1 µF). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.

Note 2. Must be 6.5 V or lower.

Note 3. Do not exceed AVREF (+) + 0.3 V in case of A/D conversion target pin.

- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- Remark 1. Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

Remark 2. AVREF (+): + side reference voltage of the A/D converter.

Remark 3. Vss: Reference voltage



| Items                                 | Symbol | Conditions                                                                                                                                                                  |                                                              | MIN. | TYP. | MAX.           | Unit |
|---------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------|------|----------------|------|
| Output current, low <sup>Note 1</sup> | IOL1   | Per pin for P00 to P06,<br>P10 to P17, P30, P31,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147 |                                                              |      |      | 20.0<br>Note 2 | mA   |
|                                       |        | Per pin for P60 to P63                                                                                                                                                      |                                                              |      |      | 15.0<br>Note 2 | mA   |
|                                       |        | Total of P00 to P04, P40 to P47,                                                                                                                                            | $4.0~V \leq EV_{DD0} \leq 5.5~V$                             |      |      | 70.0           | mA   |
|                                       |        | P102, P120, P130, P140 to P145                                                                                                                                              | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$  |      |      | 15.0           | mA   |
|                                       |        | (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                                   | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$   |      |      | 9.0            | mA   |
|                                       |        |                                                                                                                                                                             | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$   |      |      | 4.5            | mA   |
|                                       |        | Total of P05, P06, P10 to P17,                                                                                                                                              | $4.0~\text{V} \leq EV_{\text{DD0}} \leq 5.5~\text{V}$        |      |      | 80.0           | mA   |
|                                       |        | P30, P31, P50 to P57,                                                                                                                                                       | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 4.0 \text{ V}$ |      |      | 35.0           | mA   |
|                                       |        | P60 to P67, P70 to P77,<br>P80 to P87, P100, P101, P110,                                                                                                                    | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 2.7 \text{ V}$ |      |      | 20.0           | mA   |
|                                       |        | P111, P146, P147<br>(When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                               | 1.6 V ≤ EVDD0 < 1.8 V                                        |      |      | 10.0           | mA   |
|                                       |        | Total of all pins (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                 |                                                              |      |      | 150.0          | mA   |
|                                       | IOL2   | Per pin for P20 to P27,<br>P150 to P156                                                                                                                                     |                                                              |      |      | 0.4<br>Note 2  | mA   |
|                                       |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                   | $1.6 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$           |      |      | 5.0            | mA   |

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/5)

**Note 1.** Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1, and Vss pins.

Note 2. Do not exceed the total current value.

Note 3. Specification under conditions where the duty factor ≤ 70%. The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

- Total output current of pins = (IoL × 0.7)/(n × 0.01)
- <Example> Where n = 80% and IoL = 10.0 mA
  - Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor.

A current higher than the absolute maximum rating must not flow into one pin.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



### UART mode connection diagram (during communication at same potential)



#### UART mode bit width (during communication at same potential) (reference)



Remark 1. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14)

Remark 2. fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))



| Description      | 0                       |           | 0                                                              |              |                              |              |                             | 1)((),       |                               | Unit |
|------------------|-------------------------|-----------|----------------------------------------------------------------|--------------|------------------------------|--------------|-----------------------------|--------------|-------------------------------|------|
| Parameter Syn    | Symbol                  |           | Conditions                                                     |              | HS (high-speed main)<br>mode |              | LS (low-speed main)<br>mode |              | LV (low-voltage main)<br>mode |      |
|                  |                         |           |                                                                | MIN.         | MAX.                         | MIN.         | MAX.                        | MIN.         | MAX.                          |      |
| SSI00 setup time | o setup time tSSIK DAPm | DAPmn = 0 | $2.7~V \leq EV_{DD0} \leq 5.5~V$                               | 120          |                              | 120          |                             | 120          |                               | ns   |
|                  |                         |           | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 200          |                              | 200          |                             | 200          |                               | ns   |
|                  |                         |           | $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 400          |                              | 400          |                             | 400          |                               | ns   |
|                  |                         |           | $1.6~V \leq EV_{DD0} \leq 5.5~V$                               | —            |                              | 400          |                             | 400          |                               | ns   |
|                  |                         | DAPmn = 1 | $2.7~V \leq EV_{DD0} \leq 5.5~V$                               | 1/fмск + 120 |                              | 1/fмск + 120 |                             | 1/fмск + 120 |                               | ns   |
|                  |                         |           | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 1/fмск + 200 |                              | 1/fмск + 200 |                             | 1/fмск + 200 |                               | ns   |
|                  |                         |           | $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 1/fмск + 400 |                              | 1/fмск + 400 |                             | 1/fмск + 400 |                               | ns   |
|                  |                         |           | $1.6~V \leq EV_{DD0} \leq 5.5~V$                               | —            |                              | 1/fмск + 400 |                             | 1/fмск + 400 |                               | ns   |
| SSI00 hold time  | tĸssi                   | DAPmn = 0 | $2.7~V \leq EV_{DD0} \leq 5.5~V$                               | 1/fмск + 120 |                              | 1/fмск + 120 |                             | 1/fмск + 120 |                               | ns   |
|                  |                         |           | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 1/fмск + 200 |                              | 1/fмск + 200 |                             | 1/fмск + 200 |                               | ns   |
|                  |                         |           | $1.7~V \leq EV_{DD0} \leq 5.5~V$                               | 1/fмск + 400 |                              | 1/fмск + 400 |                             | 1/fмск + 400 |                               | ns   |
|                  |                         |           | $1.6~V \leq EV_{DD0} \leq 5.5~V$                               | —            |                              | 1/fмск + 400 |                             | 1/fмск + 400 |                               | ns   |
|                  |                         | DAPmn = 1 | $2.7~V \leq EV_{DD0} \leq 5.5~V$                               | 120          |                              | 120          |                             | 120          |                               | ns   |
|                  |                         |           | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 200          |                              | 200          |                             | 200          |                               | ns   |
|                  |                         |           | $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 400          |                              | 400          |                             | 400          |                               | ns   |
|                  |                         |           | 1.6 V ≤ EVDD0 ≤ 5.5 V                                          | —            |                              | 400          |                             | 400          |                               | ns   |

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

**Remark** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM number (g = 3, 5)

#### CSI mode connection diagram (during communication at same potential)



CSI mode connection diagram (during communication at same potential) (Slave Transmission of slave select input function (CSI00))



**Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31) **Remark 2.** m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)



- **Note 4.** This value as an example is calculated when the conditions described in the "Conditions" column are met.
- Refer to **Note 3** above to calculate the maximum transfer rate under conditions of the customer.
- Note 5. Use it with  $EV_{DD0} \ge V_b$ .
- **Note 6.** The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.8 V  $\leq$  EVDD0 < 3.3 V and 1.6 V  $\leq$  Vb  $\leq$  2.0 V

Maximum transfer rate

sfer rate = 
$$\frac{}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$

1

Baud rate error (theoretical value) =

$$\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 100 [\%]$$

$$(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides

- **Note 7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 6** above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(**Remarks** are listed on the next page.)



#### UART mode connection diagram (during communication at different potential)



#### UART mode bit width (during communication at different potential) (reference)





**Remark 1.**  $Rb[\Omega]$ : Communication line (TxDq) pull-up resistance,

Cb[F]: Communication line (TxDq) load capacitance, Vb[V]: Communication line voltage

**Remark 2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14)

Remark 3. fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))

**Remark 4.** UART2 cannot communicate at different potential when bit 1 (PIOR01) of peripheral I/O redirection register 0 (PIOR0) is 1.



(4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI0, ANI2 to ANI14, ANI16 to ANI20

(TA = -40 to +85°C, 2.4 V  $\leq$  VDD  $\leq$  5.5 V, 1.6 V  $\leq$  EVDD = EVDD1  $\leq$  VDD, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VBGR <sup>Note 3</sup>, Reference voltage (-) = AVREFM = 0 V <sup>Note 4</sup>, HS (high-speed main) mode)

| Parameter                           | Symbol | Conditions       |                                | MIN. | TYP. MAX. |             | Unit  |
|-------------------------------------|--------|------------------|--------------------------------|------|-----------|-------------|-------|
| Resolution                          | RES    |                  |                                |      | 8         |             | bit   |
| Conversion time                     | tCONV  | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17   |           | 39          | μs    |
| Zero-scale error Notes 1, 2         | Ezs    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |           | ±0.60       | % FSR |
| Integral linearity error Note 1     | ILE    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |           | ±2.0        | LSB   |
| Differential linearity error Note 1 | DLE    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |           | ±1.0        | LSB   |
| Analog input voltage                | VAIN   |                  | ·                              | 0    |           | VBGR Note 3 | V     |

**Note 1.** Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (% FSR) to the full-scale value.

Note 3. Refer to 2.6.2 Temperature sensor characteristics/internal reference voltage characteristic.

Note 4. When reference voltage (-) = Vss, the MAX. values are as follows.

Zero-scale error:Add ±0.35%FSR to the MAX. value when reference voltage (-) = AVREFM.Integral linearity error:Add ±0.5 LSB to the MAX. value when reference voltage (-) = AVREFM.Differential linearity error:Add ±0.2 LSB to the MAX. value when reference voltage (-) = AVREFM.



## 2.6.4 Comparator

| Parameter                                     | Symbol | Со                                                    | nditions                                  | MIN. | TYP.     | MAX.        | Unit |
|-----------------------------------------------|--------|-------------------------------------------------------|-------------------------------------------|------|----------|-------------|------|
| Input voltage range                           | lvref  |                                                       |                                           |      |          | EVDD0 - 1.4 | V    |
|                                               | lvcmp  |                                                       |                                           | -0.3 |          | EVDD0 + 0.3 | V    |
| Output delay                                  | td     | V <sub>DD</sub> = 3.0 V<br>Input slew rate > 50 mV/µs | Comparator high-speed mode, standard mode |      |          | 1.2         | μs   |
|                                               |        |                                                       | Comparator high-speed mode, window mode   |      |          | 2.0         | μs   |
|                                               |        |                                                       | Comparator low-speed mode, standard mode  |      | 3.0      | 5.0         | μs   |
| High-electric-potential<br>reference voltage  | VTW+   | Comparator high-speed mode                            | e, window mode                            |      | 0.76 Vdd |             | V    |
| Low-electric-potential ref-<br>erence voltage | VTW-   | Comparator high-speed mode                            | e, window mode                            |      | 0.24 VDD |             | V    |
| Operation stabilization wait time             | tсмр   |                                                       |                                           | 100  |          |             | μs   |
| Internal reference voltage<br>Note            | VBGR   | 2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (r                  | nigh-speed main) mode                     | 1.38 | 1.45     | 1.50        | V    |

Note Not usable in LS (low-speed main) mode, LV (low-voltage main) mode, sub-clock operation, or STOP mode.

## 2.6.5 POR circuit characteristics

#### (TA = -40 to +85°C, Vss = 0 V)

| Parameter                     | Symbol | Conditions                              | MIN. | TYP. | MAX. | Unit |
|-------------------------------|--------|-----------------------------------------|------|------|------|------|
| Power on/down reset threshold | VPOR   | Voltage threshold on VDD rising         | 1.47 | 1.51 | 1.55 | V    |
|                               | VPDR   | Voltage threshold on VDD falling Note 1 | 1.46 | 1.50 | 1.54 | V    |
| Minimum pulse width Note 2    | TPW    |                                         | 300  |      |      | μs   |

**Note 1.** However, when the operating voltage falls while the LVD is off, enter STOP mode, or enable the reset status using the external reset pin before the voltage falls below the operating voltage range shown in 2.4 AC Characteristics.

Note 2. Minimum time required for a POR reset when VDD exceeds below VPDR. This is also the minimum time required for a POR reset from when VDD exceeds below 0.7 V to when VDD exceeds VPDR while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).





## 3.1 Absolute Maximum Ratings

#### Absolute Maximum Ratings

|                        |              | 0 199                                 |                                         | (172) |
|------------------------|--------------|---------------------------------------|-----------------------------------------|-------|
| Parameter              | Symbols      | Conditions                            | Ratings                                 | Unit  |
| Supply voltage         | Vdd          |                                       | -0.5 to +6.5                            | V     |
|                        | EVDD0, EVDD1 | EVDD0 = EVDD1                         | -0.5 to +6.5                            | V     |
|                        | EVsso, EVss1 | EVsso = EVss1                         | -0.5 to +0.3                            | V     |
| REGC pin input voltage | VIREGC       | REGC                                  | -0.3 to +2.8                            | V     |
|                        |              |                                       | and -0.3 to V <sub>DD</sub> +0.3 Note 1 |       |
| Input voltage          | VI1          | P00 to P06, P10 to P17, P30, P31,     | -0.3 to EVDD0 +0.3                      | V     |
|                        |              | P40 to P47, P50 to P57, P64 to P67,   | and -0.3 to VDD +0.3 Note 2             |       |
|                        |              | P70 to P77, P80 to P87, P100 to P102, |                                         |       |
|                        |              | P110, P111, P120, P140 to P147        |                                         |       |
|                        | VI2          | P60 to P63 (N-ch open-drain)          | -0.3 to +6.5                            | V     |
|                        | Vı3          | P20 to P27, P121 to P124, P137,       | -0.3 to V <sub>DD</sub> +0.3 Note 2     | V     |
|                        |              | P150 to P156, EXCLK, EXCLKS, RESET    |                                         |       |
| Output voltage         | V01          | P00 to P06, P10 to P17, P30, P31,     | -0.3 to EVDD0 +0.3                      | V     |
|                        |              | P40 to P47, P50 to P57, P60 to P67,   | and -0.3 to VDD +0.3 Note 2             |       |
|                        |              | P70 to P77, P80 to P87, P100 to P102, |                                         |       |
|                        |              | P110, P111, P120, P130, P140 to P147  |                                         |       |
|                        | V02          | P20 to P27, P150 to P156              | -0.3 to VDD +0.3 Note 2                 | V     |
| Analog input voltage   | VAI1         | ANI16 to ANI20                        | -0.3 to EVDD0 +0.3                      | V     |
|                        |              |                                       | and -0.3 to AVREF(+) +0.3 Notes 2, 3    | v     |
|                        | VAI2         | ANI0 to ANI14                         | -0.3 to VDD +0.3                        | V     |
|                        |              |                                       | and -0.3 to AVREF(+) +0.3 Notes 2, 3    | v     |

Note 1. Connect the REGC pin to Vss via a capacitor (0.47 to 1 μF). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.

Note 2. Must be 6.5 V or lower.

**Note 3.** Do not exceed AVREF (+) + 0.3 V in case of A/D conversion target pin.

- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- Remark 1. Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

**Remark 2.** AVREF (+): + side reference voltage of the A/D converter.

Remark 3. Vss: Reference voltage



(1/2)

## 3.3 DC Characteristics

## 3.3.1 Pin characteristics

#### $(TA = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le EVDD0 = EVDD1 \le VDD \le 5.5 \text{ V}, \text{ VSS} = EVSS0 = EVSS1 = 0 \text{ V})$

| Items                       | Symbol                                                                                                                                                                                                                            | Conditions                                                   |                                                              | MIN. | TYP.           | MAX.           | Unit |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|------|----------------|----------------|------|
| Output current, high Note 1 | IOH1         Per pin for P00 to P06,         2.4           P10 to P17, P30, P31,         P40 to P47, P50 to P57,         P64 to P67, P70 to P77,           P80 to P87, P100 to P102, P110,         P111, P120, P130, P140 to P147 | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ |                                                              |      | -3.0<br>Note 2 | mA             |      |
|                             |                                                                                                                                                                                                                                   | P102, P120, P130, P140 to P145                               | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ |      |                | -30.0          | mA   |
|                             |                                                                                                                                                                                                                                   |                                                              | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 4.0 \text{ V}$ |      |                | -10.0          | mA   |
|                             |                                                                                                                                                                                                                                   |                                                              | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$   |      |                | -5.0           | mA   |
|                             |                                                                                                                                                                                                                                   | Total of P05, P06, P10 to P17,                               | $4.0~V \le EV_{DD0} \le 5.5~V$                               |      |                | -30.0          | mA   |
|                             |                                                                                                                                                                                                                                   | P30, P31, P50 to P57,                                        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 4.0 \text{ V}$ |      |                | -19.0          | mA   |
|                             | P80 to P87, P100, P101, P110,<br>P111, P146, P147<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                                         | 2.4 V ≤ EVDD0 < 2.7 V                                        |                                                              |      | -10.0          | mA             |      |
|                             |                                                                                                                                                                                                                                   |                                                              | $2.4 \text{ V} \leq \text{EVDD0} \leq 5.5 \text{ V}$         |      |                | -60.0          | mA   |
|                             | Іон2                                                                                                                                                                                                                              | Per pin for P20 to P27,<br>P150 to P156                      | $2.4 \text{ V} \le \text{VDD} \le 5.5 \text{ V}$             |      |                | -0.1<br>Note 2 | mA   |
|                             |                                                                                                                                                                                                                                   | Total of all pins (When duty $\leq$ 70% <sup>Note 3</sup> )  | $2.4~V \le V \text{DD} \le 5.5~V$                            |      |                | -1.5           | mA   |

Note 1. Value of current at which the device operation is guaranteed even if the current flows from the EVDD0, EVDD1, VDD pins to an output pin.

Note 2. Do not exceed the total current value.

**Note 3.** Specification under conditions where the duty factor  $\leq$  70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

- Total output current of pins = (IOH × 0.7)/(n × 0.01)
- <Example> Where n = 80% and IOH = -10.0 mA Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

Caution P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 do not output high level in N-ch open-drain mode.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- Note 1. Total current flowing into VDD and EVDD0, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0 or Vss, EVss0. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. During HALT instruction execution by flash memory.
- **Note 3.** When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 4. When high-speed system clock and subsystem clock are stopped.
- **Note 5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 7.Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.<br/>HS (high-speed main) mode:  $2.7 \text{ V} \le \text{VDD} \le 5.5 \text{ V}$ @1 MHz to 32 MHz
  - 2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz
- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fill: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C



## 3.5.2 Serial interface IICA

#### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                            | Symbol       | Conditions                  | HS     | HS (high-speed main) mode |      |      | Unit |
|--------------------------------------|--------------|-----------------------------|--------|---------------------------|------|------|------|
|                                      |              |                             | Standa | rd mode                   | Fast | mode |      |
|                                      |              |                             | MIN.   | MAX.                      | MIN. | MAX. |      |
| SCLA0 clock frequency                | fscL         | Fast mode: fcLk ≥ 3.5 MHz   | —      | —                         | 0    | 400  | kHz  |
|                                      |              | Standard mode: fcLK ≥ 1 MHz | 0      | 100                       | —    | —    | kHz  |
| Setup time of restart condition      | tsu: STA     |                             | 4.7    |                           | 0.6  |      | μs   |
| Hold time Note 1                     | thd: STA     |                             | 4.0    |                           | 0.6  |      | μs   |
| Hold time when SCLA0 = "L"           | t∟ow         |                             | 4.7    |                           | 1.3  |      | μs   |
| Hold time when SCLA0 = "H"           | tніgн        |                             | 4.0    |                           | 0.6  |      | μs   |
| Data setup time (reception)          | tsu: dat     |                             | 250    |                           | 100  |      | ns   |
| Data hold time (transmission) Note 2 | thd: dat     |                             | 0      | 3.45                      | 0    | 0.9  | μs   |
| Setup time of stop condition         | tsu: sto     |                             | 4.0    |                           | 0.6  |      | μs   |
| Bus-free time                        | <b>t</b> BUF |                             | 4.7    |                           | 1.3  |      | μs   |

Note 1. The first clock pulse is generated after this period when the start/restart condition is detected.

Note 2. The maximum value (MAX.) of the DE DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

Caution The values in the above table are applied even when bit 2 (PIOR02) in the peripheral I/O redirection register 0 (PIOR0) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.

**Remark** The maximum value of C<sub>b</sub> (communication line capacitance) and the value of R<sub>b</sub> (communication line pull-up resistor) at that time in each mode are as follows.

Standard mode: $C_b = 400 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ Fast mode: $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 

#### **IICA** serial transfer timing



**Remark** n = 0, 1



## 3.6.2 Temperature sensor characteristics/internal reference voltage characteristic

| Parameter                         | Symbol  | Conditions                                         | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|---------|----------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | VTMPS25 | Setting ADS register = 80H, T <sub>A</sub> = +25°C |      | 1.05 |      | V     |
| Internal reference voltage        | Vbgr    | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | V     |
| Temperature coefficient           | FVTMPS  | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp    |                                                    | 5    |      |      | μs    |

(TA = -40 to +105°C, 2.4 V  $\leq$  VDD  $\leq$  5.5 V, Vss = EVsso = EVss1 = 0 V, HS (high-speed main) mode)

## 3.6.3 D/A converter characteristics

#### (TA = -40 to +105°C, 2.4 V $\leq$ EVsso = EVss1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVsso = EVss1 = 0 V)

| Parameter     | Symbol | Conditions           |                                     | MIN. | TYP. | MAX. | Unit |
|---------------|--------|----------------------|-------------------------------------|------|------|------|------|
| Resolution    | RES    |                      |                                     |      |      | 8    | bit  |
| Overall error | AINL   | Rload = 4 M $\Omega$ | $2.4~V \leq V_{DD} \leq 5.5~V$      |      |      | ±2.5 | LSB  |
|               |        | Rload = 8 MΩ         | $2.4~V \leq V \text{DD} \leq 5.5~V$ |      |      | ±2.5 | LSB  |
| Settling time | tset   | Cload = 20 pF        | $2.7~V \leq V\text{DD} \leq 5.5~V$  |      |      | 3    | μs   |
|               |        |                      | $2.4~V \leq V_{DD} < 2.7~V$         |      |      | 6    | μs   |



## 4.5 44-pin products

R5F104FAAFP, R5F104FCAFP, R5F104FDAFP, R5F104FEAFP, R5F104FFAFP, R5F104FGAFP, R5F104FHAFP, R5F104FJAFP

R5F104FADFP, R5F104FCDFP, R5F104FDDFP, R5F104FEDFP, R5F104FFDFP, R5F104FGDFP, R5F104FHDFP, R5F104FJDFP

R5F104FAGFP, R5F104FCGFP, R5F104FDGFP, R5F104FEGFP, R5F104FFGFP, R5F104FGGFP, R5F104FJGFP

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP44-10x10-0.80 | PLQP0044GC-A | P44GB-80-UES-2 | 0.36            |



#### ΝΟΤΕ

Each lead centerline is located within 0.20 mm of its true position at maximum material condition.

©2012 Renesas Electronics Corporation. All rights reserved.

0.10

1.00

1.00

у

ZD

ZE



## 4.7 52-pin products

R5F104JCAFA, R5F104JDAFA, R5F104JEAFA, R5F104JFAFA, R5F104JGAFA, R5F104JHAFA, R5F104JJAFA R5F104JCDFA, R5F104JDDFA, R5F104JEDFA, R5F104JFDFA, R5F104JGDFA, R5F104JHDFA, R5F104JJDFA R5F104JCGFA, R5F104JDGFA, R5F104JEGFA, R5F104JFGFA, R5F104JGGFA, R5F104JHGFA, R5F104JJGFA

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP52-10x10-0.65 | PLQP0052JA-A | P52GB-65-GBS-1 | 0.3             |



© 2012 Renesas Electronics Corporation. All rights reserved.



R5F104PFAFA, R5F104PGAFA, R5F104PHAFA, R5F104PJAFA R5F104PFDFA, R5F104PGDFA, R5F104PHDFA, R5F104PJDFA R5F104PFGFA, R5F104PGGFA, R5F104PHGFA, R5F104PJGFA R5F104PKAFA, R5F104PLAFA R5F104PKGFA, R5F104PLGFA

| JEITA Package Code   | RENESAS Code | Previous Code   | MASS (TYP.) [g] |
|----------------------|--------------|-----------------|-----------------|
| P-LQFP100-14x20-0.65 | PLQP0100JC-A | P100GF-65-GBN-1 | 0.92            |



O 2012 Renesas Electronics Corporation. All rights reserved.

ZD

ZE

0.575

0.825



#### NOTES FOR CMOS DEVICES

- (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN).
- (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.
- (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.
- (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.
- (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.
- (6) INPUT OF SIGNAL DURING POWER OFF STATE : Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.