

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| - · · ·                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Details                    |                                                                                 |
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 64KB (64K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 5.5K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-LQFP                                                                         |
| Supplier Device Package    | 48-LFQFP (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104gedfb-50 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **1.3.3 36-pin products**

• 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch)



|   | Α                                                                | В                                                               | С                                                   | D                                            | E                                     | F                                    |   |
|---|------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------|---------------------------------------|--------------------------------------|---|
| 6 | P60/SCLA0                                                        | VDD                                                             | P121/X1                                             | P122/X2/EXCLK                                | P137/INTP0                            | P40/TOOL0                            | 6 |
| 5 | P62/SSI00                                                        | P61/SDAA0                                                       | Vss                                                 | REGC                                         | RESET                                 | P120/ANI19/<br>VCOUT0 Note           | 5 |
| 4 | P72/SO21                                                         | P71/SI21/<br>SDA21                                              | P14/RxD2/SI20/<br>SDA20/TRDIOD0/<br>(SCLA0)         | P31/TI03/TO03/<br>INTP4/PCLBUZ0/<br>(TRJIO0) | P00/TI00/TxD1/<br>TRGCLKA/<br>(TRJO0) | P01/TO00/<br>RxD1/TRGCLKB/<br>TRJIO0 | 4 |
| 3 | P50/INTP1/<br>SI00/RxD0/<br>TOOLRxD/<br>SDA00/TRGIOA/<br>(TRJO0) | P70/SCK21/<br>SCL21                                             | P15/PCLBUZ1/<br>SCK20/SCL20/<br>TRDIOB0/<br>(SDAA0) | P22/ANI2/<br>ANO0 Note                       | P20/ANI0/<br>AVREFP                   | P21/ANI1/<br>AVREFM                  | 3 |
| 2 | P30/INTP3/<br>SCK00/SCL00/<br>TRJO0                              | P16/TI01/TO01/<br>INTP5/TRDIOC0/<br>IVREF0 Note/<br>(RXD0)      | P12/SO11/<br>TRDIOB1/<br>IVREF1 Note                | P11/SI11/<br>SDA11/<br>TRDIOC1               | P24/ANI4                              | P23/ANI3/<br>ANO1 <sup>Note</sup>    | 2 |
| 1 | P51/INTP2/<br>SO00/TxD0/<br>TOOLTxD/<br>TRGIOB                   | P17/TI02/TO02/<br>TRDIOA0/<br>TRDCLK/<br>IVCMP0 Note/<br>(TXD0) | P13/TxD2/<br>SO20/TRDIOA1/<br>IVCMP1 Note           | P10/SCK11/<br>SCL11/<br>TRDIOD1              | P147/ANI18/<br>VCOUT1 Note            | P25/ANI5                             | 1 |
| • | Δ                                                                | R                                                               | C.                                                  | n                                            | F                                     | F                                    |   |

**Note** Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

## 1.3.4 40-pin products

• 40-pin plastic HWQFN (6 × 6 mm, 0.5 mm pitch)



Note Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

Remark 3. It is recommended to connect an exposed die pad to Vss.

## **1.3.6 48-pin products**

• 48-pin plastic LFQFP (7 × 7 mm, 0.5 mm pitch) P01/T000/RxD1/TRGCLKB/TRJI00 P00/T100/TxD1/TRGCLKA/(TRJO0) P140/PCLBUZ0/INTP6 P22/ANI2/ANO0 Note 1 P23/ANI3/ANO1 Note P21/ANI1/AVREFM P24/ANI4 P130 36 35 34 33 32 31 30 29 28 27 26 25 120/ANI19/VCOUT0 Note 1 24 P147/ANI18/VCOUT1 Note 1 P41/(TRJIO0) 23 38 P146 P40/TOOL0 O 22 39 P10/SCK11/SCL11/TRDIOD1 RESET 40 21 P11/SI11/SDA11/TRDIOC1/(RxD0\_1) Note 2 P124/XT2/EXCLKS 20 41 P12/SO11/TRDIOB1/IVREF1 Note 1 /(TxD0\_1) Note 2 P123/XT1 42 RL78/G14 19 P13/TxD2/SO20/TRDIOA1/IVCMP1 Note 1 (Top View) P137/INTP0 18 43 P122/X2/EXCLK O 17 44 P15/PCLBUZ1/SCK20/SCL20/TRDIOB0/(SDAA0) P121/X1 16  $\circ$ 45 P16/TI01/TO01/INTP5/TRDIOC0/IVREF0 Note 1/(RXD0) REGC 0 46 15 P17/TI02/TO02/TRDIOA0/TRDCLK/IVCMP0 Note 1/(TXD0) **-**○ Vss 47 14 P51/INTP2/SO00/TxD0/TOOLTxD/TRGIOB  $V_{DD}$  $\bigcirc$ 48 13 P50/INTP1/SI00/RxD0/TOOLRxD/SDA00/TRGIOA/(TRJO0 8 9 10 11 12 P60/SCLA0 P61/SDAA0 P62/SS100 P74/KR4/INTP8/SI01/SDA01 P30/INTP3/RTC1HZ/SCK00/SCL00/TRJO0 P31/TI03/T003/INTP4/(PCLBUZ0)/(TRJI00) P72/KR2/S021 P75/KR5/INTP9/SCK01/SCL01 P73/KR3/S001 P71/KR1/SI21/SDA21 P70/KR0/SCK21/SCL21

- **Note 1.** Mounted on the 96 KB or more code flash memory products.
- Note 2. Mounted on the 384 KB or more code flash memory products.
- Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).
- Remark 1. For pin identification, see 1.4 Pin Identification.
- Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

## 1.5.8 64-pin products



**Note** Mounted on the 96 KB or more code flash memory products.

[30-pin, 32-pin, 36-pin, 40-pin products (code flash memory 96 KB to 256 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

|                        |                                                                    | 30-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 32-pin                     | 36-pin                   | 40-pin                                                                                 |  |  |  |
|------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------|----------------------------------------------------------------------------------------|--|--|--|
| ı                      | Item                                                               | R5F104Ax<br>(x = F, G)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R5F104Bx $(x = F, G)$      | R5F104Cx<br>(x = F, G)   | R5F104Ex<br>(x = F to H)                                                               |  |  |  |
| Code flash mem         | nory (KB)                                                          | 96 to 128                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 96 to 128                  | 96 to 128                | 96 to 192                                                                              |  |  |  |
| Data flash memory (KB) |                                                                    | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 8                          | 8                        | 8                                                                                      |  |  |  |
| RAM (KB)               |                                                                    | 12 to 16 Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 12 to 16 Note              | 12 to 16 Note            | 12 to 20 Note                                                                          |  |  |  |
| Address space          |                                                                    | 1 MB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                            |                          |                                                                                        |  |  |  |
| Main system<br>clock   | High-speed system clock  High-speed on-chip oscillator clock (fiн) | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK) HS (high-speed main) mode: 1 to 20 MHz (VDD = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V)  HS (high-speed main) mode: 1 to 32 MHz (VDD = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V) |                            |                          |                                                                                        |  |  |  |
| Subsystem cloc         | k                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _                          |                          | XT1 (crystal) oscillation,<br>external subsystem<br>clock input (EXCLKS)<br>32.768 kHz |  |  |  |
| Low-speed on-c         | chip oscillator clock                                              | 15 kHz (TYP.): V <sub>DD</sub> = 1.6 to 5.5 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                            |                          |                                                                                        |  |  |  |
| General-purpose        | e register                                                         | 8 bits × 32 registers (8 bits × 8 registers × 4 banks)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                            |                          |                                                                                        |  |  |  |
| Minimum instruc        | ction execution time                                               | 0.03125 μs (High-speed on-chip oscillator clock: fiн = 32 MHz operation)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                            |                          |                                                                                        |  |  |  |
|                        |                                                                    | 0.05 μs (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                            |                          |                                                                                        |  |  |  |
|                        |                                                                    | — 30.5 μs (Subsystem clock: fsub = 32.768 kHz operation)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                            |                          |                                                                                        |  |  |  |
| Instruction set        |                                                                    | Multiplication and Accur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                            | + 32 bits)               | ,                                                                                      |  |  |  |
| I/O port               | Total                                                              | 26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 28                         | 32                       | 36                                                                                     |  |  |  |
|                        | CMOS I/O                                                           | 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 22                         | 26                       | 28                                                                                     |  |  |  |
|                        | CMOS input                                                         | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3                          | 3                        | 5                                                                                      |  |  |  |
|                        | CMOS output                                                        | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _                          | _                        | _                                                                                      |  |  |  |
|                        | N-ch open-drain I/O (6<br>V tolerance)                             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3                          | 3                        | 3                                                                                      |  |  |  |
| Timer                  | 16-bit timer                                                       | 8 channels<br>(TAU: 4 channels, Timer F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RJ: 1 channel, Timer RD: 2 | channels, Timer RG: 1 cl | hannel)                                                                                |  |  |  |
|                        | Watchdog timer                                                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                            |                          |                                                                                        |  |  |  |
|                        | Real-time clock (RTC)                                              | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                            |                          |                                                                                        |  |  |  |
|                        | 12-bit interval timer                                              | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                            |                          |                                                                                        |  |  |  |
|                        | Timer output                                                       | Timer outputs: 13 channe PWM outputs: 9 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                            |                          |                                                                                        |  |  |  |
|                        | RTC output                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _                          |                          | 1 • 1 Hz (subsystem clock: fsub = 32.768 kHz)                                          |  |  |  |

(Note is listed on the next page.)

## **Absolute Maximum Ratings**

(2/2)

| Parameter              | Symbols |                   | Conditions                                                                                                                                       | Ratings     | Unit |
|------------------------|---------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Output current, high   | Іон1    | Per pin           | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 | -40         | mA   |
|                        |         | Total of all pins | P00 to P04, P40 to P47, P102, P120, P130, P140 to P145                                                                                           | -70         | mA   |
|                        |         | -170 mA           | P05, P06, P10 to P17, P30, P31, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100, P101, P110, P111, P146, P147                               | -100        | mA   |
|                        | Іон2    | Per pin           | P20 to P27, P150 to P156                                                                                                                         | -0.5        | mA   |
|                        |         | Total of all pins |                                                                                                                                                  | -2          | mA   |
| Output current, low    | lOL1    | Per pin           | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 | 40          | mA   |
|                        |         |                   | P00 to P04, P40 to P47, P102, P120, P130, P140 to P145                                                                                           | 70          | mA   |
|                        |         | 170 mA            | P05, P06, P10 to P17, P30, P31, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P100, P101, P110, P111, P146, P147                               | 100         | mA   |
|                        | lol2    | Per pin           | P20 to P27, P150 to P156                                                                                                                         | 1           | mA   |
|                        |         | Total of all pins |                                                                                                                                                  | 5           | mA   |
| Operating ambient tem- | TA      | In normal c       | operation mode                                                                                                                                   | -40 to +85  | °C   |
| perature               |         | In flash me       | emory programming mode                                                                                                                           |             |      |
| Storage temperature    | Tstg    |                   |                                                                                                                                                  | -65 to +150 | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 3. When high-speed system clock and subsystem clock are stopped.
- **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 32 MHz

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz}$  to 16 MHz

LS (low-speed main) mode: 1.8 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 4 MHz

- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
  Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.)
  Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

- Note 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator).

  The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation.
- Note 6. Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
- Note 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
- Note 8. Current flowing during programming of the data flash.
- Note 9. Current flowing during self-programming.
- Note 10. For shift time to the SNOOZE mode, see 23.3.3 SNOOZE mode in the RL78/G14 User's Manual.
- **Note 11.** Current flowing only to the D/A converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IDAC when the D/A converter operates in an operation mode or the HALT mode.
- Note 12. Current flowing only to the comparator circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2, or IDD3 and ICMP when the comparator circuit is in operation.
- Note 13. A comparator and D/A converter are provided in products with 96 KB or more code flash memory.
- Remark 1. fil: Low-speed on-chip oscillator clock frequency
- Remark 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 3. fclk: CPU/peripheral hardware clock frequency
- Remark 4. Temperature condition of the TYP. value is TA = 25°C

## Simplified I<sup>2</sup>C mode connection diagram (during communication at same potential)



## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential)



 $\textbf{Remark 1.} \ \ R_b[\Omega]: \ Communication \ line \ (SDAr) \ pull-up \ resistance, \ C_b[F]: \ Communication \ line \ (SDAr, SCLr) \ load \ capacitance$ 

**Remark 2.** r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 3 to 5, 14), h: POM number (h = 0, 1, 3 to 5, 7, 14)

Remark 3. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1),

n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13)

## **UART** mode connection diagram (during communication at different potential)



#### UART mode bit width (during communication at different potential) (reference)





- Remark 1.  $Rb[\Omega]$ : Communication line (TxDq) pull-up resistance,
  - Cb[F]: Communication line (TxDq) load capacitance, Vb[V]: Communication line voltage
- Remark 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14)
- Remark 3. fmck: Serial array unit operation clock frequency
  - (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).
  - m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))
- Remark 4. UART2 cannot communicate at different potential when bit 1 (PIOR01) of peripheral I/O redirection register 0 (PIOR0) is

#### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



Remark 1.  $Rb[\Omega]$ : Communication line (SDAr, SCLr) pull-up resistance, Cb[F]: Communication line (SDAr, SCLr) load capacitance, Vb[V]: Communication line voltage

**Remark 2.** r: IIC number (r = 00, 01, 10, 11, 20, 30, 31), g: PIM, POM number (g = 0, 1, 3 to 5, 14)

Remark 3. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1),

n: Channel number (n = 0, 2), mn = 00, 01, 02, 10, 12, 13)

## 3.3 DC Characteristics

#### 3.3.1 Pin characteristics

 $(TA = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le EVDD0 = EVDD1 \le VDD \le 5.5 \text{ V}, VSS = EVSS0 = EVSS1 = 0 \text{ V})$ 

| Items                       | Symbol | Conditions                                                                                                                                                                  |                       | MIN. | TYP. | MAX.           | Unit |
|-----------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------|----------------|------|
| Output current, high Note 1 | Іон1   | Per pin for P00 to P06,<br>P10 to P17, P30, P31,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147 | 2.4 V ≤ EVDD0 ≤ 5.5 V |      |      | -3.0<br>Note 2 | mA   |
|                             |        | Total of P00 to P04, P40 to P47,                                                                                                                                            | 4.0 V ≤ EVDD0 ≤ 5.5 V |      |      | -30.0          | mA   |
|                             |        |                                                                                                                                                                             | 2.7 V ≤ EVDD0 < 4.0 V |      |      | -10.0          | mA   |
|                             |        | (When duty ≤ 70% Note 3)                                                                                                                                                    | 2.4 V ≤ EVDD0 < 2.7 V |      |      | -5.0           | mA   |
|                             |        | D20 D24 D50 to D57                                                                                                                                                          | 4.0 V ≤ EVDD0 ≤ 5.5 V |      |      | -30.0          | mA   |
|                             |        | P30, P31, P50 to P57,                                                                                                                                                       | 2.7 V ≤ EVDD0 < 4.0 V |      |      | -19.0          | mA   |
|                             |        | P64 to P67 P70 to P77                                                                                                                                                       | 2.4 V ≤ EVDD0 < 2.7 V |      |      | -10.0          | mA   |
|                             |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                   | 2.4 V ≤ EVDD0 ≤ 5.5 V |      |      | -60.0          | mA   |
|                             | Іон2   | Per pin for P20 to P27,<br>P150 to P156                                                                                                                                     | 2.4 V ≤ VDD ≤ 5.5 V   |      |      | -0.1<br>Note 2 | mA   |
|                             |        | Total of all pins<br>(When duty ≤ 70% Note 3)                                                                                                                               | 2.4 V ≤ VDD ≤ 5.5 V   |      |      | -1.5           | mA   |

Note 1. Value of current at which the device operation is guaranteed even if the current flows from the EVDD0, EVDD1, VDD pins to an output pin.

**Note 3.** Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins = (IoH × 0.7)/(n × 0.01) <Example> Where n = 80% and IoH = -10.0 mA

Total output current of pins = (-10.0 × 0.7)/(80 × 0.01) ≈ -8.7 mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor.

A current higher than the absolute maximum rating must not flow into one pin.

Caution P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

Note 2. Do not exceed the total current value.

<R><R>

<R><R>

<R>

## (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter | ameter Symbol Conditions |                                  |                                  |                                 |                         | MIN.                    | TYP. | MAX. | Unit |    |
|-----------|--------------------------|----------------------------------|----------------------------------|---------------------------------|-------------------------|-------------------------|------|------|------|----|
| Supply    | IDD1                     | Operat-                          | HS (high-speed main)             | fHOCO = 64 MHz,                 | Basic                   | V <sub>DD</sub> = 5.0 V |      | 2.9  |      | mA |
| current   | current ing mode Note 1  | ing mode                         | mode Note 5                      | f <sub>IH</sub> = 32 MHz Note 3 | operation               | V <sub>DD</sub> = 3.0 V |      | 2.9  |      |    |
| Note i    |                          |                                  |                                  | fHOCO = 32 MHz,                 | Basic                   | V <sub>DD</sub> = 5.0 V |      | 2.5  |      |    |
|           |                          | f <sub>IH</sub> = 32 MHz Note 3  | operation                        | V <sub>DD</sub> = 3.0 V         |                         | 2.5                     |      |      |      |    |
|           |                          |                                  | HS (high-speed main)             | fHOCO = 64 MHz,                 | Normal                  | V <sub>DD</sub> = 5.0 V |      | 6.0  | 11.2 | mA |
|           |                          |                                  | mode Note 5                      | fih = 32 MHz Note 3             | operation               | V <sub>DD</sub> = 3.0 V |      | 6.0  | 11.2 |    |
|           |                          |                                  |                                  | fHOCO = 32 MHz,                 | Normal                  | V <sub>DD</sub> = 5.0 V |      | 5.5  | 10.6 |    |
|           |                          |                                  |                                  | fih = 32 MHz Note 3             | operation               | V <sub>DD</sub> = 3.0 V |      | 5.5  | 10.6 |    |
|           |                          |                                  |                                  | fHOCO = 48 MHz,                 | Normal                  | V <sub>DD</sub> = 5.0 V |      | 4.7  | 8.6  |    |
|           |                          |                                  |                                  | fih = 24 MHz Note 3             | operation               | V <sub>DD</sub> = 3.0 V |      | 4.7  | 8.6  |    |
|           |                          |                                  |                                  | fHOCO = 24 MHz,                 | Normal                  | V <sub>DD</sub> = 5.0 V |      | 4.4  | 8.2  |    |
|           |                          |                                  |                                  | fiH = 24 MHz Note 3             | operation               | V <sub>DD</sub> = 3.0 V |      | 4.4  | 8.2  |    |
|           |                          |                                  | fHOCO = 16 MHz, Normal operatio  | Normal                          | V <sub>DD</sub> = 5.0 V |                         | 3.3  | 5.9  |      |    |
|           |                          |                                  |                                  | operation                       | V <sub>DD</sub> = 3.0 V |                         | 3.3  | 5.9  | •    |    |
|           |                          | HS (high-speed main)             | f <sub>MX</sub> = 20 MHz Note 2, | Normal                          | Square wave input       |                         | 3.7  | 6.8  | mA   |    |
|           | mode Note 5              | V <sub>DD</sub> = 5.0 V          | operation                        | Resonator connection            |                         | 3.9                     | 7.0  |      |      |    |
|           |                          | f <sub>MX</sub> = 20 MHz Note 2, | Normal                           | Square wave input               |                         | 3.7                     | 6.8  | 1    |      |    |
|           |                          |                                  |                                  | V <sub>DD</sub> = 3.0 V         | operation               | Resonator connection    |      | 3.9  | 7.0  | ]  |
|           |                          |                                  | f <sub>MX</sub> = 10 MHz Note 2, | Normal                          | Square wave input       |                         | 2.3  | 4.1  | ]    |    |
|           |                          |                                  |                                  | V <sub>DD</sub> = 5.0 V         | operation               | Resonator connection    |      | 2.3  | 4.2  | 1  |
|           |                          |                                  | f <sub>MX</sub> = 10 MHz Note 2, | Normal                          | Square wave input       |                         | 2.3  | 4.1  | ]    |    |
|           |                          |                                  |                                  | V <sub>DD</sub> = 3.0 V         | operation               | Resonator connection    |      | 2.3  | 4.2  |    |
|           |                          |                                  | Subsystem clock                  | fsuB = 32.768 kHz Note 4        |                         | Square wave input       |      | 5.2  | 7.7  | μА |
|           |                          |                                  | operation                        | TA = -40°C                      | operation               | Resonator connection    |      | 5.2  | 7.7  |    |
|           |                          |                                  |                                  | fsuB = 32.768 kHz Note 4        | Normal                  | Square wave input       |      | 5.3  | 7.7  |    |
|           |                          |                                  |                                  | T <sub>A</sub> = +25°C          | operation               | Resonator connection    |      | 5.3  | 7.7  |    |
|           |                          |                                  |                                  | fsuB = 32.768 kHz Note 4        | Normal                  | Square wave input       |      | 5.5  | 10.6 |    |
|           |                          |                                  |                                  | T <sub>A</sub> = +50°C          | operation               | Resonator connection    |      | 5.5  | 10.6 |    |
|           |                          |                                  |                                  | fsuB = 32.768 kHz Note 4        | Normal                  | Square wave input       |      | 5.9  | 13.2 |    |
|           |                          |                                  | T <sub>A</sub> = +70°C           | operation                       | Resonator connection    |                         | 6.0  | 13.2 |      |    |
|           |                          |                                  |                                  | fsuB = 32.768 kHz Note 4        | Normal                  | Square wave input       |      | 6.8  | 17.5 | •  |
|           |                          |                                  | T <sub>A</sub> = +85°C           | T <sub>A</sub> = +85°C          | operation               | Resonator connection    |      | 6.9  | 17.5 | •  |
|           |                          |                                  |                                  | fsuB = 32.768 kHz Note 4        | Normal                  | Square wave input       |      | 15.5 | 77.8 |    |
|           |                          |                                  |                                  | T <sub>A</sub> = +105°C         | operation               | Resonator connection    |      | 15.5 | 77.8 |    |

(Notes and Remarks are listed on the next page.)

## **AC Timing Test Points**



## External System Clock Timing



## TI/TO Timing





TRDIOCO, TRDIOC1, TRDIODO, TRDIOD1,

TRGIOA, TRGIOB

## (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| •                                          |            | · · · · · · · · · · · · · · · · · · · |                                                                                                          |              |                              |    |
|--------------------------------------------|------------|---------------------------------------|----------------------------------------------------------------------------------------------------------|--------------|------------------------------|----|
| Parameter                                  | Symbol     | Symbol Conditions                     |                                                                                                          | ` • .        | HS (high-speed main)<br>mode |    |
|                                            |            |                                       |                                                                                                          |              | MAX.                         |    |
| SCKp cycle time                            | tkcy1      | tkcy1 ≥ 4/fclk                        | 2.7 V ≤ EVDD0 ≤ 5.5 V                                                                                    | 250          |                              | ns |
|                                            |            |                                       | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                                                                        | 500          |                              | ns |
| SCKp high-/low-level width                 | tkH1, tkL1 | 4.0 V ≤ EV <sub>DD0</sub> :           | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                                                                        |              |                              | ns |
|                                            |            | 2.7 V ≤ EVDD0 :                       | 2.7 V ≤ EVDD0 ≤ 5.5 V                                                                                    |              |                              | ns |
|                                            |            | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V     |                                                                                                          | tkcy1/2 - 76 |                              | ns |
| SIp setup time (to SCKp↑) Note 1           | tsıĸ1      | 4.0 V ≤ EV <sub>DD0</sub> :           | $4.0 \text{ V} \le \text{EVddo} \le 5.5 \text{ V}$<br>$2.7 \text{ V} \le \text{EVddo} \le 5.5 \text{ V}$ |              |                              | ns |
|                                            |            | 2.7 V ≤ EV <sub>DD0</sub> :           |                                                                                                          |              |                              | ns |
|                                            |            | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V     |                                                                                                          | 113          |                              | ns |
| SIp hold time (from SCKp↑) Note 2          | tksıı      |                                       |                                                                                                          | 38           |                              | ns |
| Delay time from SCKp↓ to SOp output Note 3 | tkso1      | C = 30 pF Note                        | 4                                                                                                        |              | 50                           | ns |
|                                            | - 1        | -1                                    |                                                                                                          |              |                              |    |

- Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. C is the load capacitance of the SCKp and SOp output lines.
- Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).
- **Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14)
- Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))

## CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31)

**Remark 2.** m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)

#### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode)

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

| Parameter                     | Symbol  | Conditions                                                                                                                                                                                                                                    | HS (high-speed m    | ain) mode | Unit |
|-------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------|------|
|                               |         |                                                                                                                                                                                                                                               | MIN.                | MAX.      |      |
| Data setup time (reception)   | tsu:DAT | $ 4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} = 50 \text{ pF}, \text{Rb} = 2.7 \text{ k}\Omega $                                              | 1/fmck + 340 Note 2 |           | ns   |
|                               |         | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$                                               | 1/fmck + 340 Note 2 |           | ns   |
|                               |         | $\begin{aligned} 4.0 & \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \text{ Rb} = 2.8 \text{ k}\Omega \end{aligned}$            | 1/fмск + 760 Note 2 |           | ns   |
|                               |         | $\begin{aligned} 2.7 & \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} &= 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{aligned}$    | 1/fmck + 760 Note 2 |           | ns   |
|                               |         | $\begin{aligned} 2.4 & \text{ V} \leq \text{EV}_{\text{DDO}} < 3.3 \text{ V}, \\ 1.6 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5.5 \text{ k}\Omega \end{aligned}$     | 1/fмск + 570 Note 2 |           | ns   |
| Data hold time (transmission) | thd:dat | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $                                                                                            | 0                   | 770       | ns   |
|                               |         | $\begin{aligned} 2.7 & \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 50 \text{ pF}, \text{ Rb} = 2.7 \text{ k}\Omega \end{aligned}$                | 0                   | 770       | ns   |
|                               |         | $\begin{aligned} 4.0 & \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} &= 100 \text{ pF}, \text{ R}_{\text{b}} = 2.8 \text{ k}\Omega \end{aligned}$ | 0                   | 1420      | ns   |
|                               |         | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$                                              | 0                   | 1420      | ns   |
|                               |         | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V},$ $1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 5.5 \text{ k}\Omega$                                                 | 0                   | 1215      | ns   |

**Note 1.** The value must also be equal to or less than fmck/4.

Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

**Note 2.** Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".

## 3.6.4 Comparator

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                                     | Symbol | Col                                                             | nditions                                  | MIN. | TYP.     | MAX.                    | Unit |
|-----------------------------------------------|--------|-----------------------------------------------------------------|-------------------------------------------|------|----------|-------------------------|------|
| Input voltage range                           | Ivref  |                                                                 |                                           | 0    |          | EVDD0 - 1.4             | V    |
|                                               | Ivcmp  |                                                                 |                                           | -0.3 |          | EV <sub>DD0</sub> + 0.3 | V    |
| Output delay                                  | td     | V <sub>DD</sub> = 3.0 V<br>Input slew rate > 50 mV/μs           | Comparator high-speed mode, standard mode |      |          | 1.2                     | μs   |
|                                               |        |                                                                 | Comparator high-speed mode, window mode   |      |          | 2.0                     | μs   |
|                                               |        |                                                                 | Comparator low-speed mode, standard mode  |      | 3.0      | 5.0                     | μs   |
| High-electric-potential reference voltage     | VTW+   | Comparator high-speed mode                                      | e, window mode                            |      | 0.76 VDD |                         | V    |
| Low-electric-potential ref-<br>erence voltage | VTW-   | Comparator high-speed mode                                      | e, window mode                            |      | 0.24 VDD |                         | V    |
| Operation stabilization wait time             | tсмр   |                                                                 |                                           | 100  |          |                         | μs   |
| Internal reference voltage<br>Note            | VBGR   | $2.4 \text{ V} \le \text{VDD} \le 5.5 \text{ V}, \text{ HS (h}$ | nigh-speed main) mode                     | 1.38 | 1.45     | 1.50                    | ٧    |

Note Not usable in sub-clock operation or STOP mode.

## 3.6.5 POR circuit characteristics

#### $(TA = -40 \text{ to } +105^{\circ}\text{C}, Vss = 0 \text{ V})$

| Parameter                     | Symbol | Conditions                              | MIN. | TYP. | MAX. | Unit |
|-------------------------------|--------|-----------------------------------------|------|------|------|------|
| Power on/down reset threshold | VPOR   | Voltage threshold on VDD rising         | 1.45 | 1.51 | 1.57 | V    |
|                               | VPDR   | Voltage threshold on VDD falling Note 1 | 1.44 | 1.50 | 1.56 | V    |
| Minimum pulse width Note 2    | Tpw    |                                         | 300  |      |      | μs   |

- **Note 1.** However, when the operating voltage falls while the LVD is off, enter STOP mode, or enable the reset status using the external reset pin before the voltage falls below the operating voltage range shown in 3.4 AC Characteristics.
- Note 2. Minimum time required for a POR reset when VDD exceeds below VPDR. This is also the minimum time required for a POR reset from when VDD exceeds below 0.7 V to when VDD exceeds VPOR while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).



## 4.4 40-pin products

R5F104EAANA, R5F104ECANA, R5F104EDANA, R5F104EEANA, R5F104EFANA, R5F104EGANA, R5F104EHANA

R5F104EADNA, R5F104ECDNA, R5F104EDNA, R5F104EEDNA, R5F104EFDNA, R5F104EGDNA, R5F104EHDNA

R5F104EAGNA, R5F104ECGNA, R5F104EDGNA, R5F104EEGNA, R5F104EFGNA, R5F104EGGNA, R5F104EHGNA

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-HWQFN40-6x6-0.50 | PWQN0040KC-A | P40K8-50-4B4-4 | 0.09            |









b | + | x M | S | A B

| Referance | Dimens | sion in Mill | imeters |
|-----------|--------|--------------|---------|
| Symbol    | Min    | Nom          | Max     |
| D         | 5.95   | 6.00         | 6.05    |
| Е         | 5.95   | 6.00         | 6.05    |
| Α         | 0.70   | 0.75         | 0.80    |
| b         | 0.18   | 0.25         | 0.30    |
| е         |        | 0.50         | _       |
| Lp        | 0.30   | 0.40         | 0.50    |
| х         |        |              | 0.05    |
| у         | _      |              | 0.05    |

|  | ITEM                             |   | D2   |      |      | E2   |      |      |
|--|----------------------------------|---|------|------|------|------|------|------|
|  |                                  |   | MIN  | NOM  | MAX  | MIN  | NOM  | MAX  |
|  | EXPOSED<br>DIE PAD<br>VARIATIONS | Α | 4.45 | 4.50 | 4.55 | 4.45 | 4.50 | 4.55 |

©2012 Renesas Electronics Corporation. All rights reserved.

| REVISION HISTORY | RL78/G14 Datasheet |
|------------------|--------------------|
|------------------|--------------------|

| Rev. | Date         | Description                          |                                                                                                                               |  |
|------|--------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|
| Nev. |              | Page                                 | Summary                                                                                                                       |  |
| 3.20 | Jan 05, 2015 | p.135, 137,<br>139, 141,<br>143, 145 | Modification of specifications in 3.3.2 Supply current characteristics                                                        |  |
|      |              | p.197                                | Modification of part number in 4.7 52-pin products                                                                            |  |
| 3.30 | Aug 12, 2016 | p.143, 145                           | Addition of maximum values in (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products of 3.3.2 Supply current characteristics |  |

SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan.

Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.

All trademarks and registered trademarks are the property of their respective owners.