



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

XFI

| Product Status             | Discontinued at Digi-Key                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 96KB (96K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 12K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b; D/A 2x8b                                                          |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-LQFP                                                                         |
| Supplier Device Package    | 48-LFQFP (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104gfdfb-30 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Note | The flash library uses RAM in self-programming and rewriting of the data flash memory.                           |
|------|------------------------------------------------------------------------------------------------------------------|
|      | The target products and start address of the RAM areas used by the flash library are shown below.                |
|      | R5F104xD (x = A to C, E to G, J, L): Start address FE900H                                                        |
|      | R5F104xE (x = A to C, E to G, J, L): Start address FE900H                                                        |
|      | For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family |
|      | (R20UT2944).                                                                                                     |



[48-pin, 64-pin products (code flash memory 384 KB to 512 KB)]

# Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

|                                    | (0, 1) are set to our                        |                                                                                                                                                                                                                                                                               | (1/2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                    |                                              | 48-pin                                                                                                                                                                                                                                                                        | 64-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| I                                  | tem                                          | R5F104Gx                                                                                                                                                                                                                                                                      | R5F104Lx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                                    |                                              | (x = K, L)                                                                                                                                                                                                                                                                    | (x = K, L)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| Code flash memory                  | (KB)                                         | 384 to 512                                                                                                                                                                                                                                                                    | 64-pin           R5F104Lx           (x = K, L)           384 to 512           8           32 to 48 Note   main system clock input (EXCLK) Hz (VDD = 2.7 to 5.5 V), Hz (VDD = 2.4 to 5.5 V), Hz (VDD = 1.8 to 5.5 V), Hz (VDD = 1.6 to 5.5 V), Hz (VDD = 2.4 to 5.5 V), Hz (VDD = 1.6 to 5.5 V), Stem clock input (EXCLKS) 32.768 kHz × 4 banks) or clock: fiH = 32 MHz operation) = 20 MHz operation) B kHz operation) (8/16 bits) 6 bits), Division (16 bits ± 16 bits, 32 bits ± 15 bits), Division (16 bits ± 16 bits, 32 bits ± 15 bits), Division (16 bits ± 16 bits, 32 bits ± 15 bits), Division (16 bits ± 16 bits, 32 bits ± 15 bits), Division (16 bits ± 16 bits, 32 bits ± 16 bits, 5 bits) A 4 |  |  |  |  |
| Data flash memory (                | KB)                                          | 8                                                                                                                                                                                                                                                                             | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| RAM (KB)                           |                                              | 32 to 48 <sup>Note</sup>                                                                                                                                                                                                                                                      | 32 to 48 Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| Address space                      |                                              | 1 MB                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Main system clock                  | High-speed system<br>clock                   | X1 (crystal/ceramic) oscillation, external m<br>HS (high-speed main) mode: 1 to 20 MHz<br>HS (high-speed main) mode: 1 to 16 MHz<br>LS (low-speed main) mode: 1 to 8 MHz (<br>LV (low-voltage main) mode: 1 to 4 MHz (                                                        | z (VDD = 2.7  to  5.5  V),<br>z (VDD = 2.4  to  5.5  V),<br>(VDD = 1.8  to  5.5  V),<br>(VDD = 1.6  to  5.5  V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                                    | High-speed on-chip<br>oscillator clock (fін) | HS (high-speed main) mode: 1 to 32 MHz<br>HS (high-speed main) mode: 1 to 16 MHz<br>LS (low-speed main) mode: 1 to 8 MHz (<br>LV (low-voltage main) mode: 1 to 4 MHz (                                                                                                        | z (VDD = 2.4 to 5.5 V),<br>(VDD = 1.8 to 5.5 V),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Subsystem clock                    |                                              | XT1 (crystal) oscillation, external subsystem                                                                                                                                                                                                                                 | m clock input (EXCLKS) 32.768 kHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| Low-speed on-chip of               | oscillator clock                             | 15 kHz (TYP.): VDD = 1.6 to 5.5 V                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| General-purpose reg                | jister                                       | 8 bits $\times$ 32 registers (8 bits $\times$ 8 registers $\times$ 4 banks)                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Minimum instruction execution time |                                              | $0.03125\ \mu\text{s}$ (High-speed on-chip oscillator                                                                                                                                                                                                                         | clock: fiн = 32 MHz operation)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|                                    |                                              | $0.05 \mu\text{s}$ (High-speed system clock: fMx = 20 MHz operation)                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                                    |                                              | 30.5 µs (Subsystem clock: fsub = 32.768 k                                                                                                                                                                                                                                     | Hz operation)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| Instruction set                    |                                              | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits)</li> <li>Multiplication and Accumulation (16 bits &gt;</li> <li>Rotate, barrel shift, and bit manipulation etc.</li> </ul> | oits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32<br>× 16 bits + 32 bits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| I/O port                           | Total                                        | 44                                                                                                                                                                                                                                                                            | 58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|                                    | CMOS I/O                                     | 34                                                                                                                                                                                                                                                                            | 48                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|                                    | CMOS input                                   | 5                                                                                                                                                                                                                                                                             | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|                                    | CMOS output                                  | 1                                                                                                                                                                                                                                                                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|                                    | N-ch open-drain I/O<br>(6 V tolerance)       | 4                                                                                                                                                                                                                                                                             | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| Timer                              | 16-bit timer                                 | 8 channels<br>(TAU: 4 channels, Timer RJ: 1 channel, Tir                                                                                                                                                                                                                      | ner RD: 2 channels, Timer RG: 1 channel)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                                    | Watchdog timer                               | 1 channel                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                                    | Real-time clock<br>(RTC)                     | 1 channel                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                                    | 12-bit interval timer                        | 1 channel                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                                    | Timer output                                 | Timer outputs: 14 channels<br>PWM outputs: 9 channels                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                                    | RTC output                                   | 1<br>• 1 Hz (subsystem clock: fsub = 32.768 kH                                                                                                                                                                                                                                | z)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |

(Note is listed on the next page.)



(R20UT2944).

 Note
 The flash library uses RAM in self-programming and rewriting of the data flash memory.

 The target products and start address of the RAM areas used by the flash library are shown below.

 R5F104xL (x = G, L, M, P): Start address F3F00H

 For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family



[80-pin, 100-pin products (code flash memory 96 KB to 256 KB)]
 Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

|                      |                                              |                                                                                                                                                                                                                                                                                                  | (1/2                                                                                                                           |  |  |  |
|----------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                      |                                              | 80-pin                                                                                                                                                                                                                                                                                           | 100-pin                                                                                                                        |  |  |  |
|                      | Item                                         | R5F104Mx                                                                                                                                                                                                                                                                                         | R5F104Px                                                                                                                       |  |  |  |
|                      |                                              | (x = F to H, J)                                                                                                                                                                                                                                                                                  | (x = F  to  H, J)                                                                                                              |  |  |  |
| Code flash me        | emory (KB)                                   | 96 to 256                                                                                                                                                                                                                                                                                        | 96 to 256                                                                                                                      |  |  |  |
| Data flash me        | mory (KB)                                    | 8                                                                                                                                                                                                                                                                                                | 8                                                                                                                              |  |  |  |
| RAM (KB)             |                                              | 12 to 24 Note 12 to 24 Note                                                                                                                                                                                                                                                                      |                                                                                                                                |  |  |  |
| Address space        | e                                            | 1 MB                                                                                                                                                                                                                                                                                             |                                                                                                                                |  |  |  |
| Main system<br>clock | High-speed system clock                      | X1 (crystal/ceramic) oscillation, external main a<br>HS (high-speed main) mode: 1 to 20 MHz (VE<br>HS (high-speed main) mode: 1 to 16 MHz (VE<br>LS (low-speed main) mode: 1 to 8 MHz (VE<br>LV (low-voltage main) mode: 1 to 4 MHz (VE                                                          | DD = 2.7  to  5.5  V),<br>DD = 2.4  to  5.5  V),<br>DD = 1.8  to  5.5  V),<br>DD = 1.6  to  5.5  V),<br>DD = 1.6  to  5.5  V). |  |  |  |
|                      | High-speed on-chip<br>oscillator clock (fін) | HS (high-speed main) mode:       1 to 32 MHz (VDD = 2.7 to 5.5 V),         HS (high-speed main) mode:       1 to 16 MHz (VDD = 2.4 to 5.5 V),         LS (low-speed main) mode:       1 to 8 MHz (VDD = 1.8 to 5.5 V),         LV (low-voltage main) mode:       1 to 4 MHz (VDD = 1.6 to 5.5 V) |                                                                                                                                |  |  |  |
| Subsystem clo        | ock                                          | XT1 (crystal) oscillation, external subsystem cl                                                                                                                                                                                                                                                 | ock input (EXCLKS) 32.768 kHz                                                                                                  |  |  |  |
| Low-speed on         | -chip oscillator clock                       | 15 kHz (TYP.): VDD = 1.6 to 5.5 V                                                                                                                                                                                                                                                                |                                                                                                                                |  |  |  |
| General-purpo        | ose register                                 | 8 bits $\times$ 32 registers (8 bits $\times$ 8 registers $\times$ 4 bas                                                                                                                                                                                                                         | nks)                                                                                                                           |  |  |  |
| Minimum instr        | uction execution time                        | $0.03125 \ \mu s$ (High-speed on-chip oscillator cloc                                                                                                                                                                                                                                            | k: fн = 32 MHz operation)                                                                                                      |  |  |  |
|                      |                                              | 0.05 $\mu$ s (High-speed system clock: fMX = 20 MHz operation)                                                                                                                                                                                                                                   |                                                                                                                                |  |  |  |
|                      |                                              | 30.5 µs (Subsystem clock: fsuB = 32.768 kHz operation)                                                                                                                                                                                                                                           |                                                                                                                                |  |  |  |
| Instruction set      |                                              | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits</li> <li>Multiplication and Accumulation (16 bits × 16</li> <li>Rotate, barrel shift, and bit manipulation (Set</li> </ul>                  | ), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)<br>bits + 32 bits)                                                          |  |  |  |
| I/O port             | Total                                        | 74                                                                                                                                                                                                                                                                                               | 92                                                                                                                             |  |  |  |
|                      | CMOS I/O                                     | 64                                                                                                                                                                                                                                                                                               | 82                                                                                                                             |  |  |  |
|                      | CMOS input                                   | 5                                                                                                                                                                                                                                                                                                | 5                                                                                                                              |  |  |  |
|                      | CMOS output                                  | 1                                                                                                                                                                                                                                                                                                | 1                                                                                                                              |  |  |  |
|                      | N-ch open-drain I/O<br>(6 V tolerance)       | 4                                                                                                                                                                                                                                                                                                | 4                                                                                                                              |  |  |  |
| Timer                | 16-bit timer                                 | 12 channels<br>(TAU: 8 channels, Timer RJ: 1 channel, Timer                                                                                                                                                                                                                                      | RD: 2 channels, Timer RG: 1 channel)                                                                                           |  |  |  |
|                      | Watchdog timer                               | 1 channel                                                                                                                                                                                                                                                                                        |                                                                                                                                |  |  |  |
|                      | Real-time clock<br>(RTC)                     | 1 channel                                                                                                                                                                                                                                                                                        |                                                                                                                                |  |  |  |
|                      | 12-bit interval timer                        | 1 channel                                                                                                                                                                                                                                                                                        |                                                                                                                                |  |  |  |
|                      | Timer output                                 | Timer outputs: 18 channels<br>PWM outputs: 12 channels                                                                                                                                                                                                                                           |                                                                                                                                |  |  |  |
|                      | RTC output                                   | 1<br>• 1 Hz (subsystem clock: fsuв = 32.768 kHz)                                                                                                                                                                                                                                                 |                                                                                                                                |  |  |  |

Note

In the case of the 24 KB, this is about 23 KB when the self-programming function and data flash function are used (For details, see **CHAPTER 3** in the RL78/G14 User's Manual).

[80-pin, 100-pin products (code flash memory 384 KB to 512 KB)]

# Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

|                      |                                              |                                                                                                                                                                                                                                                                                     | (1/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|----------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                      |                                              | 80-pin                                                                                                                                                                                                                                                                              | 100-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|                      | Item                                         | R5F104Mx                                                                                                                                                                                                                                                                            | R5F104Px                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|                      |                                              | (x = K, L)                                                                                                                                                                                                                                                                          | (x = K, L)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Code flash me        | emory (KB)                                   | 384 to 512                                                                                                                                                                                                                                                                          | 100-pin           R5F104Px $(x = K, L)$ 384 to 512           8           32 to 48 Note   ain system clock input (EXCLK) $(VDD = 2.7 to 5.5 V),$ $(VDD = 2.4 to 5.5 V),$ $(VDD = 1.8 to 5.5 V),$ $(VDD = 1.8 to 5.5 V),$ $(VDD = 2.7 to 5.5 V),$ $(VDD = 2.4 to 5.5 V),$ $(VDD = 1.6 to 5.5 V),$ $(VDD = 1.8 to 5.5 V),$ $(VDD = 1.8 to 5.5 V),$ $(VDD = 1.6 to 5.5 V),$ $(VDD = 1.6 to 5.5 V)$ an clock input (EXCLKS) 32.768 kHz banks) clock: fiH = 32 MHz operation) D MHz operation) Hz operation) Hz operation) (16 bits) bits), Division (16 bits + 16 bits, 32 bits + 32 bits) |  |  |  |  |  |
| Data flash me        | mory (KB)                                    | 8                                                                                                                                                                                                                                                                                   | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| RAM (KB)             |                                              | 32 to 48 Note                                                                                                                                                                                                                                                                       | 32 to 48 Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| Address space        | e                                            | 1 MB                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Main system<br>clock | High-speed system clock                      | LS (low-speed main) mode: 1 to 8 MHz (Vor                                                                                                                                                                                                                                           | DD = 2.7 to 5.5 V),<br>DD = 2.4 to 5.5 V),<br>D = 1.8 to 5.5 V),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|                      | High-speed on-chip<br>oscillator clock (fiH) | HS (high-speed main) mode: 1 to 16 MHz (Vr<br>LS (low-speed main) mode: 1 to 8 MHz (Vor                                                                                                                                                                                             | DD = 2.4  to  5.5  V),<br>D = 1.8  to  5.5  V),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Subsystem clo        | ock                                          | XT1 (crystal) oscillation, external subsystem cl                                                                                                                                                                                                                                    | ock input (EXCLKS) 32.768 kHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| Low-speed on         | -chip oscillator clock                       | 15 kHz (TYP.): VDD = 1.6 to 5.5 V                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| General-purpo        | ose register                                 | 8 bits $\times$ 32 registers (8 bits $\times$ 8 registers $\times$ 4 banks)                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Minimum instr        | uction execution time                        | $0.03125 \ \mu s$ (High-speed on-chip oscillator cloc                                                                                                                                                                                                                               | k: fiн = 32 MHz operation)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|                      |                                              | 0.05 μs (High-speed system clock: fмx = 20 MHz operation)                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|                      |                                              | 30.5 µs (Subsystem clock: fsub = 32.768 kHz operation)                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Instruction set      |                                              | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 I</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits)</li> <li>Multiplication and Accumulation (16 bits × 16</li> <li>Rotate, barrel shift, and bit manipulation (Set.</li> </ul> | , Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)<br>bits + 32 bits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| I/O port             | Total                                        | 74                                                                                                                                                                                                                                                                                  | 92                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|                      | CMOS I/O                                     | 64                                                                                                                                                                                                                                                                                  | 82                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|                      | CMOS input                                   | 5                                                                                                                                                                                                                                                                                   | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|                      | CMOS output                                  | 1                                                                                                                                                                                                                                                                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|                      | N-ch open-drain I/O<br>(6 V tolerance)       | 4                                                                                                                                                                                                                                                                                   | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Timer                | 16-bit timer                                 | 12 channels<br>(TAU: 8 channels, Timer RJ: 1 channel, Timer                                                                                                                                                                                                                         | RD: 2 channels, Timer RG: 1 channel)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|                      | Watchdog timer                               | 1 channel                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|                      | Real-time clock<br>(RTC)                     | 1 channel                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|                      | 12-bit interval timer                        | 1 channel                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|                      | Timer output                                 | Timer outputs: 18 channels<br>PWM outputs: 12 channels                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|                      | RTC output                                   | 1<br>● 1 Hz (subsystem clock: fs∪B = 32.768 kHz)                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |

Note

In the case of the 48 KB, this is about 47 KB when the self-programming function and data flash function are used (For details, see **CHAPTER 3** in the RL78/G14 User's Manual).

# **Absolute Maximum Ratings**

(2/2)

|                        |         |                      |                                                                                                                                                           |             | (2/  |
|------------------------|---------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Parameter              | Symbols |                      | Conditions                                                                                                                                                | Ratings     | Unit |
| Output current, high   | Іон1    | Per pin              | P00 to P06, P10 to P17, P30, P31, P40 to P47,<br>P50 to P57, P64 to P67, P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120, P130,<br>P140 to P147 | -40         | mA   |
|                        |         | Total of all<br>pins | P00 to P04, P40 to P47, P102, P120, P130,<br>P140 to P145                                                                                                 | -70         | mA   |
|                        |         | -170 mA              | P05, P06, P10 to P17, P30, P31, P50 to P57,<br>P64 to P67, P70 to P77, P80 to P87, P100, P101,<br>P110, P111, P146, P147                                  | -100        | mA   |
|                        | Іон2    | Per pin              | P20 to P27, P150 to P156                                                                                                                                  | -0.5        | mA   |
|                        |         | Total of all<br>pins |                                                                                                                                                           | -2          | mA   |
| Output current, low    | IOL1    | Per pin              | P00 to P06, P10 to P17, P30, P31, P40 to P47,<br>P50 to P57, P64 to P67, P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120, P130,<br>P140 to P147 | 40          | mA   |
|                        |         | Total of all<br>pins | P00 to P04, P40 to P47, P102, P120, P130,<br>P140 to P145                                                                                                 | 70          | mA   |
|                        |         | 170 mA               | P05, P06, P10 to P17, P30, P31, P50 to P57,<br>P60 to P67, P70 to P77, P80 to P87, P100, P101,<br>P110, P111, P146, P147                                  | 100         | mA   |
|                        | IOL2    | Per pin              | P20 to P27, P150 to P156                                                                                                                                  | 1           | mA   |
|                        |         | Total of all<br>pins |                                                                                                                                                           | 5           | mA   |
| Operating ambient tem- | Та      | In normal c          | pperation mode                                                                                                                                            | -40 to +85  | °C   |
| perature               |         | In flash me          | mory programming mode                                                                                                                                     |             |      |
| Storage temperature    | Tstg    |                      |                                                                                                                                                           | -65 to +150 | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



| Items                                            | Symbol         | Conditio                                            | MIN.                                                           | TYP.       | MAX. | Unit |     |
|--------------------------------------------------|----------------|-----------------------------------------------------|----------------------------------------------------------------|------------|------|------|-----|
| Timer RD input high-level width, low-level width | tтон,<br>tто∟  | TRDIOA0, TRDIOA1, TRDIOI<br>TRDIOC0, TRDIOC1, TRDIO |                                                                | 3/fclk     |      |      | ns  |
| Timer RD forced cutoff signal                    | <b>t</b> TDSIL | P130/INTP0                                          | P130/INTP0 2MHz < fcLk ≤ 32 MHz                                |            |      |      | μs  |
| input low-level width                            |                |                                                     | fclk ≤ 2 MHz                                                   | 1/fclk + 1 |      |      |     |
| Timer RG input high-level                        | tтgiн,         | TRGIOA, TRGIOB                                      |                                                                | 2.5/fclk   |      |      | ns  |
| width, low-level width                           | t⊤GIL          |                                                     |                                                                |            |      |      |     |
| TO00 to TO03,                                    | fто            | HS (high-speed main) mode                           | $4.0~V \leq EV_{DD0} \leq 5.5~V$                               |            |      | 16   | MHz |
| TO10 to TO13,                                    |                |                                                     | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 4.0 \text{ V}$   |            |      | 8    | MHz |
| TRJIO0, TRJO0,<br>TRDIOA0, TRDIOA1,              |                |                                                     | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$     |            |      | 4    | MHz |
| TRDIOB0, TRDIOB1,                                |                |                                                     | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |            |      | 2    | MHz |
| TRDIOC0, TRDIOC1,                                |                | LS (low-speed main) mode                            | $1.8 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$        |            |      | 4    | MHz |
| TRDIOD0, TRDIOD1,                                |                |                                                     | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |            |      | 2    | MHz |
| TRGIOA, TRGIOB<br>output frequency               |                | LV (low-voltage main) mode                          | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |            |      | 2    | MHz |
| PCLBUZ0, PCLBUZ1 output                          | <b>f</b> PCL   | HS (high-speed main) mode                           | $4.0~V \leq EV_{DD0} \leq 5.5~V$                               |            |      | 16   | MHz |
| frequency                                        |                |                                                     | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$     |            |      | 8    | MHz |
|                                                  |                |                                                     | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$     |            |      | 4    | MHz |
|                                                  |                |                                                     | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |            |      | 2    | MHz |
|                                                  |                | LS (low-speed main) mode                            | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |            |      | 4    | MHz |
|                                                  |                |                                                     | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |            |      | 2    | MHz |
|                                                  |                | LV (low-voltage main) mode                          | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |            |      | 4    | MHz |
|                                                  |                |                                                     | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |            |      | 2    | MHz |
| Interrupt input high-level                       | tinth,         | INTP0                                               | $1.6 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$             | 1          |      |      | μs  |
| width, low-level width                           | tintl          | INTP1 to INTP11                                     | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   | 1          |      |      | μs  |
| Key interrupt input low-level                    | tĸĸ            | KR0 to KR7                                          | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   | 250        |      |      | ns  |
| width                                            |                |                                                     | 1.6 V ≤ EVDD0 < 1.8 V                                          | 1          |      |      | μs  |
| RESET low-level width                            | trsl           |                                                     | 1                                                              | 10         |      |      | μs  |

# (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)



AC Timing Test Points



External System Clock Timing



TI/TO Timing





TRDIOC0, TRDIOC1, TRDIOD0, TRDIOD1, TRGIOA, TRGIOB



# (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only)

| Parameter                                                | Symbol | Conditions                                       |                                                                                                            | HS (high-speed main) mode |      | LS (low-speed main) mode |      | LV (low-voltage main) mode |      | Unit |
|----------------------------------------------------------|--------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------|------|--------------------------|------|----------------------------|------|------|
|                                                          |        |                                                  |                                                                                                            | MIN.                      | MAX. | MIN.                     | MAX. | MIN.                       | MAX. |      |
| SCKp cycle time                                          | tkCY1  | tkcy1 ≥ 2/fclk                                   | $4.0~V \leq EV_{DD0} \leq 5.5~V$                                                                           | 62.5                      |      | 250                      |      | 500                        |      | ns   |
|                                                          |        |                                                  | $2.7 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$                                                    | 83.3                      |      | 250                      |      | 500                        |      | ns   |
| SCKp high-/low-level                                     | tкнı,  | $4.0 \text{ V} \leq EV_{DD0}$                    | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V \\ \\ 2.7 \ V \leq EV_{DD0} \leq 5.5 \ V \end{array}$ |                           |      | tксү1/2 - 50             |      | tксү1/2 - 50               |      | ns   |
| width                                                    | tĸ∟1   | $2.7 \text{ V} \leq EV_{\text{DD0}}$             |                                                                                                            |                           |      | tксү1/2 - 50             |      | tксү1/2 - 50               |      | ns   |
| SIp setup time (to SCKp↑)                                | tsik1  | $4.0 \; V \leq EV_{\text{DD0}}$                  | ≤ 5.5 V                                                                                                    | 23                        |      | 110                      |      | 110                        |      | ns   |
| Note 1                                                   |        | $2.7 \text{ V} \leq EV_{DD0}$                    | ≤ 5.5 V                                                                                                    | 33                        |      | 110                      |      | 110                        |      | ns   |
| SIp hold time (from<br>SCKp↑) <sup>Note 2</sup>          | tksi1  | $2.7 \text{ V} \leq EV_{DD0} \leq 5.5 \text{ V}$ |                                                                                                            | 10                        |      | 10                       |      | 10                         |      | ns   |
| Delay time from SCKp↓ to<br>SOp output <sup>Note 3</sup> | tkso1  | C = 20 pF Note                                   | : 4                                                                                                        |                           | 10   |                          | 10   |                            | 10   | ns   |

(TA = -40 to +85°C, 2.7 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 4. C is the load capacitance of the SCKp and SOp output lines.

Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

Remark 1. This value is valid only when CSI00's peripheral I/O redirect function is not used.

Remark 2. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0),

g: PIM and POM numbers (g = 1)

Remark 3. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00))



Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

| Parameter                   | Symbol               | Cond                                                           | HS (high-spee<br>mode                                          | d main)            | LS (low-speed<br>mode | d main)            | LV (low-voltag<br>mode | e main)            | Unit            |    |
|-----------------------------|----------------------|----------------------------------------------------------------|----------------------------------------------------------------|--------------------|-----------------------|--------------------|------------------------|--------------------|-----------------|----|
|                             |                      |                                                                |                                                                | MIN.               | MAX.                  | MIN.               | MAX.                   | MIN.               | MAX.            |    |
| SCKp cycle                  | <b>t</b> КСҮ2        | $4.0~V \leq EV_{DD0} \leq 5.5~V$                               | 20 MHz < fмск                                                  | 8/fмск             |                       | _                  |                        | —                  |                 | ns |
| time Note 5                 |                      |                                                                | fмск ≤ 20 MHz                                                  | 6/fмск             |                       | 6/fмск             |                        | 6/fмск             |                 | ns |
|                             |                      | $2.7~V \leq EV_{DD0} \leq 5.5~V$                               | 16 MHz < fмск                                                  | 8/fмск             |                       | _                  |                        | —                  |                 | ns |
|                             |                      |                                                                | fмск ≤ 16 MHz                                                  | 6/fмск             |                       | 6/fмск             |                        | 6/fмск             |                 | ns |
|                             |                      | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                                | 6/fмск<br>and 500  |                       | 6/fмск<br>and 500  |                        | 6/fмск<br>and 500  |                 | ns |
|                             |                      | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                                | 6/fмск<br>and 750  |                       | 6/fмск<br>and 750  |                        | 6/fмск<br>and 750  |                 | ns |
|                             |                      | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                                | 6/fмск<br>and 1500 |                       | 6/fмск<br>and 1500 |                        | 6/fмск<br>and 1500 |                 | ns |
|                             |                      | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                                | _                  |                       | 6/fмск<br>and 1500 |                        | 6/fмск<br>and 1500 |                 | ns |
| SCKp high-/                 | tкн2,                | $4.0~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$   |                                                                | tксү2/2 - 7        |                       | tксү2/2 - 7        |                        | tксү2/2 - 7        |                 | ns |
| low-level width             | tĸ∟2                 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                                | tксү2/2 - 8        |                       | tkcy2/2 - 8        |                        | tkcy2/2 - 8        |                 | ns |
|                             |                      | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                                | tксү2/2 - 18       |                       | tксү2/2 - 18       |                        | tксү2/2 - 18       |                 | ns |
|                             |                      | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                                | tксү2/2 - 66       |                       | tkcy2/2 - 66       |                        | tксү2/2 - 66       |                 | ns |
|                             |                      | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                                | —                  |                       | tkcy2/2 - 66       |                        | tксү2/2 - 66       |                 | ns |
| SIp setup time              | tsik2                | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                                | 1/fмск + 20        |                       | 1/fмск + 30        |                        | 1/fмск + 30        |                 | ns |
| (to SCKp↑)<br>Note 1        |                      | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                                | 1/fмск + 30        |                       | 1/fмск + 30        |                        | 1/fмск + 30        |                 | ns |
|                             |                      | $1.7~V \le EV_{DD0} \le 5.5~V$                                 |                                                                | 1/fмск + 40        |                       | 1/fмск + 40        |                        | 1/fмск + 40        |                 | ns |
|                             |                      | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                                | —                  |                       | 1/fмск + 40        |                        | 1/fмск + 40        |                 | ns |
| SIp hold time               | tksi2                | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                                | 1/fмск + 31        |                       | 1/fмск + 31        |                        | 1/fмск + 31        |                 | ns |
| (from SCKp↑)<br>Note 2      |                      | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                                | 1/fмск + 250       |                       | 1/fмск + 250       |                        | 1/fмск + 250       |                 | ns |
|                             |                      | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                                | —                  |                       | 1/fмск + 250       |                        | 1/fмск + 250       |                 | ns |
| Delay time<br>from SCKp↓ to | tkso2                | C = 30 pF Note 4                                               | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                    | 2/fмск<br>+ 44        |                    | 2/fмск<br>+ 110        |                    | 2/fмск<br>+ 110 | ns |
| SOp output<br>Note 3        | SOp output<br>Note 3 |                                                                | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                    | 2/fмск<br>+ 75        |                    | 2/fмск<br>+ 110        |                    | 2/fмск<br>+ 110 | ns |
|                             |                      |                                                                | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                    | 2/fмск<br>+ 100       |                    | 2/fмск<br>+ 110        |                    | 2/fмск<br>+ 110 | ns |
|                             |                      |                                                                | $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                    | 2/fмск<br>+ 220       |                    | 2/fмск<br>+ 220        |                    | 2/fмск<br>+ 220 | ns |
|                             |                      |                                                                | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                    | —                     |                    | 2/fмск<br>+ 220        |                    | 2/fмск<br>+ 220 | ns |

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

**Note 4.** C is the load capacitance of the SOp output lines.

**Note 5.** The maximum transfer rate when using the SNOOZE mode is 1 Mbps.

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

### Simplified I<sup>2</sup>C mode connection diagram (during communication at same potential)



### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential)



Remark 1. Rb[Ω]: Communication line (SDAr) pull-up resistance, Cb[F]: Communication line (SDAr, SCLr) load capacitance

- **Remark 2.** r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 3 to 5, 14),
  - h: POM number (h = 0, 1, 3 to 5, 7, 14)
- Remark 3. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13)



- **Note 4.** This value as an example is calculated when the conditions described in the "Conditions" column are met.
- Refer to **Note 3** above to calculate the maximum transfer rate under conditions of the customer.
- Note 5. Use it with  $EV_{DD0} \ge V_b$ .
- **Note 6.** The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.8 V  $\leq$  EVDD0 < 3.3 V and 1.6 V  $\leq$  Vb  $\leq$  2.0 V

Maximum transfer rate

sfer rate = 
$$\frac{}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$

1

Baud rate error (theoretical value) =

$$\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 100 [\%]$$

$$(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides

- **Note 7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 6** above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(**Remarks** are listed on the next page.)



### UART mode connection diagram (during communication at different potential)



#### UART mode bit width (during communication at different potential) (reference)





**Remark 1.**  $Rb[\Omega]$ : Communication line (TxDq) pull-up resistance,

Cb[F]: Communication line (TxDq) load capacitance, Vb[V]: Communication line voltage

**Remark 2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14)

Remark 3. fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))

**Remark 4.** UART2 cannot communicate at different potential when bit 1 (PIOR01) of peripheral I/O redirection register 0 (PIOR0) is 1.



(3/3)

# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

| Parameter                                                | Symbol | Conditions                                                                                                                                                                                                                                                                |      | peed main)<br>ode | · · · | peed main)<br>ode |      | ltage main)<br>ode | Unit |
|----------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|-------|-------------------|------|--------------------|------|
|                                                          |        |                                                                                                                                                                                                                                                                           | MIN. | MAX.              | MIN.  | MAX.              | MIN. | MAX.               |      |
| SIp setup time<br>(to SCKp↓) <sup>Note 1</sup>           | tsıĸı  |                                                                                                                                                                                                                                                                           | 44   |                   | 110   |                   | 110  |                    | ns   |
|                                                          |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                                                                                                          | 44   |                   | 110   |                   | 110  |                    | ns   |
|                                                          |        | $ \begin{split} & 1.8 \ \text{V} \leq \text{EV}_{\text{DD0}} < 3.3 \ \text{V}, \\ & 1.6 \ \text{V} \leq \text{V}_{\text{b}} \leq 2.0 \ \text{V} \ \text{Note} \ ^2, \\ & \text{C}_{\text{b}} = 30 \ \text{pF}, \ \text{R}_{\text{b}} = 5.5 \ \text{k}\Omega \end{split} $ | 110  |                   | 110   |                   | 110  |                    | ns   |
| SIp hold time<br>(from SCKp↓) <sup>Note 1</sup>          | tksi1  |                                                                                                                                                                                                                                                                           | 19   |                   | 19    |                   | 19   |                    | ns   |
|                                                          |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                                                                                                 | 19   |                   | 19    |                   | 19   |                    | ns   |
|                                                          |        | $\label{eq:linear} \begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V \ ^{Note \ 2}, \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{array}$                                                                                                 | 19   |                   | 19    |                   | 19   |                    | ns   |
| Delay time from SCKp↑<br>to SOp output <sup>Note 1</sup> | tkso1  |                                                                                                                                                                                                                                                                           |      | 25                |       | 25                |      | 25                 | ns   |
|                                                          |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                                                                                                 |      | 25                |       | 25                |      | 25                 | ns   |
|                                                          |        | $ \begin{split} & 1.8 \ \text{V} \leq \text{EV}_{\text{DD0}} < 3.3 \ \text{V}, \\ & 1.6 \ \text{V} \leq \text{V}_{b} \leq 2.0 \ \text{V} \ ^{\text{Note 2}}, \\ & \text{C}_{b} = 30 \ \text{pF}, \ \text{R}_{b} = 5.5 \ \text{k}\Omega \end{split} $                      |      | 25                |       | 25                |      | 25                 | ns   |

# $(TA = -40 \text{ to } +85^{\circ}C, 1.8 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD} \le 5.5 \text{ V}, \text{ VSS} = \text{EVSS0} = \text{EVSS1} = 0 \text{ V})$

**Note 1.** When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 2. Use it with  $EV_{DD0} \ge V_b$ .

(**Remarks** are listed on the next page.)



Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

## RL78/G14

# 2.6.2 Temperature sensor characteristics/internal reference voltage characteristic

|                                   | -       |                                                    |      |      |      |       |
|-----------------------------------|---------|----------------------------------------------------|------|------|------|-------|
| Parameter                         | Symbol  | Conditions                                         | MIN. | TYP. | MAX. | Unit  |
| Temperature sensor output voltage | VTMPS25 | Setting ADS register = 80H, TA = +25°C             |      | 1.05 |      | V     |
| Internal reference voltage        | Vbgr    | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | V     |
| Temperature coefficient           | FVTMPS  | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp    |                                                    | 5    |      |      | μs    |

(TA = -40 to +85°C, 2.4 V  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V, HS (high-speed main) mode)

# 2.6.3 D/A converter characteristics

# (TA = -40 to +85°C, 1.6 V $\leq$ EVsso = EVss1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVsso = EVss1 = 0 V)

| Parameter     | Symbol       | Cor                  | ditions                           | MIN. | TYP. | MAX. | Unit |
|---------------|--------------|----------------------|-----------------------------------|------|------|------|------|
| Resolution    | RES          |                      |                                   |      |      | 8    | bit  |
| Overall error | AINL         | Rload = 4 M $\Omega$ | $1.8~V \le V \text{DD} \le 5.5~V$ |      |      | ±2.5 | LSB  |
|               |              | Rload = 8 M $\Omega$ | $1.8~V \le V_{DD} \le 5.5~V$      |      |      | ±2.5 | LSB  |
| Settling time | <b>t</b> SET | Cload = 20 pF        | $2.7~V \leq V_{DD} \leq 5.5~V$    |      |      | 3    | μs   |
|               |              |                      | $1.6~V \leq V_{DD} < 2.7~V$       |      |      | 6    | μs   |



| $(1A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD} \le 5.5 \text{ V}, \text{VSS} = \text{EVSS0} = \text{EVSS1} = 0 \text{ V})$ |                 |                                                                           |                                                              |            |      |      | (2/2) |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------|--------------------------------------------------------------|------------|------|------|-------|
| Items                                                                                                                                                                                 | Symbol          | Conditions                                                                |                                                              | MIN.       | TYP. | MAX. | Unit  |
| Timer RD input high-level width, low-level width                                                                                                                                      | tтdін,<br>tтdі∟ | TRDIOA0, TRDIOA1, TRDIOB0, TRDIOB1,<br>TRDIOC0, TRDIOC1, TRDIOD0, TRDIOD1 |                                                              | 3/fclк     |      |      | ns    |
| Timer RD forced cutoff signal                                                                                                                                                         | <b>t</b> TDSIL  | P130/INTP0                                                                | 30/INTP0 2MHz < fclκ ≤ 32 MHz                                |            |      |      | μs    |
| input low-level width                                                                                                                                                                 | ow-level width  |                                                                           | fclk ≤ 2 MHz                                                 | 1/fclк + 1 |      |      |       |
| Timer RG input high-level width, low-level width                                                                                                                                      | tтGін,<br>tтGі∟ | TRGIOA, TRGIOB                                                            |                                                              | 2.5/fclk   |      |      | ns    |
| TO00 to TO03,                                                                                                                                                                         | fто             | HS (high-speed main) mode                                                 | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ |            |      | 16   | MHz   |
| TO10 to TO13,                                                                                                                                                                         |                 |                                                                           | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$   |            |      | 8    | MHz   |
| TRJIO0, TRJO0,<br>TRDIOA0, TRDIOA1,<br>TRDIOB0, TRDIOB1,<br>TRDIOC0, TRDIOC1,<br>TRDIOD0, TRDIOD1,<br>TRGIOA, TRGIOB<br>output frequency                                              |                 |                                                                           | 2.4 V ≤ EVDD0 < 2.7 V                                        |            |      | 4    | MHz   |
| PCLBUZ0, PCLBUZ1 output                                                                                                                                                               | <b>f</b> PCL    | HS (high-speed main) mode                                                 | $4.0~V \leq EV_{DD0} \leq 5.5~V$                             |            |      | 16   | MHz   |
| frequency                                                                                                                                                                             |                 |                                                                           | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$   |            |      | 8    | MHz   |
|                                                                                                                                                                                       |                 |                                                                           | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$   |            |      | 4    | MHz   |
| Interrupt input high-level width, low-level width                                                                                                                                     | tinth,          | INTP0                                                                     | $2.4~V \leq V_{DD} \leq 5.5~V$                               | 1          |      |      | μs    |
|                                                                                                                                                                                       | <b>t</b> INTL   | INTP1 to INTP11                                                           | $2.4~V \leq EV_{DD0} \leq 5.5~V$                             | 1          |      |      | μs    |
| Key interrupt input low-level width                                                                                                                                                   | tкr             | KR0 to KR7                                                                | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | 250        |      |      | ns    |
| RESET low-level width                                                                                                                                                                 | trsl            |                                                                           |                                                              | 10         |      |      | μs    |

### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)



The smaller maximum transfer rate derived by using fMck/12 or the following expression is the valid maximum transfer Note 5. rate.

Expression for calculating the transfer rate when 2.4 V  $\leq$  EVDD0 < 3.3 V and 1.6 V  $\leq$  Vb  $\leq$  2.0 V

1

Maximum transfer rate = 
$$\frac{1.5}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$

Baud rate e

$$\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}$$

$$(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides

- This value as an example is calculated when the conditions described in the "Conditions" column are met. Note 6. Refer to Note 5 above to calculate the maximum transfer rate under conditions of the customer.
- Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin Caution products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)





# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





- Remark 1. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)
- Remark 2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.
   Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function.

# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode)

| (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 $\approx$ | = 0 V) |
|--------------------------------------------------------------------------------------------------------|--------|
|                                                                                                        | -••,   |

(1/2)

| Parameter                 | Symbol | Conditions                                                                                                                                                                                                                      | HS (high-speed main) mode |            | Unit |  |
|---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------|------|--|
|                           |        |                                                                                                                                                                                                                                 | MIN.                      | MAX.       |      |  |
| SCLr clock frequency      | fsc∟   |                                                                                                                                                                                                                                 |                           | 400 Note 1 | kHz  |  |
|                           |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                                                                |                           | 400 Note 1 | kHz  |  |
|                           |        |                                                                                                                                                                                                                                 |                           | 100 Note 1 | kHz  |  |
|                           |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                                                               |                           | 100 Note 1 | kHz  |  |
|                           |        | $\label{eq:2.4} \begin{array}{l} 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$                                                                |                           | 100 Note 1 | kHz  |  |
| Hold time when SCLr = "L" | t∟ow   |                                                                                                                                                                                                                                 | 1200                      |            | ns   |  |
|                           |        | $\label{eq:2.7} \begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                                        | 1200                      |            | ns   |  |
|                           |        |                                                                                                                                                                                                                                 | 4600                      |            | ns   |  |
|                           |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_{b} \leq 2.7 \; V, \\ C_{b} = 100 \; pF, \; R_{b} = 2.7 \; k\Omega \end{array}$                                                                         | 4600                      |            | ns   |  |
|                           |        | $\label{eq:2.4} \begin{array}{l} 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$                                                                | 4650                      |            | ns   |  |
| Hold time when SCLr = "H" | tнigн  |                                                                                                                                                                                                                                 | 620                       |            | ns   |  |
|                           |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                                                                | 500                       |            | ns   |  |
|                           |        |                                                                                                                                                                                                                                 | 2700                      |            | ns   |  |
|                           |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_{b} \leq 2.7 \; V, \\ C_{b} = 100 \; pF, \; R_{b} = 2.7 \; k\Omega \end{array}$                                                                         | 2400                      |            | ns   |  |
|                           |        | $\begin{array}{l} 2.4 \; V \leq {\sf EV}_{{\sf DD0}} < 3.3 \; {\sf V}, \\ 1.6 \; V \leq {\sf V}_{{\sf b}} \leq 2.0 \; {\sf V}, \\ {\sf C}_{{\sf b}} = 100 \; {\sf pF}, \; {\sf R}_{{\sf b}} = 5.5 \; {\sf k}\Omega \end{array}$ | 1830                      |            | ns   |  |



# 4.7 52-pin products

R5F104JCAFA, R5F104JDAFA, R5F104JEAFA, R5F104JFAFA, R5F104JGAFA, R5F104JHAFA, R5F104JJAFA R5F104JCDFA, R5F104JDDFA, R5F104JEDFA, R5F104JFDFA, R5F104JGDFA, R5F104JHDFA, R5F104JJDFA R5F104JCGFA, R5F104JDGFA, R5F104JEGFA, R5F104JFGFA, R5F104JGGFA, R5F104JHGFA, R5F104JJGFA

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP52-10x10-0.65 | PLQP0052JA-A | P52GB-65-GBS-1 | 0.3             |



© 2012 Renesas Electronics Corporation. All rights reserved.

