

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 128KB (128K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 16K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b; D/A 2x8b                                                          |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-LQFP                                                                         |
| Supplier Device Package    | 48-LFQFP (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104ggdfb-v0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

(1/5)

|              |                                                          |                                  | (1/5)                                                                                          |
|--------------|----------------------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------|
| Pin<br>count | Package                                                  | Fields of<br>Application<br>Note | Ordering Part Number                                                                           |
| 30 pins      | 30-pin plastic LSSOP<br>(7.62 mm (300), 0.65 mm pitch)   | Α                                | R5F104AAASP#V0, R5F104ACASP#V0, R5F104ADASP#V0, R5F104AEASP#V0, R5F104AFASP#V0, R5F104AGASP#V0 |
|              |                                                          |                                  | R5F104AAASP#X0, R5F104ACASP#X0, R5F104ADASP#X0, R5F104AEASP#X0, R5F104AFASP#X0, R5F104AGASP#X0 |
|              |                                                          | D                                | R5F104AADSP#V0, R5F104ACDSP#V0, R5F104ADDSP#V0, R5F104AEDSP#V0, R5F104AFDSP#V0, R5F104AGDSP#V0 |
|              |                                                          |                                  | R5F104AADSP#X0, R5F104ACDSP#X0, R5F104ADDSP#X0, R5F104AEDSP#X0, R5F104AFDSP#X0, R5F104AGDSP#X0 |
|              |                                                          | G                                | R5F104AAGSP#V0, R5F104ACGSP#V0, R5F104ADGSP#V0, R5F104AEGSP#V0, R5F104AFGSP#V0, R5F104AGGSP#V0 |
|              |                                                          |                                  | R5F104AAGSP#X0, R5F104ACGSP#X0, R5F104ADGSP#X0, R5F104AEGSP#X0, R5F104AFGSP#X0, R5F104AGGSP#X0 |
| 32 pins      | 32-pin plastic HWQFN ( $5 \times 5$ mm, 0.5 mm pitch)    | А                                | R5F104BAANA#U0, R5F104BCANA#U0, R5F104BDANA#U0, R5F104BEANA#U0, R5F104BFANA#U0, R5F104BGANA#U0 |
|              |                                                          |                                  | R5F104BAANA#W0, R5F104BCANA#W0, R5F104BDANA#W0, R5F104BEANA#W0, R5F104BFANA#W0, R5F104BGANA#W0 |
|              |                                                          | D                                | R5F104BADNA#U0, R5F104BCDNA#U0, R5F104BDDNA#U0, R5F104BEDNA#U0, R5F104BFDNA#U0, R5F104BGDNA#U0 |
|              |                                                          |                                  | R5F104BADNA#W0, R5F104BCDNA#W0, R5F104BDDNA#W0, R5F104BEDNA#W0, R5F104BFDNA#W0, R5F104BGDNA#W0 |
|              |                                                          | G                                | R5F104BAGNA#U0, R5F104BCGNA#U0, R5F104BDGNA#U0, R5F104BEGNA#U0, R5F104BFGNA#U0, R5F104BGGNA#U0 |
|              |                                                          |                                  | R5F104BAGNA#W0, R5F104BCGNA#W0, R5F104BDGNA#W0, R5F104BEGNA#W0, R5F104BFGNA#W0, R5F104BGGNA#W0 |
|              | 32-pin plastic LQFP $(7 \times 7, 0.8 \text{ mm pitch})$ | А                                | R5F104BAAFP#V0, R5F104BCAFP#V0, R5F104BDAFP#V0, R5F104BEAFP#V0, R5F104BFAFP#V0, R5F104BGAFP#V0 |
|              |                                                          |                                  | R5F104BAAFP#X0, R5F104BCAFP#X0, R5F104BDAFP#X0, R5F104BEAFP#X0, R5F104BFAFP#X0, R5F104BGAFP#X0 |
|              |                                                          | D                                | R5F104BADFP#V0, R5F104BCDFP#V0, R5F104BDDFP#V0, R5F104BEDFP#V0, R5F104BFDFP#V0, R5F104BGDFP#V0 |
|              |                                                          |                                  | R5F104BADFP#X0, R5F104BCDFP#X0, R5F104BDDFP#X0, R5F104BEDFP#X0, R5F104BFDFP#X0, R5F104BGDFP#X0 |
|              |                                                          | G                                | R5F104BAGFP#V0, R5F104BCGFP#V0, R5F104BDGFP#V0, R5F104BEGFP#V0, R5F104BFGFP#V0, R5F104BGGFP#V0 |
|              |                                                          |                                  | R5F104BAGFP#X0, R5F104BCGFP#X0, R5F104BDGFP#X0, R5F104BEGFP#X0, R5F104BFGFP#X0, R5F104BGGFP#X0 |
| 36 pins      | 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch)            | А                                | R5F104CAALA#U0, R5F104CCALA#U0, R5F104CDALA#U0, R5F104CEALA#U0, R5F104CFALA#U0, R5F104CGALA#U0 |
|              |                                                          |                                  | R5F104CAALA#W0, R5F104CCALA#W0, R5F104CDALA#W0, R5F104CEALA#W0, R5F104CFALA#W0, R5F104CGALA#W0 |
|              |                                                          | G                                | R5F104CAGLA#U0, R5F104CCGLA#U0, R5F104CDGLA#U0, R5F104CEGLA#U0, R5F104CFGLA#U0, R5F104CGGLA#U0 |
|              |                                                          |                                  | R5F104CAGLA#W0, R5F104CCGLA#W0, R5F104CDGLA#W0, R5F104CEGLA#W0, R5F104CFGLA#W0, R5F104CGGLA#W0 |

Note For the fields of application, refer to Figure 1 - 1 Part Number, Memory Size, and Package of RL78/G14.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.

# 1.3.2 32-pin products

• 32-pin plastic HWQFN (5 × 5 mm, 0.5 mm pitch)



Note Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

- Remark 1. For pin identification, see 1.4 Pin Identification.
- Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).
- Remark 3. It is recommended to connect an exposed die pad to Vss.

# **1.3.3 36-pin products**

• 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch)



|   | Α                                                                | В                                                               | С                                                   | D                                            | E                                     | F                                    |   |
|---|------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------|---------------------------------------|--------------------------------------|---|
| 6 | P60/SCLA0                                                        | VDD                                                             | P121/X1                                             | P122/X2/EXCLK                                | P137/INTP0                            | P40/TOOL0                            | 6 |
| 5 | P62/SSI00                                                        | P61/SDAA0                                                       | Vss                                                 | REGC                                         | RESET                                 | P120/ANI19/<br>VCOUT0 Note           | 5 |
| 4 | P72/SO21                                                         | P71/SI21/<br>SDA21                                              | P14/RxD2/SI20/<br>SDA20/TRDIOD0/<br>(SCLA0)         | P31/TI03/TO03/<br>INTP4/PCLBUZ0/<br>(TRJIO0) | P00/TI00/TxD1/<br>TRGCLKA/<br>(TRJO0) | P01/TO00/<br>RxD1/TRGCLKB/<br>TRJIO0 | 4 |
| 3 | P50/INTP1/<br>SI00/RxD0/<br>TOOLRxD/<br>SDA00/TRGIOA/<br>(TRJO0) | P70/SCK21/<br>SCL21                                             | P15/PCLBUZ1/<br>SCK20/SCL20/<br>TRDIOB0/<br>(SDAA0) | P22/ANI2/<br>ANO0 Note                       | P20/ANI0/<br>AVREFP                   | P21/ANI1/<br>AVREFM                  | 3 |
| 2 | P30/INTP3/<br>SCK00/SCL00/<br>TRJO0                              | P16/TI01/TO01/<br>INTP5/TRDIOC0/<br>IVREF0 Note/<br>(RXD0)      | P12/SO11/<br>TRDIOB1/<br>IVREF1 Note                | P11/SI11/<br>SDA11/<br>TRDIOC1               | P24/ANI4                              | P23/ANI3/<br>ANO1 <sup>Note</sup>    | 2 |
| 1 | P51/INTP2/<br>SO00/TxD0/<br>TOOLTxD/<br>TRGIOB                   | P17/TI02/TO02/<br>TRDIOA0/<br>TRDCLK/<br>IVCMP0 Note/<br>(TXD0) | P13/TxD2/<br>SO20/TRDIOA1/<br>IVCMP1 Note           | P10/SCK11/<br>SCL11/<br>TRDIOD1              | P147/ANI18/<br>VCOUT1 Note            | P25/ANI5                             | 1 |
| • | Δ                                                                | R                                                               | C.                                                  | n                                            | F                                     | F                                    |   |

**Note** Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

# 1.3.7 52-pin products

• 52-pin plastic LQFP (10 × 10 mm, 0.65 mm pitch)



Note 1. Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

[44-pin, 48-pin, 52-pin, 64-pin products (code flash memory 96 KB to 256 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

|                                    |                                              |                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                           |                                                                   | (1/2)             |  |  |  |
|------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------|--|--|--|
|                                    |                                              | 44-pin                                                                                                                                                                                                                                                                                                                                                                                             | 48-pin                                                                                                                    | 52-pin                                                            | 64-pin            |  |  |  |
|                                    | Item                                         | R5F104Fx                                                                                                                                                                                                                                                                                                                                                                                           | R5F104Gx                                                                                                                  | R5F104Jx                                                          | R5F104Lx          |  |  |  |
|                                    |                                              | (x = F  to  H, J)                                                                                                                                                                                                                                                                                                                                                                                  | (x = F  to  H, J)                                                                                                         | (x = F  to  H, J)                                                 | (x = F  to  H, J) |  |  |  |
| Code flash me                      | mory (KB)                                    | 96 to 256                                                                                                                                                                                                                                                                                                                                                                                          | 96 to 256                                                                                                                 | 96 to 256                                                         | 96 to 256         |  |  |  |
| Data flash mer                     | mory (KB)                                    | 8                                                                                                                                                                                                                                                                                                                                                                                                  | 8                                                                                                                         | 8                                                                 | 8                 |  |  |  |
| RAM (KB)                           |                                              | 12 to 24 Note                                                                                                                                                                                                                                                                                                                                                                                      | 12 to 24 Note                                                                                                             | 12 to 24 Note                                                     | 12 to 24 Note     |  |  |  |
| Address space                      | <b>;</b>                                     | 1 MB                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                           |                                                                   |                   |  |  |  |
| Main system clock                  | High-speed system clock                      | HS (high-speed main)<br>HS (high-speed main)<br>LS (low-speed main) n                                                                                                                                                                                                                                                                                                                              | scillation, external main<br>mode: 1 to 20 MHz (V<br>mode: 1 to 16 MHz (V<br>node: 1 to 8 MHz (VD<br>mode: 1 to 4 MHz (VD | DD = 2.7 to 5.5 V),<br>DD = 2.4 to 5.5 V),<br>DD = 1.8 to 5.5 V), | CCLK)             |  |  |  |
|                                    | High-speed on-chip<br>oscillator clock (fін) | HS (high-speed main)                                                                                                                                                                                                                                                                                                                                                                               | mode: 1 to 32 MHz (V<br>mode: 1 to 16 MHz (V<br>node: 1 to 8 MHz (VD<br>mode: 1 to 4 MHz (VD                              | DD = 2.4 to 5.5 V),<br>D = 1.8 to 5.5 V),                         |                   |  |  |  |
| Subsystem clo                      | ck                                           | XT1 (crystal) oscillatio                                                                                                                                                                                                                                                                                                                                                                           | n, external subsystem o                                                                                                   | clock input (EXCLKS) 3                                            | 2.768 kHz         |  |  |  |
| Low-speed on-                      | -chip oscillator clock                       | 15 kHz (TYP.): V <sub>DD</sub> = 1                                                                                                                                                                                                                                                                                                                                                                 | 1.6 to 5.5 V                                                                                                              |                                                                   |                   |  |  |  |
| General-purpo                      | se register                                  | 8 bits × 32 registers (8 bits × 8 registers × 4 banks)                                                                                                                                                                                                                                                                                                                                             |                                                                                                                           |                                                                   |                   |  |  |  |
| Minimum instruction execution time |                                              | 0.03125 μs (High-spee                                                                                                                                                                                                                                                                                                                                                                              | ed on-chip oscillator clo                                                                                                 | ck: fін = 32 MHz operat                                           | ion)              |  |  |  |
|                                    |                                              | 0.05 μs (High-speed system clock: fмx = 20 MHz operation)                                                                                                                                                                                                                                                                                                                                          |                                                                                                                           |                                                                   |                   |  |  |  |
|                                    |                                              | 30.5 μs (Subsystem cl                                                                                                                                                                                                                                                                                                                                                                              | ock: fsuв = 32.768 kHz                                                                                                    | operation)                                                        |                   |  |  |  |
| Instruction set                    |                                              | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                                                                           |                                                                   |                   |  |  |  |
| I/O port                           | Total                                        | 40                                                                                                                                                                                                                                                                                                                                                                                                 | 44                                                                                                                        | 48                                                                | 58                |  |  |  |
|                                    | CMOS I/O                                     | 31                                                                                                                                                                                                                                                                                                                                                                                                 | 34                                                                                                                        | 38                                                                | 48                |  |  |  |
|                                    | CMOS input                                   | 5                                                                                                                                                                                                                                                                                                                                                                                                  | 5                                                                                                                         | 5                                                                 | 5                 |  |  |  |
|                                    | CMOS output                                  | _                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                         | 1                                                                 | 1                 |  |  |  |
|                                    | N-ch open-drain I/O<br>(6 V tolerance)       | 4                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                                                                                                         | 4                                                                 | 4                 |  |  |  |
| Timer                              | 16-bit timer                                 | 8 channels<br>(TAU: 4 channels, Tim                                                                                                                                                                                                                                                                                                                                                                | er RJ: 1 channel, Timer                                                                                                   | RD: 2 channels, Timer                                             | RG: 1 channel)    |  |  |  |
|                                    | Watchdog timer                               | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                           |                                                                   |                   |  |  |  |
|                                    | Real-time clock (RTC)                        | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                           |                                                                   |                   |  |  |  |
|                                    | 12-bit interval timer                        | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                           |                                                                   |                   |  |  |  |
|                                    | Timer output                                 | Timer outputs: 14 char<br>PWM outputs: 9 chann                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                           |                                                                   |                   |  |  |  |
|                                    |                                              | 1 • 1 Hz (subsystem clock: fsub = 32.768 kHz)                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                           |                                                                   |                   |  |  |  |

(Note is listed on the next page.)

(2/2)

|                                |                      | 40 :                                                                                                                                | (2/2)                                                     |  |  |  |
|--------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--|--|--|
|                                |                      | 48-pin                                                                                                                              | 64-pin                                                    |  |  |  |
| Item                           |                      | R5F104Gx                                                                                                                            | R5F104Lx                                                  |  |  |  |
|                                |                      | (x = K, L)                                                                                                                          | (x = K, L)                                                |  |  |  |
| Clock output/buzzer outp       | out                  | 2                                                                                                                                   | 2                                                         |  |  |  |
|                                |                      | • 2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz                                                                    |                                                           |  |  |  |
|                                |                      | (Main system clock: fmain = 20 MHz operation)                                                                                       |                                                           |  |  |  |
|                                |                      | • 256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz                                                |                                                           |  |  |  |
|                                |                      | (Subsystem clock: fsub = 32.768 kHz opera                                                                                           | ·<br>T                                                    |  |  |  |
| 8/10-bit resolution A/D co     | onverter             | 10 channels                                                                                                                         | 12 channels                                               |  |  |  |
| D/A converter                  |                      | 2 channels                                                                                                                          |                                                           |  |  |  |
| Comparator                     |                      | 2 channels                                                                                                                          |                                                           |  |  |  |
| Serial interface               |                      | [48-pin products]                                                                                                                   |                                                           |  |  |  |
|                                |                      | CSI: 2 channels/UART (UART supporting LI                                                                                            | N-bus): 1 channel/simplified I <sup>2</sup> C: 2 channels |  |  |  |
|                                |                      | CSI: 1 channel/UART: 1 channel/simplified I                                                                                         | <sup>2</sup> C: 1 channel                                 |  |  |  |
|                                |                      | CSI: 2 channels/UART: 1 channel/simplified                                                                                          | I <sup>2</sup> C: 2 channels                              |  |  |  |
|                                |                      | [64-pin products]                                                                                                                   |                                                           |  |  |  |
|                                |                      | CSI: 2 channels/UART (UART supporting LI                                                                                            | •                                                         |  |  |  |
|                                |                      | CSI: 2 channels/UART: 1 channel/simplified I <sup>2</sup> C: 2 channels                                                             |                                                           |  |  |  |
|                                |                      | CSI: 2 channels/UART: 1 channel/simplified                                                                                          | I <sup>2</sup> C: 2 channels                              |  |  |  |
|                                | I <sup>2</sup> C bus | 1 channel                                                                                                                           | 1 channel                                                 |  |  |  |
| Data transfer controller (DTC) |                      | 32 sources                                                                                                                          | 33 sources                                                |  |  |  |
| Event link controller (ELC     | C)                   | Event input: 22                                                                                                                     |                                                           |  |  |  |
|                                |                      | Event trigger output: 9                                                                                                             |                                                           |  |  |  |
| Vectored interrupt             | Internal             | 24                                                                                                                                  | 24                                                        |  |  |  |
| sources                        | External             | 10                                                                                                                                  | 13                                                        |  |  |  |
| Key interrupt                  |                      | 6                                                                                                                                   | 8                                                         |  |  |  |
| Reset                          |                      | Reset by RESET pin                                                                                                                  |                                                           |  |  |  |
| l                              |                      | Internal reset by watchdog timer                                                                                                    |                                                           |  |  |  |
|                                |                      | Internal reset by power-on-reset                                                                                                    |                                                           |  |  |  |
|                                |                      | Internal reset by voltage detector                                                                                                  |                                                           |  |  |  |
|                                |                      | Internal reset by illegal instruction execution                                                                                     | Note                                                      |  |  |  |
|                                |                      | Internal reset by RAM parity error                                                                                                  |                                                           |  |  |  |
|                                |                      | Internal reset by illegal-memory access                                                                                             |                                                           |  |  |  |
| Power-on-reset circuit         |                      | • Power-on-reset: 1.51 ±0.04 V (T <sub>A</sub> = -40                                                                                | · · · · · · · · · · · · · · · · · · ·                     |  |  |  |
|                                |                      | 1.51 $\pm 0.06$ V (TA = $-40$<br>• Power-down-reset: 1.50 $\pm 0.04$ V (TA = $-40$                                                  | •                                                         |  |  |  |
|                                |                      | 1.50 ±0.04 V (TA = -40                                                                                                              | •                                                         |  |  |  |
| Voltage detector               |                      | 1.63 V to 4.06 V (14 stages)                                                                                                        | ,                                                         |  |  |  |
| On-chip debug function         |                      | Provided                                                                                                                            |                                                           |  |  |  |
| Power supply voltage           |                      | V <sub>DD</sub> = 1.6 to 5.5 V (T <sub>A</sub> = -40 to +85°C)                                                                      |                                                           |  |  |  |
| 1 Ower Supply Voltage          |                      | VDD = 1.6 to 5.5 V (TA = -40 to +85°C)<br>VDD = 2.4 to 5.5 V (TA = -40 to +105°C)                                                   |                                                           |  |  |  |
| Operating ambient temper       | erature              | TA = -40 to +85°C (A: Consumer applications,                                                                                        | D: Industrial applications)                               |  |  |  |
|                                | Jature               | $T_A = -40 \text{ to } +35 \text{ C}$ (A. Consumer applications, $T_A = -40 \text{ to } +105 \text{°C}$ (G: Industrial applications |                                                           |  |  |  |
|                                |                      | (3. madound applications                                                                                                            | ,                                                         |  |  |  |

**Note** The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution is not issued by emulation with the in-circuit emulator or on-chip debug emulator.

[80-pin, 100-pin products (code flash memory 96 KB to 256 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

|                   |                                           | 80-pin                                                                                                                                                                                                                                                                                                                                                                                             | 100-pin                              |  |  |  |
|-------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--|--|--|
|                   | Item                                      | R5F104Mx                                                                                                                                                                                                                                                                                                                                                                                           | R5F104Px                             |  |  |  |
|                   |                                           | (x = F to H, J)                                                                                                                                                                                                                                                                                                                                                                                    | (x = F  to  H, J)                    |  |  |  |
| Code flash me     | emory (KB)                                | 96 to 256                                                                                                                                                                                                                                                                                                                                                                                          | 96 to 256                            |  |  |  |
| Data flash me     | mory (KB)                                 | 8                                                                                                                                                                                                                                                                                                                                                                                                  | 8                                    |  |  |  |
| RAM (KB)          |                                           | 12 to 24 <sup>Note</sup>                                                                                                                                                                                                                                                                                                                                                                           | 12 to 24 Note                        |  |  |  |
| Address space     | е                                         | 1 MB                                                                                                                                                                                                                                                                                                                                                                                               |                                      |  |  |  |
| Main system clock | High-speed system clock                   | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK) HS (high-speed main) mode: 1 to 20 MHz (VDD = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V)                                                                        |                                      |  |  |  |
|                   | High-speed on-chip oscillator clock (fін) | HS (high-speed main) mode: 1 to 32 MHz (VDD = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V)                                                                                                                                                   |                                      |  |  |  |
| Subsystem clo     | ock                                       | XT1 (crystal) oscillation, external subsystem of                                                                                                                                                                                                                                                                                                                                                   | lock input (EXCLKS) 32.768 kHz       |  |  |  |
| Low-speed on      | n-chip oscillator clock                   | 15 kHz (TYP.): VDD = 1.6 to 5.5 V                                                                                                                                                                                                                                                                                                                                                                  |                                      |  |  |  |
| General-purpo     | ose register                              | 8 bits × 32 registers (8 bits × 8 registers × 4 banks)                                                                                                                                                                                                                                                                                                                                             |                                      |  |  |  |
| Minimum instr     | ruction execution time                    | 0.03125 μs (High-speed on-chip oscillator clo                                                                                                                                                                                                                                                                                                                                                      | ck: fiн = 32 MHz operation)          |  |  |  |
|                   |                                           | 0.05 μs (High-speed system clock: fмx = 20 MHz operation)                                                                                                                                                                                                                                                                                                                                          |                                      |  |  |  |
|                   |                                           | 30.5 μs (Subsystem clock: fsub = 32.768 kHz                                                                                                                                                                                                                                                                                                                                                        | operation)                           |  |  |  |
| Instruction set   | t                                         | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                      |  |  |  |
| I/O port          | Total                                     | 74                                                                                                                                                                                                                                                                                                                                                                                                 | 92                                   |  |  |  |
|                   | CMOS I/O                                  | 64                                                                                                                                                                                                                                                                                                                                                                                                 | 82                                   |  |  |  |
|                   | CMOS input                                | 5                                                                                                                                                                                                                                                                                                                                                                                                  | 5                                    |  |  |  |
|                   | CMOS output                               | 1                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                    |  |  |  |
|                   | N-ch open-drain I/O (6 V tolerance)       | 4                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                    |  |  |  |
| Timer             | 16-bit timer                              | 12 channels<br>(TAU: 8 channels, Timer RJ: 1 channel, Timer                                                                                                                                                                                                                                                                                                                                        | RD: 2 channels, Timer RG: 1 channel) |  |  |  |
|                   | Watchdog timer                            | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                      |  |  |  |
|                   | Real-time clock (RTC)                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                      |  |  |  |
|                   | 12-bit interval timer                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                      |  |  |  |
|                   | Timer output                              | Timer outputs: 18 channels PWM outputs: 12 channels                                                                                                                                                                                                                                                                                                                                                |                                      |  |  |  |
|                   | RTC output                                | 1 • 1 Hz (subsystem clock: fsuB = 32.768 kHz)                                                                                                                                                                                                                                                                                                                                                      |                                      |  |  |  |

Note

In the case of the 24 KB, this is about 23 KB when the self-programming function and data flash function are used (For details, see **CHAPTER 3** in the RL78/G14 User's Manual).

## **Absolute Maximum Ratings**

(2/2)

| Parameter              | Symbols           |                                                                                                                                                          | Conditions                                                                                                                                       | Ratings     | Unit |
|------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Output current, high   | Іон1              | Per pin P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 |                                                                                                                                                  | -40         | mA   |
|                        |                   | Total of all pins                                                                                                                                        | P00 to P04, P40 to P47, P102, P120, P130, P140 to P145                                                                                           | -70         | mA   |
|                        |                   | -170 mA                                                                                                                                                  | P05, P06, P10 to P17, P30, P31, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100, P101, P110, P111, P146, P147                               | -100        | mA   |
|                        | Іон2              | Per pin                                                                                                                                                  | P20 to P27, P150 to P156                                                                                                                         | -0.5        | mA   |
|                        | Total of all pins |                                                                                                                                                          |                                                                                                                                                  | -2          | mA   |
| Output current, low    | lOL1              | Per pin                                                                                                                                                  | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 | 40          | mA   |
|                        |                   | Total of all pins                                                                                                                                        | P00 to P04, P40 to P47, P102, P120, P130, P140 to P145                                                                                           | 70          | mA   |
|                        |                   | 170 mA                                                                                                                                                   | P05, P06, P10 to P17, P30, P31, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P100, P101, P110, P111, P146, P147                               | 100         | mA   |
|                        | lol2              | Per pin                                                                                                                                                  | P20 to P27, P150 to P156                                                                                                                         | 1           | mA   |
|                        |                   | Total of all pins                                                                                                                                        |                                                                                                                                                  | 5           | mA   |
| Operating ambient tem- | TA                | In normal c                                                                                                                                              | operation mode                                                                                                                                   | -40 to +85  | °C   |
| perature               |                   | In flash me                                                                                                                                              | emory programming mode                                                                                                                           |             |      |
| Storage temperature    | Tstg              |                                                                                                                                                          |                                                                                                                                                  | -65 to +150 | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- Note 1. Total current flowing into VDD and EVDD0, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0 or Vss, EVss0. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing data flash rewrite.
- Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 3.** When high-speed system clock and subsystem clock are stopped.
- Note 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 32 MHz

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz}$  to 16 MHz

LS (low-speed main) mode: 1.8 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 4 MHz

- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fin: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

# (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter | Symbol      |                        |                                                                                | Conditions                                                                                     |                         |                                  | MIN.                 | TYP.              | MAX. | Unit |     |   |
|-----------|-------------|------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------|----------------------------------|----------------------|-------------------|------|------|-----|---|
| Supply    | IDD1        | Operat-                | HS (high-speed main)                                                           | fHOCO = 64 MHz,                                                                                | Basic                   | V <sub>DD</sub> = 5.0 V          |                      | 2.9               |      | mA   |     |   |
| current   |             | ing mode               | mode Note 5                                                                    | fih = 32 MHz Note 3                                                                            | operation               | V <sub>DD</sub> = 3.0 V          |                      | 2.9               |      |      |     |   |
| Note 1    |             |                        |                                                                                | fHOCO = 32 MHz,                                                                                | Basic                   | V <sub>DD</sub> = 5.0 V          |                      | 2.5               |      |      |     |   |
|           |             |                        |                                                                                | fih = 32 MHz Note 3                                                                            | operation               | V <sub>DD</sub> = 3.0 V          |                      | 2.5               |      |      |     |   |
|           |             |                        | HS (high-speed main)                                                           | fHOCO = 64 MHz,                                                                                | Normal                  | V <sub>DD</sub> = 5.0 V          |                      | 6.0               | 11.2 | mA   |     |   |
|           |             | mode Note 5            | fih = 32 MHz Note 3                                                            | operation                                                                                      | V <sub>DD</sub> = 3.0 V |                                  | 6.0                  | 11.2              |      |      |     |   |
|           |             |                        |                                                                                | fHOCO = 32 MHz,                                                                                | Normal                  | V <sub>DD</sub> = 5.0 V          |                      | 5.5               | 10.6 |      |     |   |
|           |             |                        |                                                                                | fih = 32 MHz Note 3                                                                            | operation               | V <sub>DD</sub> = 3.0 V          |                      | 5.5               | 10.6 |      |     |   |
|           |             |                        |                                                                                | fHOCO = 48 MHz,                                                                                | Normal                  | V <sub>DD</sub> = 5.0 V          |                      | 4.7               | 8.6  |      |     |   |
|           |             |                        |                                                                                | fih = 24 MHz Note 3                                                                            | operation               | V <sub>DD</sub> = 3.0 V          |                      | 4.7               | 8.6  |      |     |   |
|           |             |                        |                                                                                | fHOCO = 24 MHz,                                                                                | Normal                  | V <sub>DD</sub> = 5.0 V          |                      | 4.4               | 8.2  |      |     |   |
|           |             |                        |                                                                                | fih = 24 MHz Note 3                                                                            | operation               | V <sub>DD</sub> = 3.0 V          |                      | 4.4               | 8.2  |      |     |   |
|           |             |                        |                                                                                | fносо = 16 MHz,                                                                                | Normal                  | V <sub>DD</sub> = 5.0 V          |                      | 3.3               | 5.9  |      |     |   |
|           |             |                        |                                                                                | fih = 16 MHz Note 3                                                                            | operation               | V <sub>DD</sub> = 3.0 V          |                      | 3.3               | 5.9  |      |     |   |
|           |             |                        | LS (low-speed main)                                                            | fHOCO = 8 MHz,                                                                                 | Normal                  | V <sub>DD</sub> = 3.0 V          |                      | 1.5               | 2.5  | mA   |     |   |
|           | mode Note 5 | fih = 8 MHz Note 3     | operation                                                                      | V <sub>DD</sub> = 2.0 V                                                                        |                         | 1.5                              | 2.5                  |                   |      |      |     |   |
|           |             |                        | , , , , , , , , , , , , , , , , , , ,                                          | Normal                                                                                         | V <sub>DD</sub> = 3.0 V |                                  | 1.5                  | 2.1               | mA   |      |     |   |
|           |             | mode Note 5            | fiH = 4 MHz Note 3                                                             | operation                                                                                      | V <sub>DD</sub> = 2.0 V |                                  | 1.5                  | 2.1               |      |      |     |   |
|           |             | HS (high-speed main)   | , ,                                                                            | Normal                                                                                         | Square wave input       |                                  | 3.7                  | 6.8               | mA   |      |     |   |
|           |             | mode Note 5            |                                                                                | operation                                                                                      | Resonator connection    |                                  | 3.9                  | 7.0               | 1    |      |     |   |
|           |             |                        | $ f_{MX} = 20 \text{ MHz Note 2}, \\ V_{DD} = 3.0 \text{ V} $ Normal operation | Normal                                                                                         | Square wave input       |                                  | 3.7                  | 6.8               |      |      |     |   |
|           |             |                        |                                                                                | operation                                                                                      | Resonator connection    |                                  | 3.9                  | 7.0               | 1    |      |     |   |
|           |             |                        |                                                                                |                                                                                                |                         | f <sub>MX</sub> = 10 MHz Note 2, | Normal               | Square wave input |      | 2.3  | 4.1 | ] |
|           |             |                        |                                                                                |                                                                                                | V <sub>DD</sub> = 5.0 V | operation                        | Resonator connection |                   | 2.3  | 4.2  | 1   |   |
|           |             |                        |                                                                                | f <sub>MX</sub> = 10 MHz Note 2,<br>V <sub>DD</sub> = 3.0 V<br>f <sub>MX</sub> = 8 MHz Note 2, | Normal operation        | Square wave input                |                      | 2.3               | 4.1  | 1    |     |   |
|           |             |                        |                                                                                |                                                                                                |                         | Resonator connection             |                      | 2.3               | 4.2  |      |     |   |
|           |             |                        | LS (low-speed main)                                                            |                                                                                                |                         | Square wave input                |                      | 1.4               | 2.4  | mA   |     |   |
|           |             |                        | mode Note 5                                                                    | V <sub>DD</sub> = 3.0 V                                                                        | operation               | Resonator connection             |                      | 1.4               | 2.5  |      |     |   |
|           |             |                        |                                                                                | f <sub>MX</sub> = 8 MHz Note 2,                                                                | Normal                  | Square wave input                |                      | 1.4               | 2.4  |      |     |   |
|           |             |                        |                                                                                | V <sub>DD</sub> = 2.0 V                                                                        | operation               | Resonator connection             |                      | 1.4               | 2.5  |      |     |   |
|           |             |                        | Subsystem clock                                                                | fsuB = 32.768 kHz Note 4                                                                       | Normal                  | Square wave input                |                      | 5.2               |      | μА   |     |   |
|           |             |                        | operation                                                                      | TA = -40°C                                                                                     | operation               | Resonator connection             |                      | 5.2               |      |      |     |   |
|           |             |                        |                                                                                | fsuB = 32.768 kHz Note 4                                                                       | Normal                  | Square wave input                |                      | 5.3               | 7.7  |      |     |   |
|           |             |                        |                                                                                | T <sub>A</sub> = +25°C                                                                         | operation               | Resonator connection             |                      | 5.3               | 7.7  |      |     |   |
|           |             |                        | fsuB = 32.768 kHz Note 4                                                       | Normal                                                                                         | Square wave input       |                                  | 5.5                  | 10.6              |      |      |     |   |
|           |             | T <sub>A</sub> = +50°C | T <sub>A</sub> = +50°C                                                         | operation                                                                                      | Resonator connection    |                                  | 5.5                  | 10.6              | 1    |      |     |   |
|           |             |                        |                                                                                | fsuB = 32.768 kHz Note 4                                                                       | Normal                  | Square wave input                |                      | 5.9               | 13.2 |      |     |   |
|           |             |                        |                                                                                | .005 02.700 11.12                                                                              | operation               | Resonator connection             |                      | 6.0               | 13.2 | 1    |     |   |
|           |             |                        |                                                                                | fsuB = 32.768 kHz Note 4                                                                       | Normal                  | Square wave input                |                      | 6.8               | 17.5 |      |     |   |
|           |             |                        |                                                                                | T <sub>A</sub> = +85°C                                                                         | operation               | Resonator connection             |                      | 6.9               | 17.5 |      |     |   |

(Notes and Remarks are listed on the next page.)

# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

(TA = -40 to +85°C, 1.8 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter             | ameter Symbol Conditions |                                                                                                                                                                                                                                                                         | Conditions                                                                                                                                                                                                                              | HS (high-s<br>main) mo |      | LS (low-speed mode | ,    | LV (low-voltage main) mode |      | Unit |
|-----------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|--------------------|------|----------------------------|------|------|
|                       |                          |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                         | MIN.                   | MAX. | MIN.               | MAX. | MIN.                       | MAX. |      |
| SCKp cycle time       | tkcy1                    | tkcy1 ≥ 4/fclk                                                                                                                                                                                                                                                          | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $                                                                                      | 300                    |      | 1150               |      | 1150                       |      | ns   |
|                       |                          |                                                                                                                                                                                                                                                                         | $ \begin{aligned} 2.7 & \ V \leq EV_{DDO} < 4.0 \ V, \\ 2.3 & \ V \leq V_b \leq 2.7 \ V, \\ C_b & = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $                                                                                      | 500                    |      | 1150               |      | 1150                       |      | ns   |
|                       |                          |                                                                                                                                                                                                                                                                         | $ \begin{aligned} &1.8 \text{ V} \leq \text{EV}_{\text{DDO}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V Note}, \\ &C_{\text{b}} = 30 \text{ pF},  R_{\text{b}} = 5.5 \text{ k}\Omega \end{aligned} $ | 1150                   |      | 1150               |      | 1150                       |      | ns   |
| SCKp high-level width | <b>t</b> кн1             | $4.0 \text{ V} \le \text{EV}_{\text{DDO}} \le 5.5 \text{ V},$ $2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ $C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 1.4 \text{ k}\Omega$                                                                             |                                                                                                                                                                                                                                         | tксү1/2 - 75           |      | tксү1/2 - 75       |      | tксү1/2 - 75               |      | ns   |
|                       |                          | $\begin{split} 2.7 \ V &\leq EV_{DDO} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 30 \ pF, \ R_b = 2.7 \ k\Omega \\ \\ 1.8 \ V &\leq EV_{DDO} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V \ ^{Note}, \\ C_b &= 30 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$ |                                                                                                                                                                                                                                         | tkcy1/2 - 170          |      | tксү1/2 - 170      |      | tксу1/2 - 170              |      | ns   |
|                       |                          |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                         | tkcy1/2 - 458          |      | tkcy1/2 - 458      |      | tkcy1/2 - 458              |      | ns   |
| SCKp low-level width  | tKL1                     | 4.0 V ≤ EVDD0<br>2.7 V ≤ Vb ≤ 4.<br>Cb = 30 pF, Rb                                                                                                                                                                                                                      | 0 V,                                                                                                                                                                                                                                    | tксү1/2 - 12           |      | tkcy1/2 - 50       |      | tксү1/2 - 50               |      | ns   |
|                       |                          | $\begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 30 \ pF, \ R_b = 2.7 \ k\Omega \\ 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V \ ^{Note}, \\ C_b &= 30 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$    |                                                                                                                                                                                                                                         | tксү1/2 - 18           |      | tkcy1/2 - 50       |      | tксү1/2 - 50               |      | ns   |
|                       |                          |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                         | tkcy1/2 - 50           |      | tксү1/2 - 50       |      | tксү1/2 - 50               |      | ns   |

Note Use it with  $EVDD0 \ge V_b$ .

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed two pages after the next page.)

### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



Remark 1.  $Rb[\Omega]$ : Communication line (SDAr, SCLr) pull-up resistance, Cb[F]: Communication line (SDAr, SCLr) load capacitance, Vb[V]: Communication line voltage

**Remark 2.** r: IIC number (r = 00, 01, 10, 11, 20, 30, 31), g: PIM, POM number (g = 0, 1, 3 to 5, 14)

Remark 3. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1),

n: Channel number (n = 0, 2), mn = 00, 01, 02, 10, 12, 13)

# 2.6.6 LVD circuit characteristics

# (1) Reset Mode and Interrupt Mode

(TA = -40 to +85°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

|               | Parameter            | Symbol | Conditions   | MIN. | TYP. | MAX. | Unit |
|---------------|----------------------|--------|--------------|------|------|------|------|
| Voltage       | Supply voltage level | VLVD0  | Rising edge  | 3.98 | 4.06 | 4.14 | V    |
| detection     |                      |        | Falling edge | 3.90 | 3.98 | 4.06 | V    |
| threshold     |                      | VLVD1  | Rising edge  | 3.68 | 3.75 | 3.82 | V    |
|               |                      |        | Falling edge | 3.60 | 3.67 | 3.74 | V    |
|               |                      | VLVD2  | Rising edge  | 3.07 | 3.13 | 3.19 | V    |
|               |                      |        | Falling edge | 3.00 | 3.06 | 3.12 | V    |
|               |                      | VLVD3  | Rising edge  | 2.96 | 3.02 | 3.08 | V    |
|               |                      |        | Falling edge | 2.90 | 2.96 | 3.02 | V    |
|               |                      | VLVD4  | Rising edge  | 2.86 | 2.92 | 2.97 | V    |
|               |                      |        | Falling edge | 2.80 | 2.86 | 2.91 | V    |
|               |                      | VLVD5  | Rising edge  | 2.76 | 2.81 | 2.87 | V    |
|               |                      |        | Falling edge | 2.70 | 2.75 | 2.81 | V    |
|               |                      | VLVD6  | Rising edge  | 2.66 | 2.71 | 2.76 | V    |
|               |                      |        | Falling edge | 2.60 | 2.65 | 2.70 | V    |
|               |                      | VLVD7  | Rising edge  | 2.56 | 2.61 | 2.66 | V    |
|               |                      |        | Falling edge | 2.50 | 2.55 | 2.60 | V    |
|               |                      | VLVD8  | Rising edge  | 2.45 | 2.50 | 2.55 | V    |
|               |                      |        | Falling edge | 2.40 | 2.45 | 2.50 | V    |
|               |                      | VLVD9  | Rising edge  | 2.05 | 2.09 | 2.13 | V    |
|               |                      |        | Falling edge | 2.00 | 2.04 | 2.08 | V    |
|               |                      | VLVD10 | Rising edge  | 1.94 | 1.98 | 2.02 | V    |
|               |                      |        | Falling edge | 1.90 | 1.94 | 1.98 | V    |
|               |                      | VLVD11 | Rising edge  | 1.84 | 1.88 | 1.91 | V    |
|               |                      |        | Falling edge | 1.80 | 1.84 | 1.87 | V    |
|               |                      | VLVD12 | Rising edge  | 1.74 | 1.77 | 1.81 | V    |
|               |                      |        | Falling edge | 1.70 | 1.73 | 1.77 | V    |
|               |                      | VLVD13 | Rising edge  | 1.64 | 1.67 | 1.70 | V    |
|               |                      |        | Falling edge | 1.60 | 1.63 | 1.66 | V    |
| Minimum puls  | se width             | tLW    |              | 300  |      |      | μs   |
| Detection del | ay time              |        |              |      |      | 300  | μs   |

## 3.2 Oscillator Characteristics

# 3.2.1 X1, XT1 characteristics

#### $(TA = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

| Resonator                                  | Resonator          | Conditions                                       | MIN. | TYP.   | MAX. | Unit |
|--------------------------------------------|--------------------|--------------------------------------------------|------|--------|------|------|
| X1 clock oscillation frequency (fx) Note   | Ceramic resonator/ | $2.7 \text{ V} \le \text{VDD} \le 5.5 \text{ V}$ | 1.0  |        | 20.0 | MHz  |
|                                            | crystal resonator  | 2.4 V ≤ V <sub>DD</sub> < 2.7 V                  | 1.0  |        | 16.0 |      |
| XT1 clock oscillation frequency (fxT) Note | Crystal resonator  |                                                  | 32   | 32.768 | 35   | kHz  |

Note Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time.

Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics

Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user.

Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

Remark When using the X1 oscillator and XT1 oscillator, refer to 5.4 System Clock Oscillator in the RL78/G14 User's Manual.

# 3.2.2 On-chip oscillator characteristics

### $(TA = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le VDD \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

| Oscillators                                                 | Parameters | Conditions    |                                                  | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------|------------|---------------|--------------------------------------------------|------|------|------|------|
| High-speed on-chip oscillator clock frequency<br>Notes 1, 2 | fін        |               |                                                  | 1    |      | 32   | MHz  |
| High-speed on-chip oscillator clock frequency               |            | -20 to +85°C  | $2.4 \text{ V} \le \text{VDD} \le 5.5 \text{ V}$ | -1.0 |      | +1.0 | %    |
| accuracy                                                    |            | -40 to -20°C  | $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$ | -1.5 |      | +1.5 | %    |
|                                                             |            | +85 to +105°C | $2.4 \text{ V} \le \text{VDD} \le 5.5 \text{ V}$ | -2.0 |      | +2.0 | %    |
| Low-speed on-chip oscillator clock frequency                | fıL        |               |                                                  |      | 15   |      | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy       |            |               |                                                  | -15  |      | +15  | %    |

Note 1. High-speed on-chip oscillator frequency is selected with bits 0 to 4 of the option byte (000C2H) and bits 0 to 2 of the HOCODIV register.

Note 2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time.

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVsso, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 3.** When high-speed system clock and subsystem clock are stopped.
- **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ 

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz}$  to 16 MHz

- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
  Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is Ta = 25°C

# **AC Timing Test Points**



## External System Clock Timing



## TI/TO Timing





TRDIOCO, TRDIOC1, TRDIODO, TRDIOD1,

TRGIOA, TRGIOB

# (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| •                                          |               | · · · · · · · · · · · · · · · · · · · |                                   |                           |      |      |
|--------------------------------------------|---------------|---------------------------------------|-----------------------------------|---------------------------|------|------|
| Parameter                                  | Symbol        | Conditions                            |                                   | HS (high-speed main) mode |      | Unit |
|                                            |               |                                       |                                   | MIN.                      | MAX. |      |
| SCKp cycle time                            | <b>t</b> ксү1 | tkcy1 ≥ 4/fclk                        | 2.7 V ≤ EVDD0 ≤ 5.5 V             | 250                       |      | ns   |
|                                            |               |                                       | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 500                       |      | ns   |
| SCKp high-/low-level width                 | tkH1, tkL1    | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V     |                                   | tксү1/2 - 24              |      | ns   |
|                                            |               | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V     |                                   | tkcy1/2 - 36              |      | ns   |
|                                            |               | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V     |                                   | tkcy1/2 - 76              |      | ns   |
| SIp setup time (to SCKp↑) Note 1           | tsik1         | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V     |                                   | 66                        |      | ns   |
|                                            |               | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V     |                                   | 66                        |      | ns   |
|                                            |               | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V     |                                   | 113                       |      | ns   |
| SIp hold time (from SCKp↑) Note 2          | tksıı         |                                       |                                   | 38                        |      | ns   |
| Delay time from SCKp↓ to SOp output Note 3 | tkso1         | C = 30 pF Note 4                      |                                   |                           | 50   | ns   |
|                                            | - 1           | -1                                    |                                   |                           |      |      |

- Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. C is the load capacitance of the SCKp and SOp output lines.
- Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).
- **Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14)
- Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))

### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



Remark 1.  $R_b[\Omega]$ : Communication line (SDAr, SCLr) pull-up resistance,  $C_b[F]$ : Communication line (SDAr, SCLr) load capacitance,  $V_b[V]$ : Communication line voltage

**Remark 2.** r: IIC number (r = 00, 01, 10, 11, 20, 30, 31), g: PIM, POM number (g = 0, 1, 3 to 5, 14)

Remark 3. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1),

n: Channel number (n = 0, 2), mn = 00, 01, 02, 10, 12, 13)

## 3.5.2 Serial interface IICA

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                            | Symbol   | Conditions                  | HS (high-speed main) mode |      |           |      | Unit |
|--------------------------------------|----------|-----------------------------|---------------------------|------|-----------|------|------|
|                                      |          |                             | Standard mode             |      | Fast mode |      |      |
|                                      |          |                             | MIN.                      | MAX. | MIN.      | MAX. |      |
| SCLA0 clock frequency                | fscL     | Fast mode: fclk ≥ 3.5 MHz   | _                         | _    | 0         | 400  | kHz  |
|                                      |          | Standard mode: fclk ≥ 1 MHz | 0                         | 100  | _         | _    | kHz  |
| Setup time of restart condition      | tsu: sta |                             | 4.7                       |      | 0.6       |      | μs   |
| Hold time Note 1                     | thd: sta |                             | 4.0                       |      | 0.6       |      | μs   |
| Hold time when SCLA0 = "L"           | tLOW     |                             | 4.7                       |      | 1.3       |      | μs   |
| Hold time when SCLA0 = "H"           | tніgн    |                             | 4.0                       |      | 0.6       |      | μs   |
| Data setup time (reception)          | tsu: dat |                             | 250                       |      | 100       |      | ns   |
| Data hold time (transmission) Note 2 | thd: dat |                             | 0                         | 3.45 | 0         | 0.9  | μs   |
| Setup time of stop condition         | tsu: sto |                             | 4.0                       |      | 0.6       |      | μs   |
| Bus-free time                        | tbuf     |                             | 4.7                       |      | 1.3       |      | μs   |

**Note 1.** The first clock pulse is generated after this period when the start/restart condition is detected.

Note 2. The maximum value (MAX.) of thd: DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

Caution The values in the above table are applied even when bit 2 (PIOR02) in the peripheral I/O redirection register 0 (PIOR0) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.

Remark The maximum value of C<sub>b</sub> (communication line capacitance) and the value of R<sub>b</sub> (communication line pull-up resistor) at that time in each mode are as follows.

Standard mode:  $C_b$  = 400 pF,  $R_b$  = 2.7 k $\Omega$ Fast mode:  $C_b$  = 320 pF,  $R_b$  = 1.1 k $\Omega$ 

## **IICA** serial transfer timing



Remark n = 0, 1

RL78/G14 4. PACKAGE DRAWINGS

R5F104LCALA, R5F104LDALA, R5F104LEALA, R5F104LFALA, R5F104LGALA, R5F104LHALA, R5F104LJALA R5F104LKALA, R5F104LLALA

R5F104LCGLA,R5F104LDGLA, R5F104LEGLA, R5F104LFGLA, R5F104LGGLA, R5F104LHGLA, R5F104LHGLA, R5F104LLGLA



 $\ensuremath{\mathbb{O}}$  2011 Renesas Electronics Corporation. All rights reserved.