Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 34 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 8K x 8 | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 10x8/10b; D/A 2x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-LQFP | | Supplier Device Package | 48-LFQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104gggfb-v0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## 1.3.4 40-pin products • 40-pin plastic HWQFN (6 × 6 mm, 0.5 mm pitch) Note Mounted on the 96 KB or more code flash memory products. Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1 $\mu$ F). Remark 1. For pin identification, see 1.4 Pin Identification. Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1). Remark 3. It is recommended to connect an exposed die pad to Vss. ## 1.5 Block Diagram ## **1.5.1 30-pin products** **Note** Mounted on the 96 KB or more code flash memory products. ## 1.5.9 80-pin products (2/2) | | | | | | (2/2) | | | | |---------------------|----------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------|--------------------------------------|--|--|--| | | | 44-pin | 48-pin | 52-pin | 64-pin | | | | | 1 | tem | R5F104Fx | R5F104Gx | R5F104Jx | R5F104Lx | | | | | | | (x = A, C to E) | (x = A, C to E) | (x = C to E) | (x = C to E) | | | | | Clock output/buzz | zer output | 2 | 2 | 2 | 2 | | | | | | | • 2.44 kHz, 4.88 kHz, | 9.76 kHz, 1.25 MHz, 2.5 | 5 MHz, 5 MHz, 10 MHz | : | | | | | | | (Main system clock: | fmain = 20 MHz operation | on) | | | | | | | | | 24 kHz, 2.048 kHz, 4.09 | | 384 kHz, 32.768 kHz | | | | | | | (Subsystem clock: fs | :uв = 32.768 kHz operat | tion) | 1 | | | | | 8/10-bit resolution | n A/D converter | 10 channels | 10 channels | 12 channels | 12 channels | | | | | Serial interface | | [44-pin products] | | | _ | | | | | | | | T (UART supporting LIN | | ified I <sup>2</sup> C: 1 channel | | | | | | | | T: 1 channel/simplified I | | | | | | | | | | RT: 1 channel/simplified | I <sup>2</sup> C: 2 channels | | | | | | | | [48-pin, 52-pin product | - | NI buo). 1 obsersal/simm | olified 120, 0 sharped | | | | | | | | RT (UART supporting LI<br>T: 1 channel/simplified I | | illed 140: 2 channels | | | | | | | | r: 1 channel/simplified i | | | | | | | | | [64-pin products] | хт. т спаппелзипринес | I-O. Z GIAIIIEIS | | | | | | | | | RT (UART supporting LI | N-bus): 1 channel/simr | olified I <sup>2</sup> C: 2 channels | | | | | | | | RT: 1 channel/simplified | | | | | | | | | CSI: 2 channels/UART: 1 channel/simplified I <sup>2</sup> C: 2 channels | | | | | | | | | I <sup>2</sup> C bus | 1 channel | 1 channel | 1 channel | 1 channel | | | | | Data transfer con | troller (DTC) | 29 sources | 30 sources | <u>L</u> | 31 sources | | | | | Event link control | ler (ELC) | Event input: 20 | | | 1 | | | | | | | Event trigger output: 7 | | | | | | | | Vectored inter- | Internal | 24 | 24 | 24 | 24 | | | | | rupt sources | External | 7 | 10 | 12 | 13 | | | | | Key interrupt | | 4 | 6 | 8 | 8 | | | | | Reset | | Reset by RESET pin | | 1 | • | | | | | | | Internal reset by water | | | | | | | | | | Internal reset by pow | er-on-reset | | | | | | | | | Internal reset by volta | ~ | | | | | | | | | | al instruction execution | Note | | | | | | | | Internal reset by RAM | . , | | | | | | | | <del></del> | Internal reset by illeg | | | | | | | | Power-on-reset c | ircuit | | 1.51 ±0.04 V (TA = -40<br>1.51 ±0.06 V (TA = -40 | | | | | | | | | | • | • | | | | | | | | • Power-down-reset: 1.50 ±0.04 V (TA = -40 to +85°C)<br>1.50 ±0.06 V (TA = -40 to +105°C) | | | | | | | | Voltage detector | | 1.63 V to 4.06 V (14 stages) | | | | | | | | On-chip debug fu | nction | Provided | | | | | | | | Power supply vol | | VDD = 1.6 to 5.5 V (TA = -40 to +85°C) | | | | | | | | | 5 | VDD = 1.6 to 5.5 V (TA = -40 to +65 C)<br>VDD = 2.4 to 5.5 V (TA = -40 to +105°C) | | | | | | | | Operating ambier | nt temperature | T <sub>A</sub> = -40 to +85°C (A: | Consumer applications | , D: Industrial application | ons), | | | | | , 3: | , | | : Industrial applications | | ,, | | | | | | | 1 | | • | | | | | $\textbf{Note} \qquad \quad \text{The illegal instruction is generated when instruction code FFH is executed.}$ Reset by the illegal instruction execution is not issued by emulation with the in-circuit emulator or on-chip debug emulator. Note The flash library uses RAM in self-programming and rewriting of the data flash memory. The target products and start address of the RAM areas used by the flash library are shown below. R5F104xJ (x = F, G, J, L, M, P): Start address F9F00H For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944)**. # 2. ELECTRICAL SPECIFICATIONS (TA = -40 to +85°C) This chapter describes the following electrical specifications. Target products A: Consumer applications TA = -40 to +85°C R5F104xxAxx D: Industrial applications TA = -40 to +85°C R5F104xxDxx - G: Industrial applications when TA = -40 to +105°C products is used in the range of TA = -40 to +85°C R5F104xxGxx - Caution 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. - Caution 2. With products not provided with an EVDD0, EVDD1, EVSS0, or EVSS1 pin, replace EVDD0 and EVDD1 with VDD, or replace EVSS0 and EVSS1 with VSS. - Caution 3. The pins mounted depend on the product. Refer to 2.1 Port Functions to 2.2.1 Functions for each product in the RL78/G14 User's Manual. - Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - Note 2. During HALT instruction execution by flash memory. - Note 3. When high-speed on-chip oscillator and subsystem clock are stopped. - Note 4. When high-speed system clock and subsystem clock are stopped. - Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - Note 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V@1 MHz}$ to 16 MHz LS (low-speed main) mode: 1.8 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 4 MHz - Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.) Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.) - Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C ## 2.5 Peripheral Functions Characteristics **AC Timing Test Points** ## 2.5.1 Serial array unit ### (1) During communication at same potential (UART mode) (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | | Conditions | | n-speed main)<br>Mode | · ` | -speed main)<br>Mode | · · | roltage main)<br>Node | Unit | |---------------|--------|----|-------------------------------------------------------------------|------|-----------------------|------|----------------------|------|-----------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate | | 2. | 4 V ≤ EVDD0 ≤ 5.5 V | | fMCK/6 Note 2 | | fмск/6 | | fмск/6 | bps | | Note 1 | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1. | 8 V ≤ EVDD0 ≤ 5.5 V | | fmck/6 Note 2 | | fмск/6 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1. | 7 V ≤ EVDD0 ≤ 5.5 V | | fMCK/6 Note 2 | | fmck/6 Note 2 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1. | 6 V ≤ EVDD0 ≤ 5.5 V | | _ | | fmck/6 Note 2 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | _ | | 1.3 | | 0.6 | Mbps | Note 1. Transfer rate in the SNOOZE mode is 4800 bps only. However, the SNOOZE mode cannot be used when FRQSEL4 = 1. Note 2. The following conditions are required for low voltage interface when EVDD0 < VDD. $2.4~V \leq EV_{DD0} < 2.7~V;~MAX.~2.6~Mbps$ 1.8 V ≤ EVDD0 < 2.4 V: MAX. 1.3 Mbps $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 1.8 \text{ V}$ : MAX. 0.6 Mbps **Note 3.** The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: $32 \text{ MHz} (2.7 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V})$ 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) LS (low-speed main) mode: 8 MHz (1.8 V $\leq$ VDD $\leq$ 5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V $\leq$ VDD $\leq$ 5.5 V) Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). # (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Cond | ditions | HS (high-spee | d main) | LS (low-speed<br>mode | d main) | LV (low-voltag<br>mode | e main) | Unit | |--------------------------|------------------------------------------------------------------------|-----------------------------------|-----------------------------------|--------------------|-----------------|-----------------------|-----------------|------------------------|-----------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle | tkcy2 | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 20 MHz < fmck | 8/fмск | | _ | | _ | | ns | | time Note 5 | | | fмcк ≤ 20 MHz | 6/fмск | | 6/fмск | | 6/fмск | | ns | | | | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 16 MHz < fmck | 8/fмск | | _ | | _ | | ns | | | | | fмcк ≤ 16 MHz | 6/fмск | | 6/fмск | | 6/fмск | | ns | | | | 2.4 V ≤ EVDD0 ≤ 5.5 V | | 6/fмск<br>and 500 | | 6/fмск<br>and 500 | | 6/fмск<br>and 500 | | ns | | | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 6/fмск<br>and 750 | | 6/fмск<br>and 750 | | 6/fмск<br>and 750 | | ns | | | | 1.7 V ≤ EVDD0 ≤ 5.5 V | | 6/fмск<br>and 1500 | | 6/fмск<br>and 1500 | | 6/fмск<br>and 1500 | | ns | | | | 1.6 V ≤ EVDD0 ≤ 5.5 V | | | | 6/fмск<br>and 1500 | | 6/fмск<br>and 1500 | | ns | | SCKp high-/ | tĸн2, | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | tkcy2/2 - 7 | | tkcy2/2 - 7 | | tkcy2/2 - 7 | | ns | | low-level width | evel width tkL2 2.7 V ≤ EVDD0 ≤ 5.5 V | | | tkcy2/2 - 8 | | tkcy2/2 - 8 | | tkcy2/2 - 8 | | ns | | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V<br>1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | tkcy2/2 - 18 | | tkcy2/2 - 18 | | tkcy2/2 - 18 | | ns | | | | | | tkcy2/2 - 66 | | tkcy2/2 - 66 | | tkcy2/2 - 66 | | ns | | | | | 1.6 V ≤ EVDD0 ≤ 5.5 V | | _ | | tkcy2/2 - 66 | | tkcy2/2 - 66 | | ns | | SIp setup time | tsık2 | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 1/fмск + 20 | | 1/fмск + 30 | | 1/fмск + 30 | | ns | | (to SCKp↑)<br>Note 1 | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 1/fмск + 30 | | 1/fмск + 30 | | 1/fмск + 30 | | ns | | | | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 1/fмск + 40 | | 1/fмск + 40 | | 1/fмск + 40 | | ns | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | _ | | 1/fмск + 40 | | 1/fмск + 40 | | ns | | SIp hold time | tks12 | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 1/fмск + 31 | | 1/fмск + 31 | | 1/fмск + 31 | | ns | | (from SCKp↑)<br>Note 2 | | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 1/fмск + 250 | | 1/fмск + 250 | | 1/fмск + 250 | | ns | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | _ | | 1/fмск + 250 | | 1/fмск + 250 | | ns | | Delay time from SCKp↓ to | tkso2 | C = 30 pF Note 4 | 2.7 V ≤ EVDD0 ≤ 5.5 V | | 2/fмск<br>+ 44 | | 2/fмск<br>+ 110 | | 2/fмск<br>+ 110 | ns | | SOp output<br>Note 3 | | | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 2/fмск<br>+ 75 | | 2/fмск<br>+ 110 | | 2/fмск<br>+ 110 | ns | | | | 1.8 V ≤ EVDD0 ≤ 5.5 V | | 2/fмск<br>+ 100 | | 2/fмск<br>+ 110 | | 2/fмск<br>+ 110 | ns | | | | | | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 2/fмск<br>+ 220 | | 2/fмск<br>+ 220 | | 2/fмск<br>+ 220 | ns | | | | | 1.6 V ≤ EVDD0 ≤ 5.5 V | | | | 2/fмск<br>+ 220 | | 2/fмск<br>+ 220 | ns | - Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 4. C is the load capacitance of the SOp output lines. - **Note 5.** The maximum transfer rate when using the SNOOZE mode is 1 Mbps. - Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - $\textbf{Remark 1.} \ \ p: CSI \ number \ (p = 00, \, 01, \, 10, \, 11, \, 20, \, 21, \, 30, \, 31), \ m: \ Unit \ number \ (m = 0, \, 1), \\$ - n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14) - Remark 2. fmck: Serial array unit operation clock frequency - (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, - n: Channel number (mn = 00 to 03, 10 to 13)) ### (5) During communication at same potential (simplified I<sup>2</sup>C mode) ### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) | Parameter | Symbol | Conditions | , , | peed main)<br>ode | • | peed main)<br>ode | , | oltage main) | Unit | |------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|------|-------------------|------|--------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLr clock frequency | fscL | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | 1000 Note 1 | | 400 Note 1 | | 400 Note 1 | kHz | | | | 1.8 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ | | 400 Note 1 | | 400 Note 1 | | 400 Note 1 | kHz | | | | $1.8~V \leq EV_{DD0} < 2.7~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$ | | 300 Note 1 | | 300 Note 1 | | 300 Note 1 | kHz | | | | $1.7 \ V \le EV_{DD0} < 1.8 \ V,$ $C_b = 100 \ pF, \ R_b = 5 \ k\Omega$ | | 250 Note 1 | | 250 Note 1 | | 250 Note 1 | kHz | | | | $\label{eq:local_local_local_local} \begin{split} 1.6 \ V & \leq EV_{\text{DD0}} < 1.8 \ V, \\ C_{\text{b}} & = 100 \ \text{pF}, \ R_{\text{b}} = 5 \ \text{k}\Omega \end{split}$ | | _ | | 250 Note 1 | | 250 Note 1 | kHz | | Hold time<br>when SCLr = "L" | tLOW | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 475 | | 1150 | | 1150 | | ns | | | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $C_{\text{b}} = 100 \text{ pF, Rb} = 3 \text{ k}\Omega$ | 1150 | | 1150 | | 1150 | | ns | | | | $\label{eq:local_local_local_local} \begin{split} 1.8 \ V & \leq EV_{DD0} < 2.7 \ V, \\ C_b & = 100 \ pF, \ R_b = 5 \ k\Omega \end{split}$ | 1550 | | 1550 | | 1550 | | ns | | | | $\begin{array}{c} 1.7 \; \text{V} \leq \text{EV}_{\text{DD0}} < 1.8 \; \text{V}, \\ \text{C}_{\text{b}} = 100 \; \text{pF}, \; \text{R}_{\text{b}} = 5 \; \text{k}\Omega \end{array}$ | 1850 | | 1850 | | 1850 | | ns | | | | $\begin{array}{l} 1.6 \; V \leq E V_{DD0} < 1.8 \; V, \\ C_b = 100 \; pF, \; R_b = 5 \; k\Omega \end{array}$ | _ | | 1850 | | 1850 | | ns | | Hold time<br>when SCLr = "H" | thigh | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$ | 475 | | 1150 | | 1150 | | ns | | | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $C_{\text{b}} = 100 \text{ pF, Rb} = 3 \text{ k}\Omega$ | 1150 | | 1150 | | 1150 | | ns | | | | $\begin{array}{c} 1.8 \; \text{V} \leq \text{EV}_{\text{DD0}} < 2.7 \; \text{V}, \\ \text{C}_{\text{b}} = 100 \; \text{pF}, \; \text{R}_{\text{b}} = 5 \; \text{k}\Omega \end{array}$ | 1550 | | 1550 | | 1550 | | ns | | | | $1.7~V \leq EV_{DD0} < 1.8~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$ | 1850 | | 1850 | | 1850 | | ns | | | | $\label{eq:local_local_local_local} \begin{split} 1.6 \ V & \leq EV_{\text{DD0}} < 1.8 \ V, \\ C_b & = 100 \ pF, \ R_b = 5 \ k\Omega \end{split}$ | _ | | 1850 | | 1850 | | ns | (Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.) - Note 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps - Note 2. Use it with $EVDD0 \ge V_b$ . - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 4. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 5. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Caution Select the TTL input buffer for the SIp pin and SCKp pin, and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. ### CSI mode connection diagram (during communication at different potential) - **Remark 1.** Rb[ $\Omega$ ]: Communication line (SOp) pull-up resistance, Cb[F]: Communication line (SOp) load capacitance, Vb[V]: Communication line voltage - **Remark 2.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14) - Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13)) - Remark 4. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function. # CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) Remark 1. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14) Remark 2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function. (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) (3/5) | Items | Symbol | Conditions | 3 | MIN. | TYP. | MAX. | Unit | |----------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------|------|-------------------|------| | Input voltage, high | VIH1 | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer | 0.8 EVDD0 | | EV <sub>DD0</sub> | V | | | VIH2 | P01, P03, P04, P10, P14 to P17, P30, P43, P44, P50, P53 to P55, | TTL input buffer<br>4.0 V ≤ EVDD0 ≤ 5.5 V | 2.2 | | EV <sub>DD0</sub> | V | | | | P80, P81, P142, P143 | TTL input buffer 3.3 V ≤ EV <sub>DD0</sub> < 4.0 V | 2.0 | | EV <sub>DD0</sub> | V | | VIH3 | | | TTL input buffer 2.4 V ≤ EVDD0 < 3.3 V | 1.5 | | EV <sub>DD0</sub> | V | | | VIH3 | P20 to P27, P150 to P156 | | 0.7 Vdd | | VDD | V | | | VIH4 | P60 to P63 | | 0.7 EVDD0 | | 6.0 | V | | | VIH5 | P121 to P124, P137, EXCLK, EX | CLKS, RESET | 0.8 Vdd | | VDD | V | | Input voltage, low V | VIL1 | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer | 0 | | 0.2 EVDD0 | V | | | VIL2 | P01, P03, P04, P10, P14 to P17, P30, P43, P44, P50, P53 to P55, | TTL input buffer 4.0 V ≤ EVDD0 ≤ 5.5 V | 0 | | 0.8 | V | | | | P80, P81, P142, P143 | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V | 0 | | 0.5 | V | | | | | TTL input buffer 2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 0 | | 0.32 | V | | | VIL3 | P20 to P27, P150 to P156 | | 0 | | 0.3 Vdd | V | | | VIL4 | P60 to P63 | | 0 | | 0.3 EVDD0 | V | | | VIL5 | P121 to P124, P137, EXCLK, EX | CLKS, RESET | 0 | | 0.2 Vdd | V | Caution The maximum value of ViH of pins P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 is EVDD0, even in the N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) (5/5) | Items | Symbol | Conditi | ons | | MIN. | TYP. | MAX. | Unit | |----------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------|------|------|------|------| | Input leakage cur-<br>rent, high | ILIH1 | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | VI = EVDD0 | | | | 1 | μΑ | | | ILIH2 | P20 to P27, P137, P150 to P156, RESET | VI = VDD | | | | 1 | μΑ | | | ILIH3 | P121 to P124<br>(X1, X2, EXCLK, XT1, XT2,<br>EXCLKS) | VI = VDD | In input port or external clock input | | | 1 | μА | | | | | | In resonator con-<br>nection | | | 10 | μΑ | | Input leakage<br>current, low | ILIL1 | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | | | | | -1 | μΑ | | | ILIL2 | P20 to P27, P137, P150 to P156, RESET | VI = VSS | | | | -1 | μА | | | ILIL3 | P121 to P124<br>(X1, X2, EXCLK, XT1, XT2,<br>EXCLKS) | VI = VSS | In input port or external clock input | | | -1 | μА | | | | | | In resonator con-<br>nection | | | -10 | μΑ | | On-chip pull-up resistance | Rυ | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | VI = EVsso | , In input port | 10 | 20 | 100 | kΩ | **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - Note 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVsso, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - Note 2. During HALT instruction execution by flash memory. - Note 3. When high-speed on-chip oscillator and subsystem clock are stopped. - Note 4. When high-speed system clock and subsystem clock are stopped. - Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **Note 7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @1 \text{ MHz to } 16 \text{ MHz}$ - Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.) - Remark 3. fin: High-speed on-chip oscillator clock frequency (32 MHz max.) - Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C ## 3.5 Peripheral Functions Characteristics **AC Timing Test Points** ### 3.5.1 Serial array unit #### (1) During communication at same potential (UART mode) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Conditions | HS (high-spee | Unit | | |----------------------|--------|---------------------------------------------------------------------------|---------------|----------------|------| | | | | MIN. | MAX. | | | Transfer rate Note 1 | | 2.4 V ≤ EVDD0 ≤ 5.5 V | | fMCK/12 Note 2 | bps | | | | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}$ Note 3 | | 2.6 | Mbps | Note 1. Transfer rate in the SNOOZE mode is 4800 bps only. However, the SNOOZE mode cannot be used when FRQSEL4 = 1. Note 2. The following conditions are required for low voltage interface when EVDD0 < VDD. $2.4 \text{ V} \le \text{EV}_{DD0} < 2.7 \text{ V: MAX. } 1.3 \text{ Mbps}$ Note 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 32 MHz (2.7 V $\leq$ VDD $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). #### **UART** mode connection diagram (during communication at same potential) ### UART mode bit width (during communication at same potential) (reference) Remark 1. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14) Remark 2. fmck: Serial array unit operation clock frequency $(Operation\ clock\ to\ be\ set\ by\ the\ CKSmn\ bit\ of\ serial\ mode\ register\ mn\ (SMRmn).\ m:\ Unit\ number,$ n: Channel number (mn = 00 to 03, 10 to 13)) (3) When reference voltage (+) = VDD (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = Vss (ADREFM = 0), target pin: ANI0 to ANI14, ANI16 to ANI20, internal reference voltage, and temperature sensor output voltage (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VDD, Reference voltage (-) = Vss) | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |----------------------------------------|--------|--------------------------------------------------------------------------------------------|-------------------------------------------------------|--------|-------------------------|-------------------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error Note 1 | AINL | 10-bit resolution | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | | 1.2 | ±7.0 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | 2.125 | | 39 | μs | | | | Target pin: ANI0 to ANI14, ANI16 to ANI20 | $2.7 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | 3.1875 | | 39 | μs | | | | | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 17 | | 39 | μs | | | | 10-bit resolution | $3.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 2.375 | | 39 | μs | | | | Target pin: internal reference voltage, and temperature sensor output voltage | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 3.5625 | | 39 | μs | | | | (HS (high-speed main) mode) | $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | 17 | | 39 | μs | | Zero-scale error Notes 1, 2 | Ezs | 10-bit resolution | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | | | ±0.60 | %FSR | | Full-scale error Notes 1, 2 | Ers | 10-bit resolution | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | | | ±0.60 | %FSR | | Integral linearity error Note 1 | ILE | 10-bit resolution | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | | | ±4.0 | LSB | | Differential linearity error<br>Note 1 | DLE | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±2.0 | LSB | | Analog input voltage | Vain | ANI0 to ANI14 | • | 0 | | VDD | V | | | | ANI16 to ANI20 | | 0 | | EV <sub>DD0</sub> | V | | | | Internal reference voltage<br>(2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V, HS (high-speed main) mode) | | | V <sub>BGR</sub> Note 3 | | | | | | Temperature sensor output voltage (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-speed main) r | mode) | Vı | MPS25 Not | te 3 | V | Note 1. Excludes quantization error (±1/2 LSB). Note 2. This value is indicated as a ratio (% FSR) to the full-scale value. Note 3. Refer to 3.6.2 Temperature sensor characteristics/internal reference voltage characteristic. ### 3.7 RAM Data Retention Characteristics ### $(TA = -40 \text{ to } +105^{\circ}\text{C}, Vss = 0V)$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|--------|------------|-----------|------|------|------| | Data retention supply voltage | VDDDR | | 1.44 Note | | 5.5 | V | **Note** The value depends on the POR detection voltage. When the voltage drops, the RAM data is retained before a POR reset is effected, but RAM data is not retained when a POR reset is effected. ## 3.8 Flash Memory Programming Characteristics ### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------------------|--------|-------------------------------------------------------|---------|-----------|------|-------| | System clock frequency | fclk | 2.4 V ≤ VDD ≤ 5.5 V | 1 | | 32 | MHz | | Number of code flash rewrites<br>Notes 1, 2, 3 | Cerwr | Retained for 20 years<br>T <sub>A</sub> = 85°C Note 4 | 1,000 | | | Times | | Number of data flash rewrites<br>Notes 1, 2, 3 | | Retained for 1 year<br>TA = 25°C | | 1,000,000 | | | | | | Retained for 5 years TA = 85°C Note 4 | 100,000 | | | | | | | Retained for 20 years<br>TA = 85°C Note 4 | 10,000 | | | | - Note 1. 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite. - Note 2. When using flash memory programmer and Renesas Electronics self-programming library - **Note 3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation. - **Note 4.** This temperature is the average value at which data are retained. # 3.9 Dedicated Flash Memory Programmer Communication (UART) ### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------|--------|---------------------------|---------|------|-----------|------| | Transfer rate | | During serial programming | 115,200 | | 1,000,000 | bps | R5F104LKAFB, R5F104LLAFB R5F104LKGFB, R5F104LLGFB