Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | | | | Product Status | Active | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 34 | | Program Memory Size | 192KB (192K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 8K x 8 | | RAM Size | 20K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 10x8/10b; D/A 2x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-LQFP | | Supplier Device Package | 48-LFQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104ghafb-30 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong RL78/G14 1. OUTLINE ## **1.3.3 36-pin products** • 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch) | | Α | В | С | D | E | F | | |---|------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------|---------------------------------------|--------------------------------------|---| | 6 | P60/SCLA0 | VDD | P121/X1 | P122/X2/EXCLK | P137/INTP0 | P40/TOOL0 | 6 | | 5 | P62/SSI00 | P61/SDAA0 | Vss | REGC | RESET | P120/ANI19/<br>VCOUT0 Note | 5 | | 4 | P72/SO21 | P71/SI21/<br>SDA21 | P14/RxD2/SI20/<br>SDA20/TRDIOD0/<br>(SCLA0) | P31/TI03/TO03/<br>INTP4/PCLBUZ0/<br>(TRJIO0) | P00/TI00/TxD1/<br>TRGCLKA/<br>(TRJO0) | P01/TO00/<br>RxD1/TRGCLKB/<br>TRJIO0 | 4 | | 3 | P50/INTP1/<br>SI00/RxD0/<br>TOOLRxD/<br>SDA00/TRGIOA/<br>(TRJO0) | P70/SCK21/<br>SCL21 | P15/PCLBUZ1/<br>SCK20/SCL20/<br>TRDIOB0/<br>(SDAA0) | P22/ANI2/<br>ANO0 Note | P20/ANI0/<br>AVREFP | P21/ANI1/<br>AVREFM | 3 | | 2 | P30/INTP3/<br>SCK00/SCL00/<br>TRJO0 | P16/TI01/TO01/<br>INTP5/TRDIOC0/<br>IVREF0 Note/<br>(RXD0) | P12/SO11/<br>TRDIOB1/<br>IVREF1 Note | P11/SI11/<br>SDA11/<br>TRDIOC1 | P24/ANI4 | P23/ANI3/<br>ANO1 Note | 2 | | 1 | P51/INTP2/<br>SO00/TxD0/<br>TOOLTxD/<br>TRGIOB | P17/TI02/TO02/<br>TRDIOA0/<br>TRDCLK/<br>IVCMP0 Note/<br>(TXD0) | P13/TxD2/<br>SO20/TRDIOA1/<br>IVCMP1 Note | P10/SCK11/<br>SCL11/<br>TRDIOD1 | P147/ANI18/<br>VCOUT1 Note | P25/ANI5 | 1 | | | Α | В | С | D | E | F | | **Note** Mounted on the 96 KB or more code flash memory products. Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1 $\mu$ F). Remark 1. For pin identification, see 1.4 Pin Identification. Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1). RL78/G14 1. OUTLINE ## 1.5.2 32-pin products **Note** Mounted on the 96 KB or more code flash memory products. RL78/G14 1. OUTLINE (2/2) | | | | | | (2/2) | | | | | |---------------------|----------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------|--------------------------------------|--|--|--|--| | | | 44-pin | 48-pin | 52-pin | 64-pin | | | | | | 1 | tem | R5F104Fx | R5F104Gx | R5F104Jx | R5F104Lx | | | | | | | | (x = A, C to E) | (x = A, C to E) | (x = C to E) | (x = C to E) | | | | | | Clock output/buzz | zer output | 2 | 2 | 2 | 2 | | | | | | | | • 2.44 kHz, 4.88 kHz, | 9.76 kHz, 1.25 MHz, 2.5 | 5 MHz, 5 MHz, 10 MHz | : | | | | | | | | (Main system clock: | fmain = 20 MHz operation | on) | | | | | | | | | • 256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz | | | | | | | | | | | (Subsystem clock: fsub = 32.768 kHz operation) | | | | | | | | | 8/10-bit resolution | n A/D converter | 10 channels | 10 channels | 12 channels | 12 channels | | | | | | Serial interface | | [44-pin products] | | | _ | | | | | | | | • CSI: 1 channel/UART (UART supporting LIN-bus): 1 channel/simplified I <sup>2</sup> C: 1 channel | | | | | | | | | | | | T: 1 channel/simplified I | | | | | | | | | | | RT: 1 channel/simplified | I <sup>2</sup> C: 2 channels | | | | | | | | | [48-pin, 52-pin product | - | NI buo). 1 obsersal/simm | olified 120, 0 sharped | | | | | | | | | RT (UART supporting LI<br>T: 1 channel/simplified I | | illed 140: 2 channels | | | | | | | | | r: 1 channel/simplified i | | | | | | | | | | [64-pin products] | хт. т спаппелзипринес | I-O. Z GIAIIIEIS | | | | | | | | | | RT (UART supporting LI | N-bus): 1 channel/simr | olified I <sup>2</sup> C: 2 channels | | | | | | | | | RT: 1 channel/simplified | | | | | | | | | | CSI: 2 channels/UART: 1 channel/simplified I <sup>2</sup> C: 2 channels | | | | | | | | | | I <sup>2</sup> C bus | 1 channel | 1 channel | 1 channel | 1 channel | | | | | | Data transfer con | troller (DTC) | 29 sources | 30 sources | <u>L</u> | 31 sources | | | | | | Event link control | ler (ELC) | Event input: 20 | | | | | | | | | | | Event trigger output: 7 | | | | | | | | | Vectored inter- | Internal | 24 | 24 | 24 | 24 | | | | | | rupt sources | External | 7 | 10 | 12 | 13 | | | | | | Key interrupt | | 4 | 6 | 8 | 8 | | | | | | Reset | | Reset by RESET pin | | 1 | • | | | | | | | | Internal reset by water | | | | | | | | | | | Internal reset by pow | er-on-reset | | | | | | | | | | Internal reset by volta | ~ | | | | | | | | | | | al instruction execution | Note | | | | | | | | | Internal reset by RAM | . , | | | | | | | | | | Internal reset by illeg | | | | | | | | | Power-on-reset c | ircuit | | $1.51 \pm 0.04 \text{ V (TA} = -40$<br>$1.51 \pm 0.06 \text{ V (TA} = -40$ | | | | | | | | | | | 1.50 ±0.06 V (TA = -40 | • | | | | | | | | | | 1.50 ±0.06 V (TA = -40 | , | | | | | | | Voltage detector | | 1.63 V to 4.06 V (14 stages) | | | | | | | | | On-chip debug fu | nction | Provided | | | | | | | | | Power supply vol | | V <sub>DD</sub> = 1.6 to 5.5 V (T <sub>A</sub> | = -40 to +85°C) | | | | | | | | | 5 | VDD = 2.4 to 5.5 V (TA = -40 to +85 C) | | | | | | | | | Operating ambier | nt temperature | T <sub>A</sub> = -40 to +85°C (A: | Consumer applications | , D: Industrial application | ons), | | | | | | , 3: | , | | : Industrial applications | | ,, | | | | | | | | 1 | | • | | | | | | $\textbf{Note} \qquad \quad \text{The illegal instruction is generated when instruction code FFH is executed.}$ Reset by the illegal instruction execution is not issued by emulation with the in-circuit emulator or on-chip debug emulator. #### **Absolute Maximum Ratings** (2/2) | Parameter | Symbols | | Conditions | Ratings | Unit | |------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------| | Output current, high | Іон1 | Per pin P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 | | -40 | mA | | | | Total of all pins | P00 to P04, P40 to P47, P102, P120, P130, P140 to P145 | -70 | mA | | | | -170 mA | P05, P06, P10 to P17, P30, P31, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100, P101, P110, P111, P146, P147 | -100 | mA | | | Іон2 | Per pin | P20 to P27, P150 to P156 | -0.5 | mA | | | | Total of all pins | | -2 | mA | | Output current, low | loL1 | Per pin | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 | 40 | mA | | | | Total of all pins | P00 to P04, P40 to P47, P102, P120, P130, P140 to P145 | 70 | mA | | | | 170 mA | P05, P06, P10 to P17, P30, P31, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P100, P101, P110, P111, P146, P147 | 100 | mA | | | lol2 | Per pin | P20 to P27, P150 to P156 | 1 | mA | | | | Total of all pins | | 5 | mA | | Operating ambient tem- | TA | In normal o | pperation mode | -40 to +85 | °C | | perature | | In flash me | mory programming mode | | | | Storage temperature | Tstg | | | -65 to +150 | °C | Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) (2/5) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |----------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------|------|----------------|------| | Output current, low Note 1 | IOL1 | Per pin for P00 to P06,<br>P10 to P17, P30, P31,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147 | | | | 20.0<br>Note 2 | mA | | | | Per pin for P60 to P63 | | | | 15.0<br>Note 2 | mA | | | | Total of P00 to P04, P40 to P47, | 4.0 V ≤ EVDD0 ≤ 5.5 V | | | 70.0 | mA | | | | P102, P120, P130, P140 to P145 | 2.7 V ≤ EV <sub>DD0</sub> < 4.0 V | | | 15.0 | mA | | | | | 1.8 V ≤ EV <sub>DD0</sub> < 2.7 V | | | 9.0 | mA | | | | | 1.6 V ≤ EVDD0 < 1.8 V | | | 4.5 | mA | | | | Total of P05, P06, P10 to P17, | 4.0 V ≤ EVDD0 ≤ 5.5 V | | | 80.0 | mA | | | | P30, P31, P50 to P57, | 2.7 V ≤ EVDD0 < 4.0 V | | | 35.0 | mA | | | | P60 to P67, P70 to P77,<br>P80 to P87, P100, P101, P110, | 1.8 V ≤ EVDD0 < 2.7 V | | | 20.0 | mA | | | | P111, P146, P147<br>(When duty ≤ 70% Note 3) | 1.6 V ≤ EVDD0 < 1.8 V | | | 10.0 | mA | | | | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> ) | | | | 150.0 | mA | | | lOL2 | Per pin for P20 to P27,<br>P150 to P156 | | | | 0.4<br>Note 2 | mA | | | | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> ) | 1.6 V ≤ VDD ≤ 5.5 V | | | 5.0 | mA | - **Note 1.** Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1, and Vss pins. - Note 2. Do not exceed the total current value. - **Note 3.** Specification under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). • Total output current of pins = (IoL × 0.7)/(n × 0.01) <Example> Where n = 80% and lol = 10.0 mA Total output current of pins = $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7 \text{ mA}$ However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) (4/5) | Items | Symbol | Condition | ns | MIN. | TYP. | MAX. | Unit | |----------------------|--------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------|------|------|------| | Output voltage, high | Vон1 | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOH1 = -10.0 mA | EVDD0 - 1.5 | | | ٧ | | | | P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110, | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOH1 = -3.0 mA | EVDD0 - 0.7 | | | V | | | | P111, P120, P130, P140 to P147 | 1.8 V ≤ EVDD0 ≤ 5.5 V,<br>IOH1 = -1.5 mA | EVDD0 - 0.5 | | | V | | | | | 1.6 V ≤ EV <sub>DD0</sub> < 1.8 V,<br>IOH1 = -1.0 mA | EVDD0 - 0.5 | | | ٧ | | | VOH2 | P20 to P27, P150 to P156 | 1.6 V ≤ VDD ≤ 5.5 V,<br>IOH2 = -100 μA | VDD - 0.5 | | | V | | Output voltage, low | Vol1 | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOL1 = 20.0 mA | | | 1.3 | ٧ | | | | P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110, | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOL1 = 8.5 mA | | | 0.7 | ٧ | | | | P111, P120, P130,<br>P140 to P147 $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $\text{IoL1} = 3.0 \text{ mA}$ | | | 0.6 | V | | | | | | 2.7 V ≤ EVDD0 ≤ 5.5 V,<br>loL1 = 1.5 mA | | | 0.4 | V | | | | | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $\text{IOL1} = 0.6 \text{ mA}$ | | | 0.4 | ٧ | | | | | 1.6 V ≤ EVDD0 ≤ 5.5 V,<br>IOL1 = 0.3 mA | | | 0.4 | ٧ | | | VOL2 | P20 to P27, P150 to P156 | $1.6 \text{ V} \le \text{Vdd} \le 5.5 \text{ V},$ $\text{Iol2} = 400 \ \mu\text{A}$ | | | 0.4 | ٧ | | | Vol3 | P60 to P63 | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 15.0 mA | | | 2.0 | V | | | | | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 5.0 mA | | | 0.4 | V | | | | | $2.7 \text{ V} \le \text{EVDD0} \le 5.5 \text{ V},$<br>IoL3 = 3.0 mA | | | 0.4 | V | | | | | 1.8 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 2.0 mA | | | 0.4 | V | | | | | 1.6 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 1.0 mA | | | 0.4 | V | Caution P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, P142 to P144 do not output high level in N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - Note 1. Total current flowing into VDD and EVDD0, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0 or Vss, EVss0. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing data flash rewrite. - Note 2. During HALT instruction execution by flash memory. - Note 3. When high-speed on-chip oscillator and subsystem clock are stopped. - Note 4. When high-speed system clock and subsystem clock are stopped. - Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - Note 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V@1 MHz}$ to 16 MHz LS (low-speed main) mode: 1.8 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 4 MHz - Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.) Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.) - Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C - Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - Note 2. When high-speed on-chip oscillator and subsystem clock are stopped. - Note 3. When high-speed system clock and subsystem clock are stopped. - **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer. - Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ $2.4~V \leq V \text{DD} \leq 5.5~V \textcircled{@}1~MHz$ to 16 MHz LS (low-speed main) mode: 1.8 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 4 MHz - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.) Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.) Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is Ta = 25°C - Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - Note 2. During HALT instruction execution by flash memory. - Note 3. When high-speed on-chip oscillator and subsystem clock are stopped. - Note 4. When high-speed system clock and subsystem clock are stopped. - Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - Note 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V@1 MHz}$ to 16 MHz LS (low-speed main) mode: 1.8 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 4 MHz - Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.) Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.) - Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C ### Interrupt Request Input Timing ## Key Interrupt Input Timing ## RESET Input Timing ## 2.5 Peripheral Functions Characteristics **AC Timing Test Points** ## 2.5.1 Serial array unit #### (1) During communication at same potential (UART mode) (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Conditions HS (high-spee Mode | | | LS (low-speed main) Mode | | LV (low-voltage main)<br>Mode | | Unit | | | | | | | | | | | | | | | | | | | |---------------|--------|-------------------------------|-------------------------------------------------------------------|------|---------------------------|------|-------------------------------|------|--------|------|--|--|--|--|--|--|--|--|--|-------------------------------------------------------------------|--|-----|--|-----|--|-----|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | | | | | | | | | | | | | | | | | | Transfer rate | | 2. | 4 V ≤ EVDD0 ≤ 5.5 V | | fMCK/6 Note 2 | | fмск/6 | | fмск/6 | bps | | | | | | | | | | | | | | | | | | | Note 1 | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | | | | | | | | | | | | | | | | | | 1. | 8 V ≤ EVDD0 ≤ 5.5 V | | fmck/6 Note 2 | | fмск/6 | | fмск/6 | bps | | | | | | | | | | | | | | | | | | | | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | | | | | | | | | | | | | | | | | | 1. | 7 V ≤ EVDD0 ≤ 5.5 V | | fMCK/6 Note 2 | | fmck/6 Note 2 | | fмск/6 | bps | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1. | 6 V ≤ EVDD0 ≤ 5.5 V | | _ | | fmck/6 Note 2 | | fмск/6 | bps | | | | | | | | | | | | | | | | | | | | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | _ | | 1.3 | | 0.6 | Mbps | | | | | | | | | | | | | | | | | | Note 1. Transfer rate in the SNOOZE mode is 4800 bps only. However, the SNOOZE mode cannot be used when FRQSEL4 = 1. Note 2. The following conditions are required for low voltage interface when EVDD0 < VDD. $2.4~V \leq EV_{DD0} < 2.7~V;~MAX.~2.6~Mbps$ 1.8 V ≤ EVDD0 < 2.4 V: MAX. 1.3 Mbps $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 1.8 \text{ V}$ : MAX. 0.6 Mbps **Note 3.** The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: $32 \text{ MHz} (2.7 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V})$ 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) LS (low-speed main) mode: 8 MHz (1.8 V $\leq$ VDD $\leq$ 5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V $\leq$ VDD $\leq$ 5.5 V) Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). # (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +85°C, 1.8 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) | Parameter | Symbol | Cor | nditions | , , | h-speed<br>mode | | r-speed<br>mode | | -voltage<br>mode | Unit | |-----------------------------------------|---------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkCY2 | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V, | 24 MHz < fmck | 14/fмск | | _ | | _ | | ns | | Note 1 | | $2.7~V \leq V_b \leq 4.0~V$ | 20 MHz < fмcк ≤ 24 MHz | 12/fмск | | _ | | _ | | ns | | | | | 8 MHz < fмcк ≤ 20 MHz | 10/fмск | | _ | | _ | | ns | | | | | 4 MHz < fмcк ≤ 8 MHz | 8/fмск | | 16/fмск | | _ | | ns | | | | | fмcк ≤ 4 MHz | 6/fмск | | 10/fмск | | 10/fмск | | ns | | | | $2.7 \ V \le EV_{DD0} < 4.0 \ V,$ $2.3 \ V \le V_b \le 2.7 \ V$ | 24 MHz < fmck | 20/fмск | | _ | | _ | | ns | | | | | 20 MHz < fмcк ≤ 24 MHz | 16/fмск | | _ | | _ | | ns | | | | | 16 MHz < fмcк ≤ 20 MHz | 14/fмск | | _ | | _ | | ns | | | | | 8 MHz < fмcк ≤ 16 MHz | 12/fмск | | _ | | _ | | ns | | | | | 4 MHz < fмcк ≤ 8 MHz | 8/fмск | | 16/fмск | | _ | | ns | | | | | fмcк ≤ 4 MHz | 6/fмск | | 10/fмск | | 10/fмск | | ns | | | | 1.8 V ≤ EVDD0 < 3.3 V, | 24 MHz < fmck | 48/fмск | | _ | | _ | | ns | | | | $1.6 \text{ V} \leq \text{V}_b \leq 2.0 \text{ V}$ Note 2 | 20 MHz < fмcк ≤ 24 MHz | 36/fмск | | _ | | _ | | ns | | | | | 16 MHz < fмcк ≤ 20 MHz | 32/fмск | | _ | | _ | | ns | | | | | 8 MHz < fмcк ≤ 16 MHz | 26/fмск | | _ | | _ | | ns | | | | | 4 MHz < fмcк ≤ 8 MHz | 16/fмск | | 16/fмск | | _ | | ns | | | | | fмcк ≤ 4 MHz | 10/fмск | | 10/fмск | | 10/fмск | | ns | | SCKp high-/<br>low-level width | tĸH2,<br>tĸL2 | 4.0 V ≤ EVDD0 ≤ 5.5 V, 2 | $4.0~V \leq EV_{DD0} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V$ | | | tkcy2/2<br>- 50 | | tксү2/2<br>- 50 | | ns | | | | 2.7 V ≤ EVDD0 < 4.0 V, 2 | $2.3~V \leq V_b \leq 2.7~V$ | tксү2/2<br>- 18 | | tkcy2/2<br>- 50 | | tксү2/2<br>- 50 | | ns | | | | 1.8 V ≤ EVDD0 < 3.3 V, | $1.6 \text{ V} \leq \text{V}_b \leq 2.0 \text{ V Note 2}$ | tксү2/2<br>- 50 | | tkcy2/2<br>- 50 | | tксү2/2<br>- 50 | | ns | | SIp setup time (to SCKp↑) Note 3 | tsık2 | 4.0 V ≤ EVDD0 ≤ 5.5 V, 2 | $2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V}$ | 1/fмск<br>+ 20 | | 1/fмск<br>+ 30 | | 1/fмск<br>+ 30 | | ns | | | | 2.7 V ≤ EVDD0 < 4.0 V, 2 | $2.7 \text{ V} \le \text{EV}_{DD0} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V}$ | | | 1/fмск<br>+ 30 | | 1/fмск<br>+ 30 | | ns | | | | 1.8 V ≤ EVDD0 < 3.3 V, | $1.6~\text{V} \leq \text{V}_\text{b} \leq 2.0~\text{V}~\text{Note}~2$ | 1/fмск<br>+ 30 | | 1/fмск<br>+ 30 | | 1/fмск<br>+ 30 | | ns | | SIp hold time<br>(from SCKp↑)<br>Note 4 | tksi2 | | | 1/fмск<br>+ 31 | | 1/fмск<br>+ 31 | | 1/fмск<br>+ 31 | | ns | | Delay time from SCKp↓ to SOp | tkso2 | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}, \Omega$<br>Cb = 30 pF, Rb = 1.4 k $\Omega$ | | | 2/fмск<br>+ 120 | | 2/fмск<br>+ 573 | | 2/fмск<br>+ 573 | ns | | output Note 5 | | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \Omega$<br>Cb = 30 pF, Rb = 2.7 k $\Omega$ | | | 2/fмск<br>+ 214 | | 2/fмск<br>+ 573 | | 2/fмск<br>+ 573 | ns | | | | 1.8 V ≤ EV <sub>DD0</sub> < 3.3 V,<br>C <sub>b</sub> = 30 pF, Rv = 5.5 kΩ | $1.6 \text{ V} \le \text{V}_b \le 2.0 \text{ V} \text{ Note 2},$ | | 2/fмск<br>+ 573 | | 2/fмск<br>+ 573 | | 2/fмск<br>+ 573 | ns | $(\textbf{Notes},\,\textbf{Caution},\, \text{and}\,\, \textbf{Remarks}$ are listed on the next page.) - Note 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps - Note 2. Use it with $EVDD0 \ge V_b$ . - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 4. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 5. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Caution Select the TTL input buffer for the SIp pin and SCKp pin, and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. #### CSI mode connection diagram (during communication at different potential) - **Remark 1.** Rb[ $\Omega$ ]: Communication line (SOp) pull-up resistance, Cb[F]: Communication line (SOp) load capacitance, Vb[V]: Communication line voltage - **Remark 2.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14) - Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13)) - Remark 4. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function. ## CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ## CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) Remark 1. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14) Remark 2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function. - Note 1. Total current flowing into VDD and EVDD0, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0 or Vss, EVsso. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing data flash rewrite. - Note 2. When high-speed on-chip oscillator and subsystem clock are stopped. - **Note 3.** When high-speed system clock and subsystem clock are stopped. - **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **Note 5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{@}1 \text{ MHz}$ to 32 MHz $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{@}1 \text{ MHz}$ to 16 MHz - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.) Remark 3. fil: High-speed on-chip oscillator clock frequency (32 MHz max.) Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C <R><R> <R><R> <R><R> ## (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) | Parameter | Symbol | | | Conditions | | | MIN. | TYP. | MAX. | Unit | |-----------|--------|----------------------|----------------------|-------------------------------------------------------------|----------------------|-------------------------|------|------|------|------| | Supply | IDD1 | Operat- | HS (high-speed main) | fHOCO = 64 MHz, | Basic | V <sub>DD</sub> = 5.0 V | | 2.9 | | mA | | current | | ing mode | mode Note 5 | fih = 32 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 2.9 | | | | Note 1 | | | | fHOCO = 32 MHz, | Basic | V <sub>DD</sub> = 5.0 V | | 2.5 | | | | | | | | fih = 32 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 2.5 | | | | | | | HS (high-speed main) | fHOCO = 64 MHz, | Normal | V <sub>DD</sub> = 5.0 V | | 6.0 | 11.2 | mA | | | | | mode Note 5 | fih = 32 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 6.0 | 11.2 | | | | | | | fHOCO = 32 MHz, | Normal | V <sub>DD</sub> = 5.0 V | | 5.5 | 10.6 | | | | | | | fih = 32 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 5.5 | 10.6 | | | | | | | fHOCO = 48 MHz, | Normal | V <sub>DD</sub> = 5.0 V | | 4.7 | 8.6 | | | | | | | fih = 24 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 4.7 | 8.6 | | | | | | | fHOCO = 24 MHz, | Normal | V <sub>DD</sub> = 5.0 V | | 4.4 | 8.2 | | | | | | | fih = 24 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 4.4 | 8.2 | | | | | | | fHOCO = 16 MHz, | Normal | V <sub>DD</sub> = 5.0 V | | 3.3 | 5.9 | | | | | | | fin = 16 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 3.3 | 5.9 | | | | | HS (high-speed main) | ly 501/ operation | Square wave input | | 3.7 | 6.8 | mA | | | | | | mode Note 5 | | operation | Resonator connection | | 3.9 | 7.0 | | | | | | | | f <sub>MX</sub> = 20 MHz Note 2, | Normal | Square wave input | | 3.7 | 6.8 | - | | | | | | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 3.9 | 7.0 | | | | | | | fmx = 10 MHz Note 2, | Normal | Square wave input | | 2.3 | 4.1 | | | | | | | V <sub>DD</sub> = 5.0 V | operation | Resonator connection | | 2.3 | 4.2 | | | | | | | f <sub>MX</sub> = 10 MHz Note 2,<br>V <sub>DD</sub> = 3.0 V | Normal operation | Square wave input | | 2.3 | 4.1 | | | | | | | | | Resonator connection | | 2.3 | 4.2 | | | | | | Subsystem clock | fsuB = 32.768 kHz Note 4 | Normal | Square wave input | | 5.2 | 7.7 | μА | | | | | operation | TA = -40°C | operation | Resonator connection | | 5.2 | 7.7 | | | | | | | fsuB = 32.768 kHz Note 4 | Normal | Square wave input | | 5.3 | 7.7 | | | | | | | T <sub>A</sub> = +25°C | operation | Resonator connection | | 5.3 | 7.7 | | | | | | | fsuB = 32.768 kHz Note 4 | Normal | Square wave input | | 5.5 | 10.6 | | | | | | | TA = +50°C | operation | Resonator connection | | 5.5 | 10.6 | | | | | | | fsuB = 32.768 kHz Note 4 | Normal | Square wave input | | 5.9 | 13.2 | | | | | | | T <sub>A</sub> = +70°C | operation | Resonator connection | | 6.0 | 13.2 | | | | | | | fsuB = 32.768 kHz Note 4 | Normal | Square wave input | | 6.8 | 17.5 | | | | | | | TA = +85°C | | Resonator connection | | 6.9 | 17.5 | | | | | | | | Normal | Square wave input | | 15.5 | 77.8 | | | | | | | Ta = +105°C | operation | Resonator connection | | 15.5 | 77.8 | | (Notes and Remarks are listed on the next page.) # (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Conditions | | ٠ | HS (high-speed main)<br>mode | | |--------------------------------------------|------------|-----------------------------------|-----------------------------------|--------------|------------------------------|----| | | | | | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | 2.7 V ≤ EVDD0 ≤ 5.5 V | 250 | | ns | | | | | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 500 | | ns | | SCKp high-/low-level width | tkH1, tkL1 | KH1, tKL1 4.0 V ≤ EVDD0 ≤ 5.5 V | | tkcy1/2 - 24 | | ns | | | | 2.7 V ≤ EVDD0 ≤ 5.5 V | | tkcy1/2 - 36 | | ns | | | | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | tkcy1/2 - 76 | | ns | | SIp setup time (to SCKp↑) Note 1 | tsık1 | 4.0 V ≤ EV <sub>DD0</sub> : | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | | ns | | | | 2.7 V ≤ EV <sub>DD0</sub> : | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | | ns | | | | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 113 | | ns | | SIp hold time (from SCKp↑) Note 2 | tksi1 | | | 38 | | ns | | Delay time from SCKp↓ to SOp output Note 3 | tkso1 | C = 30 pF Note | C = 30 pF Note 4 | | 50 | ns | - Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - **Note 4.** C is the load capacitance of the SCKp and SOp output lines. - Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14) - Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) #### (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) #### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) (1/2) | Parameter | Symbol | | Conditions | HS (high-speed main) mode | | Unit | |---------------|--------|-----------|----------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------|------| | | | | | MIN. | MAX. | | | Transfer rate | | reception | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V}$ | | f <sub>MCK</sub> /12 Note 1 | bps | | | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | 2.6 | Mbps | | | | | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$ | | f <sub>MCK</sub> /12 Note 1 | bps | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 3 | | 2.6 | Mbps | | | | | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V}$ | | f <sub>MCK</sub> /12 Notes 1, 2 | bps | | | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | 2.6 | Mbps | Note 1. Transfer rate in the SNOOZE mode is 4800 bps only. However, the SNOOZE mode cannot be used when FRQSEL4 = 1. **Note 2.** The following conditions are required for low voltage interface when EVDD0 < VDD. $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V: MAX. } 1.3 \text{ Mbps}$ Note 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 32 MHz (2.7 V $\leq$ VDD $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. Remark 1. Vb [V]: Communication line voltage Remark 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14) Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13) Remark 4. UART2 cannot communicate at different potential when bit 1 (PIOR01) of peripheral I/O redirection register 0 (PIOR0) is 1. ### 4.6 48-pin products R5F104GAAFB, R5F104GCAFB, R5F104GDAFB, R5F104GEAFB, R5F104GFAFB, R5F104GAFB, R5F104GHAFB, R5F104GJAFB R5F104GADFB, R5F104GCDFB, R5F104GDDFB, R5F104GEDFB, R5F104GFDFB, R5F104GDFB, R5F104GHDFB, R5F104GJDFB R5F104GAGFB, R5F104GCGFB, R5F104GDGFB, R5F104GEGFB, R5F104GFGFB, R5F104GHGFB, R5F10 | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |--------------------|--------------|----------------|-----------------| | P-LFQFP48-7x7-0.50 | PLQP0048KF-A | P48GA-50-8EU-1 | 0.16 | ## 4.9 80-pin products R5F104MFAFB, R5F104MGAFB, R5F104MHAFB, R5F104MJAFB R5F104MFDFB, R5F104MGDFB, R5F104MHDFB, R5F104MJDFB R5F104MFGFB, R5F104MGGFB, R5F104MHGFB, R5F104MJGFB | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |----------------------|--------------|----------------|-----------------| | P-LFQFP80-12x12-0.50 | PLQP0080KE-A | P80GK-50-8EU-2 | 0.53 | #### NOTE Each lead centerline is located within 0.08 mm of its true position at maximum material condition. ©2012 Renesas Electronics Corporation. All rights reserved.