

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 256KB (256K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 24K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b; D/A 2x8b                                                          |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-LQFP                                                                         |
| Supplier Device Package    | 48-LFQFP (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104gjdfb-30 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

RL78/G14 1. OUTLINE

## 1.3.4 40-pin products

• 40-pin plastic HWQFN (6 × 6 mm, 0.5 mm pitch)



Note Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

Remark 3. It is recommended to connect an exposed die pad to Vss.

RL78/G14 1. OUTLINE

• 100-pin plastic LQFP (14 × 20 mm, 0.65 mm pitch)



**Note** Mounted on the 384 KB or more code flash memory products.

- Caution 1. Make EVsso, EVss1 pins the same potential as Vss pin.
- Caution 2. Make VDD pin the potential that is higher than EVDD0, EVDD1 pins (EVDD0 = EVDD1).
- Caution 3. Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).
- Remark 1. For pin identification, see 1.4 Pin Identification.
- Remark 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the VDD, EVDD0 and EVDD1 pins and connect the Vss, EVss0 and EVss1 pins to separate ground lines.
- **Remark 3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

RL78/G14 1. OUTLINE

(2/2)

|                       |                      |                                                                                                                                                                                                                                                         | <u> </u>                                                                                                                                                                                                                                                                    | <u> </u>               |                                         |  |  |  |  |
|-----------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------------|--|--|--|--|
|                       |                      | 30-pin                                                                                                                                                                                                                                                  | 32-pin                                                                                                                                                                                                                                                                      | 36-pin                 | 40-pin                                  |  |  |  |  |
| ľ                     | tem                  | R5F104Ax<br>(x = F, G)                                                                                                                                                                                                                                  | R5F104Bx<br>(x = F, G)                                                                                                                                                                                                                                                      | R5F104Cx<br>(x = F, G) | R5F104Ex<br>(x = F to H)                |  |  |  |  |
| Clock output/buzzer   | output               | 2                                                                                                                                                                                                                                                       | 2                                                                                                                                                                                                                                                                           | 2                      | 2                                       |  |  |  |  |
|                       |                      | 2.44 kHz, 4.88 kHz, 9.7 (Main system clock: fma [40-pin products]     2.44 kHz, 4.88 kHz, 9.7 (Main system clock: fma                                                                                                                                   | <ul> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz<br/>(Main system clock: fmain = 20 MHz operation)</li> <li>256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz</li> </ul>                                            |                        |                                         |  |  |  |  |
| 8/10-bit resolution A | /D converter         | 8 channels                                                                                                                                                                                                                                              | 8 channels                                                                                                                                                                                                                                                                  | 8 channels             | 9 channels                              |  |  |  |  |
| D/A converter         |                      | 1 channel                                                                                                                                                                                                                                               | 2 channels                                                                                                                                                                                                                                                                  | 1                      | I .                                     |  |  |  |  |
| Comparator            |                      | 2 channels                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                             |                        |                                         |  |  |  |  |
| Serial interface      |                      | CSI: 1 channel/UART: 1 CSI: 1 channel/UART: 1 [36-pin, 40-pin products] CSI: 1 channel/UART (I CSI: 1 channel/UART: 1                                                                                                                                   | <ul> <li>CSI: 1 channel/UART (UART supporting LIN-bus): 1 channel/simplified I<sup>2</sup>C: 1 channel</li> <li>CSI: 1 channel/UART: 1 channel/simplified I<sup>2</sup>C: 1 channel</li> <li>CSI: 1 channel/UART: 1 channel/simplified I<sup>2</sup>C: 1 channel</li> </ul> |                        |                                         |  |  |  |  |
|                       | I <sup>2</sup> C bus | 1 channel                                                                                                                                                                                                                                               | 1 channel                                                                                                                                                                                                                                                                   | 1 channel              | 1 channel                               |  |  |  |  |
| Data transfer contro  | ller (DTC)           | 30 sources                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                             | ·L                     | 31 sources                              |  |  |  |  |
| Event link controller | (ELC)                | Event input: 21 Event trigger output: 8                                                                                                                                                                                                                 | Event input: 21, Ev                                                                                                                                                                                                                                                         | vent trigger output: 9 | Event input: 22 Event trigger output: 9 |  |  |  |  |
| Vectored interrupt    | Internal             | 24                                                                                                                                                                                                                                                      | 24                                                                                                                                                                                                                                                                          | 24                     | 24                                      |  |  |  |  |
| sources               | External             | 6                                                                                                                                                                                                                                                       | 6                                                                                                                                                                                                                                                                           | 6                      | 7                                       |  |  |  |  |
| Key interrupt         |                      | _                                                                                                                                                                                                                                                       | _                                                                                                                                                                                                                                                                           | _                      | 4                                       |  |  |  |  |
| Reset                 |                      | Reset by RESET pin Internal reset by watchdog timer Internal reset by power-on-reset Internal reset by voltage detector Internal reset by illegal instruction execution Note Internal reset by RAM parity error Internal reset by illegal-memory access |                                                                                                                                                                                                                                                                             |                        |                                         |  |  |  |  |
| Power-on-reset circu  | uit                  | • Power-down-reset: 1.8                                                                                                                                                                                                                                 | <ul> <li>Power-on-reset: 1.51 ±0.04 V (TA = -40 to +85°C)         <ul> <li>1.51 ±0.06 V (TA = -40 to +105°C)</li> </ul> </li> <li>Power-down-reset: 1.50 ±0.04 V (TA = -40 to +85°C)         <ul> <li>1.50 ±0.06 V (TA = -40 to +105°C)</li> </ul> </li> </ul>              |                        |                                         |  |  |  |  |
| Voltage detector      |                      | 1.63 V to 4.06 V (14 stag                                                                                                                                                                                                                               | es)                                                                                                                                                                                                                                                                         |                        |                                         |  |  |  |  |
| On-chip debug func    | tion                 | Provided                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                             |                        |                                         |  |  |  |  |
| Power supply voltag   | e                    | `                                                                                                                                                                                                                                                       | V <sub>DD</sub> = 1.6 to 5.5 V (T <sub>A</sub> = -40 to +85°C)<br>V <sub>DD</sub> = 2.4 to 5.5 V (T <sub>A</sub> = -40 to +105°C)                                                                                                                                           |                        |                                         |  |  |  |  |
| Operating ambient to  | emperature           | ,                                                                                                                                                                                                                                                       | $T_A = -40 \text{ to } +85^{\circ}\text{C}$ (A: Consumer applications, D: Industrial applications), $T_A = -40 \text{ to } +105^{\circ}\text{C}$ (G: Industrial applications)                                                                                               |                        |                                         |  |  |  |  |

**Note** The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution not is issued by emulation with the in-circuit emulator or on-chip debug emulator.

### **Absolute Maximum Ratings**

(2/2)

| Parameter              | Symbols      |                   | Conditions                                                                                                                                       | Ratings     | Unit |
|------------------------|--------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Output current, high   | Іон1         | Per pin           | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 | -40         | mA   |
|                        |              | Total of all pins | P00 to P04, P40 to P47, P102, P120, P130, P140 to P145                                                                                           | -70         | mA   |
|                        |              | -170 mA           | P05, P06, P10 to P17, P30, P31, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100, P101, P110, P111, P146, P147                               | -100        | mA   |
|                        | Іон2         | Per pin           | P20 to P27, P150 to P156                                                                                                                         | -0.5        | mA   |
|                        |              | Total of all pins |                                                                                                                                                  | -2          | mA   |
| Output current, low    | IOL1 Per pin |                   | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 | 40          | mA   |
|                        |              | Total of all pins | P00 to P04, P40 to P47, P102, P120, P130, P140 to P145                                                                                           | 70          | mA   |
|                        |              | 170 mA            | P05, P06, P10 to P17, P30, P31, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P100, P101, P110, P111, P146, P147                               | 100         | mA   |
|                        | lol2         | Per pin           | P20 to P27, P150 to P156                                                                                                                         | 1           | mA   |
|                        |              | Total of all pins |                                                                                                                                                  | 5           | mA   |
| Operating ambient tem- | TA           | In normal c       | operation mode                                                                                                                                   | -40 to +85  | °C   |
| perature               |              | In flash me       | emory programming mode                                                                                                                           |             |      |
| Storage temperature    | Tstg         |                   |                                                                                                                                                  | -65 to +150 | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(4/5)

| Items                | Symbol | Condition                                                                                                                       | ns                                                                                           | MIN.        | TYP. | MAX. | Unit |
|----------------------|--------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------|------|------|------|
| Output voltage, high | Vон1   | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57,                                                                       | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOH1 = -10.0 mA                                                    | EVDD0 - 1.5 |      |      | ٧    |
|                      |        | P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,                                                                      | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOH1 = -3.0 mA                                                     | EVDD0 - 0.7 |      |      | V    |
|                      |        | P111, P120, P130, P140 to P147                                                                                                  | 1.8 V ≤ EVDD0 ≤ 5.5 V,<br>IOH1 = -1.5 mA                                                     | EVDD0 - 0.5 |      |      | V    |
|                      |        |                                                                                                                                 | 1.6 V ≤ EV <sub>DD0</sub> < 1.8 V,<br>IOH1 = -1.0 mA                                         | EVDD0 - 0.5 |      |      | ٧    |
|                      | VOH2   | P20 to P27, P150 to P156                                                                                                        | 1.6 V ≤ VDD ≤ 5.5 V,<br>IOH2 = -100 μA                                                       | VDD - 0.5   |      |      | V    |
| Output voltage, low  | Vol1   | P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130,<br>P140 to P147 | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOL1 = 20.0 mA                                                     |             |      | 1.3  | ٧    |
|                      |        |                                                                                                                                 | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOL1 = 8.5 mA                                                      |             |      | 0.7  | ٧    |
|                      |        |                                                                                                                                 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL1 = 3.0  mA              |             |      | 0.6  | V    |
|                      |        |                                                                                                                                 | 2.7 V ≤ EVDD0 ≤ 5.5 V,<br>loL1 = 1.5 mA                                                      |             |      | 0.4  | V    |
|                      |        |                                                                                                                                 | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $\text{IOL1} = 0.6 \text{ mA}$ |             |      | 0.4  | ٧    |
|                      |        |                                                                                                                                 | 1.6 V ≤ EVDD0 ≤ 5.5 V,<br>IOL1 = 0.3 mA                                                      |             |      | 0.4  | ٧    |
|                      | VOL2   | P20 to P27, P150 to P156                                                                                                        | $1.6 \text{ V} \le \text{Vdd} \le 5.5 \text{ V},$ $\text{Iol2} = 400 \ \mu\text{A}$          |             |      | 0.4  | ٧    |
|                      | Vol3   | P60 to P63                                                                                                                      | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 15.0 mA                                                     |             |      | 2.0  | V    |
|                      |        |                                                                                                                                 | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 5.0 mA                                                      |             |      | 0.4  | V    |
|                      |        |                                                                                                                                 | 2.7 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 3.0 mA                                                      |             |      | 0.4  | V    |
|                      |        |                                                                                                                                 | 1.8 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 2.0 mA                                                      |             |      | 0.4  | V    |
|                      |        |                                                                                                                                 | 1.6 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 1.0 mA                                                      |             |      | 0.4  | V    |

Caution P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

## 2.5 Peripheral Functions Characteristics

**AC Timing Test Points** 



## 2.5.1 Serial array unit

### (1) During communication at same potential (UART mode)

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter     | Symbol | Conditions |                                                                   | Conditions |               | HS (high-speed main)  Mode                                        |               | `    | -speed main)<br>Mode | · ·  | roltage main)<br>Node | Unit |      |
|---------------|--------|------------|-------------------------------------------------------------------|------------|---------------|-------------------------------------------------------------------|---------------|------|----------------------|------|-----------------------|------|------|
|               |        |            |                                                                   | MIN.       | MAX.          | MIN.                                                              | MAX.          | MIN. | MAX.                 |      |                       |      |      |
| Transfer rate |        | 2.4        | 4 V ≤ EVDD0 ≤ 5.5 V                                               |            | fMCK/6 Note 2 |                                                                   | fмск/6        |      | fмск/6               | bps  |                       |      |      |
| Note 1        |        |            | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 |            | 5.3           |                                                                   | 1.3           |      | 0.6                  | Mbps |                       |      |      |
|               |        | 1.         | 8 V ≤ EVDD0 ≤ 5.5 V                                               |            | fMCK/6 Note 2 |                                                                   | fмск/6        |      | fмск/6               | bps  |                       |      |      |
|               |        |            |                                                                   |            |               | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 |               | 5.3  |                      | 1.3  |                       | 0.6  | Mbps |
|               |        | 1.         | 7 V ≤ EVDD0 ≤ 5.5 V                                               |            | fMCK/6 Note 2 |                                                                   | fMCK/6 Note 2 |      | fмск/6               | bps  |                       |      |      |
|               |        |            |                                                                   |            |               | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 |               | 5.3  |                      | 1.3  |                       | 0.6  | Mbps |
|               |        | 1.0        | 6 V ≤ EVDD0 ≤ 5.5 V                                               |            | _             |                                                                   | fMCK/6 Note 2 |      | fмск/6               | bps  |                       |      |      |
|               |        |            | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 |            | _             |                                                                   | 1.3           |      | 0.6                  | Mbps |                       |      |      |

Note 1. Transfer rate in the SNOOZE mode is 4800 bps only.

However, the SNOOZE mode cannot be used when FRQSEL4 = 1.

Note 2. The following conditions are required for low voltage interface when EVDD0 < VDD.

 $2.4~V \leq EV_{DD0} < 2.7~V : MAX.~2.6~Mbps$ 

1.8 V ≤ EVDD0 < 2.4 V: MAX. 1.3 Mbps

 $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 1.8 \text{ V}$ : MAX. 0.6 Mbps

**Note 3.** The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode:  $32 \text{ MHz} (2.7 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V})$ 

16 MHz (2.4 V  $\leq$  VDD  $\leq$  5.5 V)

LS (low-speed main) mode: 8 MHz (1.8 V  $\leq$  VDD  $\leq$  5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V  $\leq$  VDD  $\leq$  5.5 V)

Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

### (5) During communication at same potential (simplified I<sup>2</sup>C mode)

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                 | Symbol | Conditions                                                                                                                                 | , ,  | speed main)<br>ode | ,    | peed main)<br>ode | •    | oltage main)<br>ode | Unit |
|---------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|-------------------|------|---------------------|------|
|                           |        |                                                                                                                                            | MIN. | MAX.               | MIN. | MAX.              | MIN. | MAX.                |      |
| SCLr clock frequency      | fscL   | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$ |      | 1000 Note 1        |      | 400 Note 1        |      | 400 Note 1          | kHz  |
|                           |        | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $C_b = 100 \text{ pF, } R_b = 3 \text{ k}\Omega$                           |      | 400 Note 1         |      | 400 Note 1        |      | 400 Note 1          | kHz  |
|                           |        | $1.8~V \leq EV_{DD0} < 2.7~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$                                                                             |      | 300 Note 1         |      | 300 Note 1        |      | 300 Note 1          | kHz  |
|                           |        | $1.7~V \leq EV_{DD0} < 1.8~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$                                                                             |      | 250 Note 1         |      | 250 Note 1        |      | 250 Note 1          | kHz  |
|                           |        | $1.6~V \leq EV_{DD0} < 1.8~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$                                                                             |      | _                  |      | 250 Note 1        |      | 250 Note 1          | kHz  |
| Hold time when SCLr = "L" | tLOW   | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                             | 475  |                    | 1150 |                   | 1150 |                     | ns   |
|                           |        | 1.8 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ                                             | 1150 |                    | 1150 |                   | 1150 |                     | ns   |
|                           |        | $1.8~V \leq EV_{DD0} < 2.7~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$                                                                             | 1550 |                    | 1550 |                   | 1550 |                     | ns   |
|                           |        | $1.7~V \leq EV_{DD0} < 1.8~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$                                                                             | 1850 |                    | 1850 |                   | 1850 |                     | ns   |
|                           |        | $1.6~V \leq EV_{DD0} < 1.8~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$                                                                             | _    |                    | 1850 |                   | 1850 |                     | ns   |
| Hold time when SCLr = "H" | thigh  | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                             | 475  |                    | 1150 |                   | 1150 |                     | ns   |
|                           |        | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $C_{\text{b}} = 100 \text{ pF, R}_{\text{b}} = 3 \text{ k}\Omega$          | 1150 |                    | 1150 |                   | 1150 |                     | ns   |
|                           |        | $1.8~V \leq EV_{DD0} < 2.7~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$                                                                             | 1550 |                    | 1550 |                   | 1550 |                     | ns   |
|                           |        | $1.7~V \leq EV_{DD0} < 1.8~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$                                                                             | 1850 |                    | 1850 |                   | 1850 |                     | ns   |
|                           |        | $1.6~V \leq EV_{DD0} < 1.8~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$                                                                             | _    |                    | 1850 |                   | 1850 |                     | ns   |

(Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.)

### (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

| Parameter     | Symbol | Conditions   |                                                                                                                                   | , ,  | -speed main)<br>node | ,    | speed main)<br>node | ,    | roltage main)<br>node | Unit |
|---------------|--------|--------------|-----------------------------------------------------------------------------------------------------------------------------------|------|----------------------|------|---------------------|------|-----------------------|------|
|               |        |              |                                                                                                                                   | MIN. | MAX.                 | MIN. | MAX.                | MIN. | MAX.                  |      |
| Transfer rate |        | transmission | nsmission $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V}$ |      | Note 1               |      | Note 1              |      | Note 1                | bps  |
|               |        |              | Theoretical value of the maximum transfer rate $C_b = 50$ pF, $R_b = 1.4$ k $\Omega$ , $V_b = 2.7$ V                              |      | 2.8 Note 2           |      | 2.8 Note 2          |      | 2.8 Note 2            | Mbps |
|               |        |              | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{Vb} \le 2.7 \text{ V}$                    |      | Note 3               |      | Note 3              |      | Note 3                | bps  |
|               |        |              | Theoretical value of the maximum transfer rate $C_b = 50$ pF, $R_b = 2.7$ k $\Omega$ , $V_b = 2.3$ V                              |      | 1.2 Note 4           |      | 1.2 Note 4          |      | 1.2 Note 4            | Mbps |
|               |        |              | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V}$          |      | Notes 5, 6           |      | Notes 5, 6          |      | Notes 5, 6            | bps  |
|               |        |              | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 5.5 k $\Omega$ , $V_b$ = 1.6 V                              |      | 0.43 Note 7          |      | 0.43 Note 7         |      | 0.43 Note 7           | Mbps |

Note 1. The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when  $4.0 \text{ V} \le \text{EV}_{DD0} \le 5.5 \text{ V}$  and  $2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V}$ 

$$\frac{1}{\{-C_b \times R_b \times \ln{(1 - \frac{2.2}{V_b})}\} \times 3} [bps]$$
Baud rate error (theoretical value) = 
$$\frac{\frac{1}{Transfer\ rate \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.2}{V_b})}\}}{(\frac{1}{Transfer\ rate}) \times Number\ of\ transferred\ bits} \times 100\ [\%]$$

Note 2. This value as an example is calculated when the conditions described in the "Conditions" column are met.

Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.

Note 3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EVDD0 < 4.0 V and 2.3 V  $\leq$  Vb  $\leq$  2.7 V

<sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides



<sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides

# (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input)

(TA = -40 to +85°C, 1.8 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                               | Symbol                                             | Symbol Conditions                                                                                       |                                                                       |                 | h-speed<br>mode |                 | r-speed<br>mode |                 | -voltage<br>mode | Unit |
|-----------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|------|
|                                         |                                                    |                                                                                                         |                                                                       | MIN.            | MAX.            | MIN.            | MAX.            | MIN.            | MAX.             |      |
| SCKp cycle time                         | tkCY2                                              | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$                                           | 24 MHz < fmck                                                         | 14/fмск         |                 | _               |                 | _               |                  | ns   |
| Note 1                                  |                                                    | $2.7~V \leq V_b \leq 4.0~V$                                                                             | 20 MHz < fмcк ≤ 24 MHz                                                | 12/fмск         |                 | _               |                 | _               |                  | ns   |
|                                         |                                                    |                                                                                                         | 8 MHz < fмcк ≤ 20 MHz                                                 | 10/fмск         |                 | _               |                 | _               |                  | ns   |
|                                         |                                                    |                                                                                                         | 4 MHz < fмcк ≤ 8 MHz                                                  | 8/fмск          |                 | 16/fмск         |                 | _               |                  | ns   |
|                                         |                                                    |                                                                                                         | fмcк ≤ 4 MHz                                                          | 6/fмск          |                 | 10/fмск         |                 | 10/fмск         |                  | ns   |
|                                         |                                                    | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$                                             | 24 MHz < fmck                                                         | 20/fмск         |                 | _               |                 | _               |                  | ns   |
|                                         |                                                    | $2.3~V \leq V_b \leq 2.7~V$                                                                             | 20 MHz < fмcк ≤ 24 MHz                                                | 16/fмск         |                 | _               |                 | _               |                  | ns   |
|                                         |                                                    |                                                                                                         | 16 MHz < fмcк ≤ 20 MHz                                                | 14/fмск         |                 | _               |                 | _               |                  | ns   |
|                                         |                                                    |                                                                                                         | 8 MHz < fмcк ≤ 16 MHz                                                 | 12/fмск         |                 | _               |                 | _               |                  | ns   |
|                                         |                                                    |                                                                                                         | 4 MHz < fмcк ≤ 8 MHz                                                  | 8/fмск          |                 | 16/fмск         |                 | _               |                  | ns   |
|                                         |                                                    | fмcк ≤ 4 MHz                                                                                            | 6/fмск                                                                |                 | 10/fмск         |                 | 10/fмск         |                 | ns               |      |
|                                         | 1.8 V ≤ EVDD0 < 3.3 V,                             | 24 MHz < fmck                                                                                           | 48/fмск                                                               |                 | _               |                 | _               |                 | ns               |      |
|                                         | $1.6 \text{ V} \leq V_b \leq 2.0 \text{ V}$ Note 2 | 20 MHz < fмcк ≤ 24 MHz                                                                                  | 36/fмск                                                               |                 | _               |                 | _               |                 | ns               |      |
|                                         |                                                    | 16 MHz < fмcк ≤ 20 MHz                                                                                  | 32/fмск                                                               |                 | _               |                 | _               |                 | ns               |      |
|                                         |                                                    | 8 MHz < fмcк ≤ 16 MHz                                                                                   | 26/fмск                                                               |                 | _               |                 | _               |                 | ns               |      |
|                                         |                                                    | 4 MHz < fмcк ≤ 8 MHz                                                                                    | 16/fмск                                                               |                 | 16/fмск         |                 | _               |                 | ns               |      |
|                                         |                                                    |                                                                                                         | fмcк ≤ 4 MHz                                                          | 10/fмск         |                 | 10/fмск         |                 | 10/fмск         |                  | ns   |
| SCKp high-/<br>low-level width          | tĸH2,<br>tĸL2                                      | $4.0 \text{ V} \le \text{EVddo} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{Vb} \le 4.0 \text{ V}$       |                                                                       | tксү2/2<br>- 12 |                 | tkcy2/2<br>- 50 |                 | tксү2/2<br>- 50 |                  | ns   |
|                                         |                                                    | 2.7 V ≤ EVDD0 < 4.0 V, 2                                                                                | $2.3~V \leq V_b \leq 2.7~V$                                           | tксү2/2<br>- 18 |                 | tkcy2/2<br>- 50 |                 | tксү2/2<br>- 50 |                  | ns   |
|                                         |                                                    | 1.8 V ≤ EVDD0 < 3.3 V,                                                                                  | $1.6 \text{ V} \leq \text{V}_b \leq 2.0 \text{ V Note 2}$             | tксү2/2<br>- 50 |                 | tkcy2/2<br>- 50 |                 | tксү2/2<br>- 50 |                  | ns   |
| SIp setup time<br>(to SCKp↑) Note 3     | tsık2                                              | 4.0 V ≤ EVDD0 ≤ 5.5 V, 2                                                                                | $2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V}$             | 1/fмск<br>+ 20  |                 | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                  | ns   |
|                                         |                                                    | 2.7 V ≤ EVDD0 < 4.0 V, 2                                                                                | $2.3~V \leq V_b \leq 2.7~V$                                           | 1/fмск<br>+ 20  |                 | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                  | ns   |
|                                         |                                                    | 1.8 V ≤ EVDD0 < 3.3 V,                                                                                  | $1.6~\text{V} \leq \text{V}_\text{b} \leq 2.0~\text{V}~\text{Note}~2$ | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                  | ns   |
| SIp hold time<br>(from SCKp↑)<br>Note 4 | tksi2                                              |                                                                                                         |                                                                       | 1/fмск<br>+ 31  |                 | 1/fмск<br>+ 31  |                 | 1/fмск<br>+ 31  |                  | ns   |
| Delay time from SCKp↓ to SOp            | tkso2                                              | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}, \Omega$<br>Cb = 30 pF, Rb = 1.4 k $\Omega$ |                                                                       |                 | 2/fмск<br>+ 120 |                 | 2/fмск<br>+ 573 |                 | 2/fмск<br>+ 573  | ns   |
| output Note 5                           |                                                    | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \Omega$<br>Cb = 30 pF, Rb = 2.7 k $\Omega$   |                                                                       |                 | 2/fмск<br>+ 214 |                 | 2/fмск<br>+ 573 |                 | 2/fмск<br>+ 573  | ns   |
|                                         |                                                    | 1.8 V ≤ EV <sub>DD0</sub> < 3.3 V,<br>C <sub>b</sub> = 30 pF, Rv = 5.5 kΩ                               | $1.6 \text{ V} \le \text{V}_b \le 2.0 \text{ V} \text{ Note 2},$      |                 | 2/fмск<br>+ 573 |                 | 2/fмск<br>+ 573 |                 | 2/fмск<br>+ 573  | ns   |

 $(\textbf{Notes},\,\textbf{Caution},\, \text{and}\,\, \textbf{Remarks}$  are listed on the next page.)

### (1) I<sup>2</sup>C standard mode

### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

| Parameter                     | Symbol   | Conditions                        | , ,  | HS (high-speed main) mode |      | peed main)<br>ode | LV (low-voltage main) mode |      | Unit |
|-------------------------------|----------|-----------------------------------|------|---------------------------|------|-------------------|----------------------------|------|------|
|                               |          |                                   | MIN. | MAX.                      | MIN. | MAX.              | MIN.                       | MAX. | 1    |
| Data setup time (reception)   | tsu: DAT | 2.7 V ≤ EVDD0 ≤ 5.5 V             | 250  |                           | 250  |                   | 250                        |      | ns   |
|                               |          | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 250  |                           | 250  |                   | 250                        |      | ns   |
|                               |          | 1.7 V ≤ EVDD0 ≤ 5.5 V             | 250  |                           | 250  |                   | 250                        |      | ns   |
|                               |          | 1.6 V ≤ EVDD0 ≤ 5.5 V             | -    | _                         | 250  |                   | 250                        |      | ns   |
| Data hold time (transmission) | thd: dat | 2.7 V ≤ EVDD0 ≤ 5.5 V             | 0    | 3.45                      | 0    | 3.45              | 0                          | 3.45 | μs   |
| Note 2                        |          | 1.8 V ≤ EVDD0 ≤ 5.5 V             | 0    | 3.45                      | 0    | 3.45              | 0                          | 3.45 | μs   |
|                               |          | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0    | 3.45                      | 0    | 3.45              | 0                          | 3.45 | μs   |
|                               |          | 1.6 V ≤ EVDD0 ≤ 5.5 V             | Ė    |                           | 0    | 3.45              | 0                          | 3.45 | μs   |
| Setup time of stop condition  | tsu: sto | 2.7 V ≤ EVDD0 ≤ 5.5 V             | 4.0  |                           | 4.0  |                   | 4.0                        |      | μs   |
|                               |          | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 4.0  |                           | 4.0  |                   | 4.0                        |      | μs   |
|                               |          | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 4.0  |                           | 4.0  |                   | 4.0                        |      | μs   |
|                               |          | 1.6 V ≤ EVDD0 ≤ 5.5 V             | -    | _                         | 4.0  |                   | 4.0                        |      | μs   |
| Bus-free time                 | tBUF     | 2.7 V ≤ EVDD0 ≤ 5.5 V             | 4.7  |                           | 4.7  |                   | 4.7                        |      | μs   |
|                               |          | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 4.7  |                           | 4.7  |                   | 4.7                        |      | μs   |
|                               |          | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 4.7  |                           | 4.7  |                   | 4.7                        |      | μs   |
|                               |          | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | -    | _                         | 4.7  |                   | 4.7                        |      | μs   |

Note 1. The first clock pulse is generated after this period when the start/restart condition is detected.

Note 2. The maximum value (MAX.) of thD: DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

Caution The values in the above table are applied even when bit 2 (PIOR02) in the peripheral I/O redirection register 0 (PIOR0) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.

**Remark** The maximum value of C<sub>b</sub> (communication line capacitance) and the value of R<sub>b</sub> (communication line pull-up resistor) at that time in each mode are as follows.

Standard mode:  $C_b$  = 400 pF,  $R_b$  = 2.7  $k\Omega$ 

# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



Remark 1. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)

Remark 2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function.

### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode)

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

| Parameter                     | Symbol  | Conditions                                                                                                                                                                                                                                    | HS (high-speed m    | ain) mode | Unit |
|-------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------|------|
|                               |         |                                                                                                                                                                                                                                               | MIN.                | MAX.      |      |
| Data setup time (reception)   | tsu:DAT | $ 4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} = 50 \text{ pF}, \text{Rb} = 2.7 \text{ k}\Omega $                                              | 1/fmck + 340 Note 2 |           | ns   |
|                               |         | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$                                               | 1/fmck + 340 Note 2 |           | ns   |
|                               |         | $\begin{aligned} 4.0 & \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \text{ Rb} = 2.8 \text{ k}\Omega \end{aligned}$            | 1/fмск + 760 Note 2 |           | ns   |
|                               |         | $\begin{aligned} 2.7 & \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} &= 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{aligned}$    | 1/fmck + 760 Note 2 |           | ns   |
|                               |         | $\begin{aligned} 2.4 & \text{ V} \leq \text{EV}_{\text{DDO}} < 3.3 \text{ V}, \\ 1.6 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5.5 \text{ k}\Omega \end{aligned}$     | 1/fмск + 570 Note 2 |           | ns   |
| Data hold time (transmission) | thd:dat | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $                                                                                            | 0                   | 770       | ns   |
|                               |         | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$                                               | 0                   | 770       | ns   |
|                               |         | $\begin{aligned} 4.0 & \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} &= 100 \text{ pF}, \text{ R}_{\text{b}} = 2.8 \text{ k}\Omega \end{aligned}$ | 0                   | 1420      | ns   |
|                               |         | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$                                              | 0                   | 1420      | ns   |
|                               |         | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V},$ $1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 5.5 \text{ k}\Omega$                                                 | 0                   | 1215      | ns   |

**Note 1.** The value must also be equal to or less than fmck/4.

Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

**Note 2.** Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".

# 4.2 32-pin products

R5F104BAANA, R5F104BCANA, R5F104BDANA, R5F104BEANA, R5F104BFANA, R5F104BGANA R5F104BADNA, R5F104BCDNA, R5F104BDNA, R5F104BEDNA, R5F104BFDNA, R5F104BGDNA R5F104BAGNA, R5F104BCGNA, R5F104BDGNA, R5F104BEGNA, R5F104BGNA, R5F104BGNA

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-HWQFN32-5x5-0.50 | PWQN0032KB-A | P32K8-50-3B4-4 | 0.06            |









| Referance | Dimension in Millimeters |      |      |  |  |  |  |  |
|-----------|--------------------------|------|------|--|--|--|--|--|
| Symbol    | Min                      | Nom  | Max  |  |  |  |  |  |
| D         | 4.95                     | 5.00 | 5.05 |  |  |  |  |  |
| Е         | 4.95                     | 5.00 | 5.05 |  |  |  |  |  |
| Α         | 0.70                     | 0.75 | 0.80 |  |  |  |  |  |
| b         | 0.18                     | 0.25 | 0.30 |  |  |  |  |  |
| е         |                          | 0.50 | _    |  |  |  |  |  |
| Lp        | 0.30                     | 0.40 | 0.50 |  |  |  |  |  |
| х         |                          | _    | 0.05 |  |  |  |  |  |
| у         | _                        |      | 0.05 |  |  |  |  |  |

|  | ITEM                             |   | D2   |      | E2   |      |      |      |
|--|----------------------------------|---|------|------|------|------|------|------|
|  |                                  |   | MIN  | NOM  | MAX  | MIN  | MOM  | MAX  |
|  | EXPOSED<br>DIE PAD<br>VARIATIONS | Α | 3.45 | 3.50 | 3.55 | 3.45 | 3.50 | 3.55 |

© 2012 Renesas Electronics Corporation. All rights reserved.

R5F104BAAFP, R5F104BCAFP, R5F104BDAFP, R5F104BEAFP, R5F104BFAFP, R5F104BGAFP R5F104BADFP, R5F104BCDFP, R5F104BDDFP, R5F104BEDFP, R5F104BFDFP, R5F104BGDFP R5F104BAGFP, R5F104BCGFP, R5F104BDGFP, R5F104BEGFP, R5F104BFGFP, R5F104BGGFP

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-LQFP32-7x7-0.80  | PLQP0032GB-A | P32GA-80-GBT-1 | 0.2             |







(UNIT:mm)

|      | ( -               |
|------|-------------------|
| ITEM | DIMENSIONS        |
| D    | 7.00±0.10         |
| Е    | 7.00±0.10         |
| HD   | 9.00±0.20         |
| HE   | 9.00±0.20         |
| Α    | 1.70 MAX.         |
| A1   | 0.10±0.10         |
| A2   | 1.40              |
| b    | $0.37{\pm}0.05$   |
| С    | $0.145 \pm 0.055$ |
| L    | 0.50±0.20         |
| θ    | 0° to 8°          |
| е    | 0.80              |
| х    | 0.20              |
| v    | 0.10              |

#### NOTE

- 1. Dimensions "%1" and "%2" do not include mold flash.
- 2.Dimension "%3" does not include trim offset.

© 2012 Renesas Electronics Corporation. All rights reserved.

# 4.5 44-pin products

R5F104FAAFP, R5F104FCAFP, R5F104FDAFP, R5F104FEAFP, R5F104FFAFP, R5F104FAFP, R5F104FJAFP

 $R5F104FADFP,\,R5F104FCDFP,\,R5F104FDDFP,\,R5F104FEDFP,\,R5F104FFDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FGDFP,\,R5F104FFF,\,R5F104FFF,\,R5F104FFF,\,R5F104FF,\,R5F104FF,\,R5F104FF,\,R5F10$ 

R5F104FHDFP, R5F104FJDFP R5F104FAGFP, R5F104FCGFP, R5F104FDGFP, R5F104FEGFP, R5F104FGGFP, R5F104FGFP, R5F104FGGFP, R5F104FGGFP, R5F104FGGFP, R5F104FGGFP, R5F104FGFP, R5F104FGGFP, R5F104FGFP, R5F104FFP, R5F104FFP, R5F104FFP, R5F104FFP, R5F104FFP, R5F104FFP, R5F104FFP, R5F104FFP, R5F104FFP, R5F104FF

R5F104FHGFP, R5F104FJGFP

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP44-10x10-0.80 | PLQP0044GC-A | P44GB-80-UES-2 | 0.36            |



detail of lead end



| TEM | DIMENSIONS | D | 10.00±0.20 | E | 10.00±0.20 | HD | 12.00±0.20 | HE | 12.00±0.20 | A | 1.60 MAX.

(UNIT:mm)

| - ' ' | 1.00 107 174.          |
|-------|------------------------|
| A1    | 0.10±0.05              |
| A2    | 1.40±0.05              |
| A3    | 0.25                   |
| b     | $0.37^{+0.08}_{-0.07}$ |

| b  | $0.37^{+0.08}_{-0.07}$    |
|----|---------------------------|
| С  | $0.145^{+0.055}_{-0.045}$ |
| L  | 0.50                      |
| Lp | 0.60±0.15                 |
| L1 | 1.00±0.20                 |
| θ  | 3°+5°                     |

| L1 | 1.00±0.2     |
|----|--------------|
| θ  | 3°+5°<br>-3° |
| е  | 0.80         |
| х  | 0.20         |
|    |              |

### x 0.20 y 0.10 ZD 1.00 ZE 1.00

NOTE
Each lead centerline is located within 0.20 mm of its true position at maximum material condition.

y S

© 2012 Renesas Electronics Corporation. All rights reserved.

S

Α1

R5F104GKAFB, R5F104GLAFB R5F104GKGFB, R5F104GLGFB



R5F104LCAFB, R5F104LDAFB, R5F104LEAFB, R5F104LFAFB, R5F104LGAFB, R5F104LHAFB, R5F104LJAFB

R5F104LCDFB, R5F104LDDFB, R5F104LEDFB, R5F104LFDFB, R5F104LGDFB, R5F104LHDFB, R5F104LJDFB

R5F104LCGFB, R5F104LDGFB, R5F104LEGFB, R5F104LFGFB, R5F104LGGFB, R5F104LHGFB, R5F104LJGFB

|          | JEITA Package Code   | RENESAS Code | Previous Code  | MASS (TYP.)                                                             | [g]                                                 |
|----------|----------------------|--------------|----------------|-------------------------------------------------------------------------|-----------------------------------------------------|
|          | P-LFQFP64-10x10-0.50 | PLQP0064KF-A | P64GB-50-UEU-2 | 0.35                                                                    |                                                     |
|          | HD-                  |              | -              |                                                                         |                                                     |
|          | D                    | 33           |                | detail of le                                                            | ead end                                             |
|          | 49                   | 32           |                | θ                                                                       | c A3                                                |
|          | 64                   | 17           |                |                                                                         |                                                     |
|          | 1                    | 16           |                | E<br>HD<br>HE<br>A                                                      | 10.00±0.20<br>12.00±0.20<br>12.00±0.20<br>1.60 MAX. |
|          | ZD b                 | x M S        | A¬             | A1<br>A2<br>A3                                                          | 0.10±0.05<br>1.40±0.05<br>0.25                      |
| Œ        |                      |              | A2 7           | b                                                                       | 0.22±0.05<br>0.145 +0.055<br>0.50<br>0.60±0.15      |
| <u>リ</u> |                      |              | A1-            | $\begin{array}{c} \bullet \\ \hline \bullet \\ \hline \\ x \end{array}$ | 1.00±0.20<br>3°+5°<br>-3°<br>0.50<br>0.08           |

 $\bigcirc$  2012 Renesas Electronics Corporation. All rights reserved.

0.08

1.25

1.25

ZD

ZE

NOTE

Each lead centerline is located within 0.08 mm of its true position at maximum material condition.

ZE

R5F104PKAFB, R5F104PLAFB R5F104PKGFB, R5F104PLGFB



| REVISION | LICTODY |
|----------|---------|
| KEVISION | HISTORT |

# RL78/G14 Datasheet

|              | Description                        |                                                                                                                                                                                                                                                                                                                  |
|--------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date         | Page                               | Summary                                                                                                                                                                                                                                                                                                          |
| Oct 25, 2013 | 112 to 169                         | Addition of CHAPTER 3 ELECTRICAL SPECIFICATIONS                                                                                                                                                                                                                                                                  |
|              | 171 to 187                         | Modification of 4.1 30-pin products to 4.10 100-pin products                                                                                                                                                                                                                                                     |
| Feb 07, 2014 | All                                | Addition of products with maximum 512 KB flash ROM and 48 KB RAM                                                                                                                                                                                                                                                 |
|              | 1                                  | Modification of 1.1 Features                                                                                                                                                                                                                                                                                     |
|              | 2                                  | Modification of ROM, RAM capacities and addition of note 3                                                                                                                                                                                                                                                       |
|              | 3                                  | Modification of Figure 1 - 1 Part Number, Memory Size, and Package of RL78/G14                                                                                                                                                                                                                                   |
|              | 6 to 8                             | Addition of part number                                                                                                                                                                                                                                                                                          |
|              | 15, 16                             | Modification of 1.3.6 48-pin products                                                                                                                                                                                                                                                                            |
|              | 17                                 | Modification of 1.3.7 52-pin products                                                                                                                                                                                                                                                                            |
|              | 18, 19                             | Modification of 1.3.8 64-pin products                                                                                                                                                                                                                                                                            |
|              | 20                                 | Modification of 1.3.9 80-pin products                                                                                                                                                                                                                                                                            |
|              | 21, 22                             | Modification of 1.3.10 100-pin products                                                                                                                                                                                                                                                                          |
|              | 35, 37, 39,<br>41, 43, 45,<br>47   | Modification of operating ambient temperature in 1.6 Outline of Functions                                                                                                                                                                                                                                        |
|              | 42, 43                             | Addition of table of 48-pin, 52-pin, 64-pin products (code flash memory 384 KB to 512 KB)                                                                                                                                                                                                                        |
|              | 46, 47                             | Addition of table of 80-pin, 100-pin products (code flash memory 384 KB to 512 KB)                                                                                                                                                                                                                               |
|              | 65 to 68                           | Addition of (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products                                                                                                                                                                                                                                              |
|              | 118                                | Modification of 2.7 Data Memory Retention Characteristics                                                                                                                                                                                                                                                        |
|              | 137 to 140                         | Addition of (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products                                                                                                                                                                                                                                              |
|              | 180                                | Modification of 3.7 Data Memory Retention Characteristics                                                                                                                                                                                                                                                        |
|              | 189, 190                           | Addition and modification of 4.6 48-pin products                                                                                                                                                                                                                                                                 |
|              | 191                                | Modification of 4.7 52-pin products                                                                                                                                                                                                                                                                              |
|              | 193 to 195                         | Addition and modification of 4.8 64-pin products                                                                                                                                                                                                                                                                 |
|              | 198, 199                           | Addition and modification of 4.9 80-pin products                                                                                                                                                                                                                                                                 |
|              | 201, 202                           | Addition and modification of 4.10 100-pin products                                                                                                                                                                                                                                                               |
| Jan 05, 2015 | p.2                                | Deletion of R5F104JK and R5F104JL from the list of ROM and RAM capacities and modification of note                                                                                                                                                                                                               |
|              | p.6                                | Deletion of ordering part numbers of R5F104JK and R5F104JL from 52-pin plastic LQFP package in 1.2 Ordering Information                                                                                                                                                                                          |
|              | p.6 to 8                           | Deletion of note 2 in 1.2 Ordering Information                                                                                                                                                                                                                                                                   |
|              | p.17                               | Deletion of note 2 in 1.3.7 52-pin products                                                                                                                                                                                                                                                                      |
|              | p.36, 39,<br>42, 45, 48,<br>50, 52 | Modification of description in 1.6 Outline of Functions                                                                                                                                                                                                                                                          |
|              | p.46, 48                           | Deletion of description of 52-pin in 1.6 Outline of Functions                                                                                                                                                                                                                                                    |
|              | p.47                               | Modification of note of 1.6 Outline of Functions                                                                                                                                                                                                                                                                 |
|              | p.62, 64,<br>66, 68, 70,<br>72     | Modification of specifications in 2.3.2 Supply current characteristics                                                                                                                                                                                                                                           |
|              | Feb 07, 2014                       | Oct 25, 2013 112 to 169 171 to 187  Feb 07, 2014 All 1 2 3 6 to 8 15, 16 17 18, 19 20 21, 22 35, 37, 39, 41, 43, 45, 47 42, 43 46, 47 65 to 68 118 137 to 140 180 189, 190 191 193 to 195 198, 199 201, 202  Jan 05, 2015 p.2 p.6 p.6 to 8 p.17 p.36, 39, 42, 45, 48, 50, 52 p.46, 48 p.47 p.62, 64, 66, 68, 70, |

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### **SALES OFFICES**

## Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza. No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +88-10-8235-1155, Fax: +88-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited

Treireads Electronics from Knotig Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2265-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyllux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B. Menara Amcorp, Amco

Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141