



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 38                                                                              |
| Program Memory Size        | 256KB (256K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 24K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 12x8/10b; D/A 2x8b                                                          |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 52-LQFP                                                                         |
| Supplier Device Package    | 52-LQFP (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104jjafa-x0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

• 32-pin plastic LQFP (7 × 7 mm, 0.8 mm pitch) P15/PCLBUZ1/SCK20/SCL20/TRDIOB0/(SDAA0) P16/TI01/T001/INTP5/TRDIOC0/IVREF0 Nois/(RxD0) P14/RxD2/SI20/SDA20/TRDIOD0/(SCLA0) P11/SI11/SDA11/TRDIOC1 P12/SO11/TRDIOB1/IVREF1 Note P13/TxD2/SO20/TRDIOA1/IVCMP1 Note P10/SCK11/SCL11/TRDIOD1 24 23 22 21 20 19 18 17 P147/ANI18/VCOUT1 Note O ► P51/INTP2/SO00/TxD0/TOOLTxD/TRGIOB P23/ANI3/ANO1 Note O 26 15 P50/INTP1/SI00/RxD0/TOOLRxD/SDA00/TRGIOA/(TRJO0) P22/ANI2/ANO0 Note O 27 14 -O P30/INTP3/SCK00/SCL00/TRJO0 RL78/G14 P21/ANI1/AVREFM O 28 13 -O P70 (Top View) 29 12 P20/ANI0/AVREFP ○ ► P31/TI03/T003/INTP4/PCLBUZ0/(TRJI00)

11

10

4 5 6 7 8

P122/X2/EXCLK
P121/X1
REGC
Vss (Vs)

-○ P62/SSI00

►○ P61/SDAA0 ►○ P60/SCLA0

**Note** Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

30

31

2 3

Remark 1. For pin identification, see 1.4 Pin Identification.

P01/ANI16/TO00/RxD1/TRGCLKB/TRJIO0 O

P00/ANI17/TI00/TxD1/TRGCLKA/(TRJO0) O-P120/ANI19/VCOUT0 Note O-

Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).



- Note 1. Mounted on the 96 KB or more code flash memory products.
- Note 2. Mounted on the 384 KB or more code flash memory products.
- Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).
- Remark 1. For pin identification, see 1.4 Pin Identification.
- Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).
- Remark 3. It is recommended to connect an exposed die pad to Vss.

### 1.5.7 **52-pin products**



**Note** Mounted on the 96 KB or more code flash memory products.

### 1.5.10 100-pin products



[44-pin, 48-pin, 52-pin, 64-pin products (code flash memory 16 KB to 64 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

|                   |                                           |                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                           |                                                                  | (1/2          |  |  |  |
|-------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------|--|--|--|
|                   |                                           | 44-pin                                                                                                                                                                                                                                                                                                                                                                                         | 48-pin                                                                                                                    | 52-pin                                                           | 64-pin        |  |  |  |
|                   | Item                                      | R5F104Fx                                                                                                                                                                                                                                                                                                                                                                                       | R5F104Gx                                                                                                                  | R5F104Jx                                                         | R5F104Lx      |  |  |  |
|                   |                                           | (x = A, C  to  E)                                                                                                                                                                                                                                                                                                                                                                              | (x = A, C  to  E)                                                                                                         | (x = C  to  E)                                                   | (x = C to E)  |  |  |  |
| Code flash me     | mory (KB)                                 | 16 to 64                                                                                                                                                                                                                                                                                                                                                                                       | 16 to 64                                                                                                                  | 32 to 64                                                         | 32 to 64      |  |  |  |
| Data flash men    | nory (KB)                                 | 4                                                                                                                                                                                                                                                                                                                                                                                              | 4                                                                                                                         | 4                                                                | 4             |  |  |  |
| RAM (KB)          |                                           | 2.5 to 5.5 Note                                                                                                                                                                                                                                                                                                                                                                                | 2.5 to 5.5 Note                                                                                                           | 4 to 5.5 Note                                                    | 4 to 5.5 Note |  |  |  |
| Address space     |                                           | 1 MB                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                           |                                                                  |               |  |  |  |
| Main system clock | High-speed system clock                   | HS (high-speed main)<br>HS (high-speed main)<br>LS (low-speed main) n                                                                                                                                                                                                                                                                                                                          | scillation, external main<br>mode: 1 to 20 MHz (V<br>mode: 1 to 16 MHz (V<br>node: 1 to 8 MHz (VD<br>mode: 1 to 4 MHz (VD | DD = 2.7 to 5.5 V),<br>DD = 2.4 to 5.5 V),<br>D = 1.8 to 5.5 V), | (CLK)         |  |  |  |
|                   | High-speed on-chip oscillator clock (fін) | HS (high-speed main)                                                                                                                                                                                                                                                                                                                                                                           | mode: 1 to 32 MHz (V<br>mode: 1 to 16 MHz (V<br>node: 1 to 8 MHz (VD<br>mode: 1 to 4 MHz (VD                              | DD = 2.4 to 5.5 V),<br>D = 1.8 to 5.5 V),                        |               |  |  |  |
| Subsystem clo     | ck                                        | XT1 (crystal) oscillation                                                                                                                                                                                                                                                                                                                                                                      | n, external subsystem o                                                                                                   | lock input (EXCLKS) 3                                            | 2.768 kHz     |  |  |  |
| Low-speed on-     | chip oscillator clock                     | 15 kHz (TYP.): VDD = 1                                                                                                                                                                                                                                                                                                                                                                         | I.6 to 5.5 V                                                                                                              |                                                                  |               |  |  |  |
| General-purpos    | se register                               | 8 bits × 32 registers (8 bits × 8 registers × 4 banks)                                                                                                                                                                                                                                                                                                                                         |                                                                                                                           |                                                                  |               |  |  |  |
| Minimum instru    | uction execution time                     | 0.03125 μs (High-spee                                                                                                                                                                                                                                                                                                                                                                          | ed on-chip oscillator clo                                                                                                 | ck: fін = 32 MHz operat                                          | ion)          |  |  |  |
|                   |                                           | 0.05 μs (High-speed system clock: fмx = 20 MHz operation)                                                                                                                                                                                                                                                                                                                                      |                                                                                                                           |                                                                  |               |  |  |  |
|                   |                                           | 30.5 μs (Subsystem clock: fsub = 32.768 kHz operation)                                                                                                                                                                                                                                                                                                                                         |                                                                                                                           |                                                                  |               |  |  |  |
| Instruction set   |                                           | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 b</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                                                                           |                                                                  |               |  |  |  |
| I/O port          | Total                                     | 40                                                                                                                                                                                                                                                                                                                                                                                             | 44                                                                                                                        | 48                                                               | 58            |  |  |  |
|                   | CMOS I/O                                  | 31                                                                                                                                                                                                                                                                                                                                                                                             | 34                                                                                                                        | 38                                                               | 48            |  |  |  |
|                   | CMOS input                                | 5                                                                                                                                                                                                                                                                                                                                                                                              | 5                                                                                                                         | 5                                                                | 5             |  |  |  |
|                   | CMOS output                               | _                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                         | 1                                                                | 1             |  |  |  |
|                   | N-ch open-drain I/O (6 V tolerance)       | 4                                                                                                                                                                                                                                                                                                                                                                                              | 4                                                                                                                         | 4                                                                | 4             |  |  |  |
| Timer             | 16-bit timer                              | 8 channels (TAU: 4 channels, Timer RJ: 1 channel, Timer RD: 2 channels, Timer RG: 1 channel)                                                                                                                                                                                                                                                                                                   |                                                                                                                           |                                                                  |               |  |  |  |
|                   | Watchdog timer                            | 1 channel                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                           |                                                                  |               |  |  |  |
|                   | Real-time clock (RTC)                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                           |                                                                  |               |  |  |  |
|                   | 12-bit interval timer                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                           |                                                                  |               |  |  |  |
|                   | Timer output                              | Timer outputs: 13 channels PWM outputs: 9 channels                                                                                                                                                                                                                                                                                                                                             |                                                                                                                           |                                                                  |               |  |  |  |
|                   | RTC output                                | 1 • 1 Hz (subsystem clock: fsub = 32.768 kHz)                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                           |                                                                  |               |  |  |  |

(Note is listed on the next page.)

[80-pin, 100-pin products (code flash memory 384 KB to 512 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

|                   |                                           | 80-pin                                                                                                                                                                                                                                                                                                                                                                                             | 100-pin                                                                                                                 |  |  |  |  |
|-------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                   | Item                                      | R5F104Mx                                                                                                                                                                                                                                                                                                                                                                                           | R5F104Px                                                                                                                |  |  |  |  |
|                   |                                           | (x = K, L)                                                                                                                                                                                                                                                                                                                                                                                         | (x = K, L)                                                                                                              |  |  |  |  |
| Code flash me     | mory (KB)                                 | 384 to 512                                                                                                                                                                                                                                                                                                                                                                                         | 384 to 512                                                                                                              |  |  |  |  |
| Data flash mer    | mory (KB)                                 | 8                                                                                                                                                                                                                                                                                                                                                                                                  | 8                                                                                                                       |  |  |  |  |
| RAM (KB)          |                                           | 32 to 48 <sup>Note</sup>                                                                                                                                                                                                                                                                                                                                                                           | 32 to 48 <sup>Note</sup>                                                                                                |  |  |  |  |
| Address space     | :                                         | 1 MB                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                         |  |  |  |  |
| Main system clock | High-speed system clock                   | HS (high-speed main) mode: 1 to 16 MHz (VLS (low-speed main) mode: 1 to 8 MHz (VLS)                                                                                                                                                                                                                                                                                                                | system clock input (EXCLK)<br>YDD = 2.7 to 5.5 V),<br>YDD = 2.4 to 5.5 V),<br>DD = 1.8 to 5.5 V),<br>DD = 1.6 to 5.5 V) |  |  |  |  |
|                   | High-speed on-chip oscillator clock (fін) | HS (high-speed main) mode: 1 to 16 MHz (VLS (low-speed main) mode: 1 to 8 MHz (VLS)                                                                                                                                                                                                                                                                                                                | (DD = 2.7 to 5.5 V),<br>(DD = 2.4 to 5.5 V),<br>(DD = 1.8 to 5.5 V),<br>(DD = 1.6 to 5.5 V)                             |  |  |  |  |
| Subsystem clo     | ck                                        | XT1 (crystal) oscillation, external subsystem c                                                                                                                                                                                                                                                                                                                                                    | lock input (EXCLKS) 32.768 kHz                                                                                          |  |  |  |  |
| Low-speed on-     | chip oscillator clock                     | 15 kHz (TYP.): VDD = 1.6 to 5.5 V                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                         |  |  |  |  |
| General-purpo     | se register                               | 8 bits × 32 registers (8 bits × 8 registers × 4 banks)                                                                                                                                                                                                                                                                                                                                             |                                                                                                                         |  |  |  |  |
| Minimum instru    | uction execution time                     | 0.03125 μs (High-speed on-chip oscillator clock: fiн = 32 MHz operation)                                                                                                                                                                                                                                                                                                                           |                                                                                                                         |  |  |  |  |
|                   |                                           | 0.05 μs (High-speed system clock: fмx = 20 MHz operation)                                                                                                                                                                                                                                                                                                                                          |                                                                                                                         |  |  |  |  |
|                   |                                           | 30.5 μs (Subsystem clock: fsuB = 32.768 kHz operation)                                                                                                                                                                                                                                                                                                                                             |                                                                                                                         |  |  |  |  |
| Instruction set   |                                           | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                                                                         |  |  |  |  |
| I/O port          | Total                                     | 74                                                                                                                                                                                                                                                                                                                                                                                                 | 92                                                                                                                      |  |  |  |  |
|                   | CMOS I/O                                  | 64                                                                                                                                                                                                                                                                                                                                                                                                 | 82                                                                                                                      |  |  |  |  |
|                   | CMOS input                                | 5                                                                                                                                                                                                                                                                                                                                                                                                  | 5                                                                                                                       |  |  |  |  |
|                   | CMOS output                               | 1                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                       |  |  |  |  |
|                   | N-ch open-drain I/O<br>(6 V tolerance)    | 4                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                                                                                                       |  |  |  |  |
| Timer             | 16-bit timer                              | 12 channels (TAU: 8 channels, Timer RJ: 1 channel, Timer RD: 2 channels, Timer RG: 1 channel)                                                                                                                                                                                                                                                                                                      |                                                                                                                         |  |  |  |  |
|                   | Watchdog timer                            | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                         |  |  |  |  |
|                   | Real-time clock 1 channel (RTC)           |                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                         |  |  |  |  |
|                   | 12-bit interval timer                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                         |  |  |  |  |
|                   | Timer output                              | Timer outputs: 18 channels PWM outputs: 12 channels                                                                                                                                                                                                                                                                                                                                                |                                                                                                                         |  |  |  |  |
|                   | RTC output                                | 1 • 1 Hz (subsystem clock: fsub = 32.768 kHz)                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                         |  |  |  |  |

Note

In the case of the 48 KB, this is about 47 KB when the self-programming function and data flash function are used (For details, see **CHAPTER 3** in the RL78/G14 User's Manual).

## 2.3.2 Supply current characteristics

### (1) Flash ROM: 16 to 64 KB of 30- to 64-pin products

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = 0 V)

| Parameter | Symbol |                        |                                  | Conditions                           |                         |                         | MIN.            | TYP.   | MAX.                    | Unit        |     |     |    |
|-----------|--------|------------------------|----------------------------------|--------------------------------------|-------------------------|-------------------------|-----------------|--------|-------------------------|-------------|-----|-----|----|
| Supply    |        | HS (high-speed main)   | fHOCO = 64 MHz,                  | Basic                                | V <sub>DD</sub> = 5.0 V |                         | 2.4             |        | mA                      |             |     |     |    |
| current   |        | ing mode               | mode Note 5                      | fih = 32 MHz Note 3                  | operation               | V <sub>DD</sub> = 3.0 V |                 | 2.4    |                         |             |     |     |    |
| Note 1    |        |                        |                                  | fHOCO = 32 MHz,                      | Basic                   | V <sub>DD</sub> = 5.0 V |                 | 2.1    |                         |             |     |     |    |
|           |        |                        |                                  | fih = 32 MHz Note 3                  | operation               | V <sub>DD</sub> = 3.0 V |                 | 2.1    |                         |             |     |     |    |
|           |        |                        |                                  |                                      |                         | HS (high-speed main)    | fHOCO = 64 MHz, | Normal | V <sub>DD</sub> = 5.0 V |             | 5.1 | 8.7 | mA |
|           |        |                        | mode Note 5                      | fih = 32 MHz Note 3                  | operation               | V <sub>DD</sub> = 3.0 V |                 | 5.1    | 8.7                     |             |     |     |    |
|           |        |                        |                                  | fHOCO = 32 MHz,                      | Normal                  | V <sub>DD</sub> = 5.0 V |                 | 4.8    | 8.1                     |             |     |     |    |
|           |        |                        |                                  | f <sub>IH</sub> = 32 MHz Note 3      | operation               | V <sub>DD</sub> = 3.0 V |                 | 4.8    | 8.1                     |             |     |     |    |
|           |        |                        |                                  | fHOCO = 48 MHz,                      | Normal                  | V <sub>DD</sub> = 5.0 V |                 | 4.0    | 6.9                     |             |     |     |    |
|           |        |                        |                                  | fih = 24 MHz Note 3                  | operation               | V <sub>DD</sub> = 3.0 V |                 | 4.0    | 6.9                     |             |     |     |    |
|           |        |                        |                                  | fHOCO = 24 MHz,                      | Normal                  | V <sub>DD</sub> = 5.0 V |                 | 3.8    | 6.3                     |             |     |     |    |
|           |        |                        |                                  | fih = 24 MHz Note 3                  | operation               | V <sub>DD</sub> = 3.0 V |                 | 3.8    | 6.3                     |             |     |     |    |
|           |        |                        |                                  | V <sub>DD</sub> = 5.0 V              |                         | 2.8                     | 4.6             |        |                         |             |     |     |    |
|           |        |                        |                                  | fih = 16 MHz Note 3                  | operation               | V <sub>DD</sub> = 3.0 V |                 | 2.8    | 4.6                     |             |     |     |    |
|           |        |                        | LS (low-speed main)              | fносо = 8 MHz,                       | Normal                  | V <sub>DD</sub> = 3.0 V |                 | 1.3    | 2.0                     | mA          |     |     |    |
|           | m      | mode Note 5            | f <sub>IH</sub> = 8 MHz Note 3   | operation                            | V <sub>DD</sub> = 2.0 V |                         | 1.3             | 2.0    |                         |             |     |     |    |
|           |        | LV (low-voltage r      | , ,                              | fHOCO = 4 MHz,<br>fIH = 4 MHz Note 3 | Normal operation        | V <sub>DD</sub> = 3.0 V |                 | 1.3    | 1.8                     | mA          |     |     |    |
|           |        |                        |                                  |                                      |                         | V <sub>DD</sub> = 2.0 V |                 | 1.3    | 1.8                     |             |     |     |    |
|           |        |                        | HS (high-speed main) mode Note 5 | , , , ,                              | Normal operation        | Square wave input       |                 | 3.3    | 5.3                     | mA          |     |     |    |
|           |        |                        |                                  |                                      |                         | Resonator connection    |                 | 3.4    | 5.5                     | 1           |     |     |    |
|           |        |                        |                                  | ,                                    | Normal                  | Square wave input       |                 | 3.3    | 5.3                     |             |     |     |    |
|           |        |                        |                                  |                                      | operation F             | Resonator connection    |                 | 3.4    | 5.5                     | -<br>-<br>- |     |     |    |
|           |        |                        |                                  | f <sub>MX</sub> = 10 MHz Note 2,     | operation               | Square wave input       |                 | 2.0    | 3.1                     |             |     |     |    |
|           |        |                        |                                  | V <sub>DD</sub> = 5.0 V              |                         | Resonator connection    |                 | 2.1    | 3.2                     |             |     |     |    |
|           |        |                        |                                  | f <sub>MX</sub> = 10 MHz Note 2,     |                         | Square wave input       |                 | 2.0    | 3.1                     |             |     |     |    |
|           |        |                        |                                  | V <sub>DD</sub> = 3.0 V              | operation               | Resonator connection    |                 | 2.1    | 3.2                     |             |     |     |    |
|           |        |                        | LS (low-speed main)              | f <sub>MX</sub> = 8 MHz Note 2,      | Normal                  | Square wave input       |                 | 1.2    | 1.9                     | mA          |     |     |    |
|           |        |                        | mode Note 5                      | V <sub>DD</sub> = 3.0 V              | operation               | Resonator connection    |                 | 1.2    | 2.0                     |             |     |     |    |
|           |        |                        |                                  | f <sub>MX</sub> = 8 MHz Note 2,      | Normal                  | Square wave input       |                 | 1.2    | 1.9                     |             |     |     |    |
|           |        |                        |                                  | V <sub>DD</sub> = 2.0 V              | operation               | Resonator connection    |                 | 1.2    | 2.0                     |             |     |     |    |
|           |        |                        | Subsystem clock                  | fsuB = 32.768 kHz Note 4             | Normal                  | Square wave input       |                 | 4.7    | 6.1                     | μА          |     |     |    |
|           |        |                        | operation                        | TA = -40°C                           | operation               | Resonator connection    |                 | 4.7    | 6.1                     |             |     |     |    |
|           |        |                        |                                  | fsuB = 32.768 kHz Note 4             | Normal                  | Square wave input       |                 | 4.7    | 6.1                     |             |     |     |    |
|           |        |                        |                                  | T <sub>A</sub> = +25°C               | operation               | Resonator connection    |                 | 4.7    | 6.1                     |             |     |     |    |
|           |        |                        | fsuB = 32.768 kHz Note 4         | Normal                               | Square wave input       |                         | 4.8             | 6.7    |                         |             |     |     |    |
|           |        | T <sub>A</sub> = +50°C | operation                        | Resonator connection                 |                         | 4.8                     | 6.7             |        |                         |             |     |     |    |
|           |        |                        |                                  |                                      | Normal                  | Square wave input       |                 | 4.8    | 7.5                     |             |     |     |    |
|           |        |                        |                                  | TA = +70°C                           | operation               | Resonator connection    |                 | 4.8    | 7.5                     |             |     |     |    |
|           |        |                        |                                  | fsuB = 32.768 kHz Note 4             | Normal                  | Square wave input       |                 | 5.4    | 8.9                     |             |     |     |    |
|           |        |                        |                                  | T <sub>A</sub> = +85°C               | operation               | Resonator connection    |                 | 5.4    | 8.9                     | 1           |     |     |    |

(Notes and Remarks are listed on the next page.)

- Note 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator).

  The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation.
- Note 6. Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
- Note 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
- Note 8. Current flowing during programming of the data flash.
- Note 9. Current flowing during self-programming.
- Note 10. For shift time to the SNOOZE mode, see 23.3.3 SNOOZE mode in the RL78/G14 User's Manual.
- **Note 11.** Current flowing only to the D/A converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IDAC when the D/A converter operates in an operation mode or the HALT mode.
- Note 12. Current flowing only to the comparator circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2, or IDD3 and ICMP when the comparator circuit is in operation.
- Note 13. A comparator and D/A converter are provided in products with 96 KB or more code flash memory.
- Remark 1. fil: Low-speed on-chip oscillator clock frequency
- Remark 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 3. fclk: CPU/peripheral hardware clock frequency
- Remark 4. Temperature condition of the TYP. value is TA = 25°C

#### **AC Timing Test Points**



#### External System Clock Timing



#### TI/TO Timing





TRDIOCO, TRDIOC1, TRDIODO, TRDIOD1,

TRGIOA, TRGIOB

## 2.5 Peripheral Functions Characteristics

**AC Timing Test Points** 



## 2.5.1 Serial array unit

#### (1) During communication at same potential (UART mode)

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter     | Symbol | Conditions |                                                                   |      | n-speed main)<br>Mode | `    | -speed main)<br>Mode | · ·  | roltage main)<br>Node | Unit |
|---------------|--------|------------|-------------------------------------------------------------------|------|-----------------------|------|----------------------|------|-----------------------|------|
|               |        |            |                                                                   | MIN. | MAX.                  | MIN. | MAX.                 | MIN. | MAX.                  |      |
| Transfer rate |        | 2.4        | 4 V ≤ EVDD0 ≤ 5.5 V                                               |      | fmck/6 Note 2         |      | fмск/6               |      | fмск/6                | bps  |
| Note 1        |        |            | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 |      | 5.3                   |      | 1.3                  |      | 0.6                   | Mbps |
|               |        | 1.8        | 8 V ≤ EVDD0 ≤ 5.5 V                                               |      | fMCK/6 Note 2         |      | fмск/6               |      | fмск/6                | bps  |
|               |        |            | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 |      | 5.3                   |      | 1.3                  |      | 0.6                   | Mbps |
|               |        | 1.         | 7 V ≤ EVDD0 ≤ 5.5 V                                               |      | fMCK/6 Note 2         |      | fMCK/6 Note 2        |      | fмск/6                | bps  |
|               |        |            | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 |      | 5.3                   |      | 1.3                  |      | 0.6                   | Mbps |
|               |        | 1.0        | 6 V ≤ EVDD0 ≤ 5.5 V                                               |      | _                     |      | fMCK/6 Note 2        |      | fмск/6                | bps  |
|               |        |            | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 |      | _                     |      | 1.3                  |      | 0.6                   | Mbps |

Note 1. Transfer rate in the SNOOZE mode is 4800 bps only.

However, the SNOOZE mode cannot be used when FRQSEL4 = 1.

Note 2. The following conditions are required for low voltage interface when EVDD0 < VDD.

 $2.4~V \leq EV_{DD0} < 2.7~V : MAX.~2.6~Mbps$ 

1.8 V ≤ EVDD0 < 2.4 V: MAX. 1.3 Mbps

 $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 1.8 \text{ V}$ : MAX. 0.6 Mbps

**Note 3.** The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode:  $32 \text{ MHz} (2.7 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V})$ 

16 MHz (2.4 V  $\leq$  VDD  $\leq$  5.5 V)

LS (low-speed main) mode: 8 MHz (1.8 V  $\leq$  VDD  $\leq$  5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V  $\leq$  VDD  $\leq$  5.5 V)

Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

## (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode)

(TA = -40 to +85°C, 1.8 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                 | Symbol | Conditions                                                                                                                                                                                                                                                          | ٠. ٠ | speed main)<br>node | ,    | speed main)<br>node | ,    | oltage main)<br>node | Unit |
|---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------|------|---------------------|------|----------------------|------|
|                           |        |                                                                                                                                                                                                                                                                     | MIN. | MAX.                | MIN. | MAX.                | MIN. | MAX.                 | 1    |
| SCLr clock frequency      | fscL   | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $                                                                                                           |      | 1000 Note 1         |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $ \begin{aligned} 2.7 & \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} &= 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{aligned} $                  |      | 1000 Note 1         |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $ \begin{aligned} 4.0 \ & V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ & V \leq V_b \leq 4.0 \ V, \\ C_b = 100 \ pF, \ R_b = 2.8 \ k\Omega \end{aligned} $                                                                                                                |      | 400 Note 1          |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $ 2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 100 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $                                                        |      | 400 Note 1          |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $\begin{split} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V \ ^{Note \ 2}, \\ C_b &= 100 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$                                                                                                            |      | 300 Note 1          |      | 300 Note 1          |      | 300 Note 1           | kHz  |
| Hold time when SCLr = "L" | tLOW   | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $                                                                                                           | 475  |                     | 1550 |                     | 1550 |                      | ns   |
|                           |        | $ \begin{aligned} &2.7 \; \text{V} \leq \text{EV}_{\text{DD0}} < 4.0 \; \text{V}, \\ &2.3 \; \text{V} \leq \text{V}_{\text{b}} \leq 2.7 \; \text{V}, \\ &C_{\text{b}} = 50 \; \text{pF}, \; R_{\text{b}} = 2.7 \; \text{k}\Omega \end{aligned} $                    | 475  |                     | 1550 |                     | 1550 |                      | ns   |
|                           |        | $ \begin{aligned} &4.0 \; \text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \; \text{V}, \\ &2.7 \; \text{V} \leq \text{V}_{\text{b}} \leq 4.0 \; \text{V}, \\ &\text{C}_{\text{b}} = 100 \; \text{pF}, \; \text{R}_{\text{b}} = 2.8 \; \text{k} \Omega \end{aligned} $ | 1150 |                     | 1550 |                     | 1550 |                      | ns   |
|                           |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{Cb} = 100 \text{ pF}, \text{Rb} = 2.7 \text{ k}\Omega $                                                                         | 1150 |                     | 1550 |                     | 1550 |                      | ns   |
|                           |        | $\begin{split} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V \ ^{Note \ 2}, \\ C_b &= 100 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$                                                                                                            | 1550 |                     | 1550 |                     | 1550 |                      | ns   |
| Hold time when SCLr = "H" | thigh  | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $                                                                                                                  | 245  |                     | 610  |                     | 610  |                      | ns   |
|                           |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 50 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $                                                      | 200  |                     | 610  |                     | 610  |                      | ns   |
|                           |        | $ \begin{aligned} &4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &\text{Cb} = 100 \text{ pF}, \text{Rb} = 2.8 \text{ k}\Omega \end{aligned} $                                     | 675  |                     | 610  |                     | 610  |                      | ns   |
|                           |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 100 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $                                                     | 600  |                     | 610  |                     | 610  |                      | ns   |
|                           |        | $\begin{aligned} &1.8 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V} \text{ Note 2}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ Rb} = 5.5 \text{ k}\Omega \end{aligned}$                       | 610  |                     | 610  |                     | 610  |                      | ns   |

(2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI16 to ANI20

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, 1.6 V  $\leq$  AVREFP  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                           | Symbol | Cond                                                                | Conditions                    |        |     | MAX.                   | Unit |
|-------------------------------------|--------|---------------------------------------------------------------------|-------------------------------|--------|-----|------------------------|------|
| Resolution                          | RES    |                                                                     |                               | 8      |     | 10                     | bit  |
| Overall error Note 1                | AINL   | 10-bit resolution                                                   | 1.8 V ≤ AVREFP ≤ 5.5 V        |        | 1.2 | ±5.0                   | LSB  |
|                                     |        | EVDD0 ≤ AVREFP = VDD Notes 3, 4                                     | 1.6 V ≤ AVREFP ≤ 5.5 V Note 5 |        | 1.2 | ±8.5                   | LSB  |
| Conversion time                     | tconv  | 10-bit resolution                                                   | 3.6 V ≤ VDD ≤ 5.5 V           | 2.125  |     | 39                     | μs   |
|                                     |        | Target ANI pin: ANI16 to ANI20                                      | 2.7 V ≤ VDD ≤ 5.5 V           | 3.1875 |     | 39                     | μs   |
|                                     |        |                                                                     | 1.8 V ≤ VDD ≤ 5.5 V           | 17     |     | 39                     | μs   |
|                                     |        |                                                                     | 1.6 V ≤ VDD ≤ 5.5 V           | 57     |     | 95                     | μs   |
| Zero-scale error Notes 1, 2         | Ezs    | 10-bit resolution                                                   | 1.8 V ≤ AVREFP ≤ 5.5 V        |        |     | ±0.35                  | %FSR |
|                                     |        | EV <sub>DD0</sub> ≤ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | 1.6 V ≤ AVREFP ≤ 5.5 V Note 5 |        |     | ±0.60                  | %FSR |
| Full-scale error Notes 1, 2         | Ers    | 10-bit resolution                                                   | 1.8 V ≤ AVREFP ≤ 5.5 V        |        |     | ±0.35                  | %FSR |
|                                     |        | EVDD0 ≤ AVREFP = VDD Notes 3, 4                                     | 1.6 V ≤ AVREFP ≤ 5.5 V Note 5 |        |     | ±0.60                  | %FSR |
| Integral linearity error Note 1     | ILE    | 10-bit resolution                                                   | 1.8 V ≤ AVREFP ≤ 5.5 V        |        |     | ±3.5                   | LSB  |
|                                     |        | EVDD0 ≤ AVREFP = VDD Notes 3, 4                                     | 1.6 V ≤ AVREFP ≤ 5.5 V Note 5 |        |     | ±6.0                   | LSB  |
| Differential linearity error Note 1 | DLE    | 10-bit resolution                                                   | 1.8 V ≤ AVREFP ≤ 5.5 V        |        |     | ±2.0                   | LSB  |
|                                     |        | EVDD0 ≤ AVREFP = VDD Notes 3, 4                                     | 1.6 V ≤ AVREFP ≤ 5.5 V Note 5 |        |     | ±2.5                   | LSB  |
| Analog input voltage                | Vain   | ANI16 to ANI20                                                      |                               | 0      |     | AVREFP<br>and<br>EVDD0 | V    |

- Note 1. Excludes quantization error (±1/2 LSB).
- Note 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- **Note 3.** When  $EVDD0 \le AVREFP \le VDD$ , the MAX. values are as follows.

Overall error: Add  $\pm 1.0$  LSB to the MAX. value when AVREFP = VDD. Zero-scale error/Full-scale error: Add  $\pm 0.05\%$ FSR to the MAX. value when AVREFP = VDD.

Integral linearity error/ Differential linearity error: Add  $\pm 0.5$  LSB to the MAX. value when AVREFP = VDD.

Note 4. When AVREFP  $\leq$  EVDD0  $\leq$  VDD, the MAX. values are as follows.

Overall error: Add  $\pm 4.0$  LSB to the MAX. value when AVREFP = VDD. Zero-scale error/Full-scale error: Add  $\pm 0.20\%$ FSR to the MAX. value when AVREFP = VDD. Integral linearity error/ Differential linearity error: Add  $\pm 2.0$  LSB to the MAX. value when AVREFP = VDD.

Note 5. When the conversion time is set to 57  $\mu s$  (min.) and 95  $\mu s$  (max.).

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 4. When high-speed system clock and subsystem clock are stopped.
- Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- **Note 7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ 

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @1 \text{ MHz to } 16 \text{ MHz}$ 

- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fil: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 4. When high-speed system clock and subsystem clock are stopped.
- Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- **Note 7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ 

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @1 \text{ MHz to } 16 \text{ MHz}$ 

- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fil: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C

#### (4) Peripheral Functions (Common to all products)

#### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                                           | Symbol                         | Condit                           | ions                                                                                | MIN. | TYP. | MAX.  | Unit |
|-----------------------------------------------------|--------------------------------|----------------------------------|-------------------------------------------------------------------------------------|------|------|-------|------|
| Low-speed on-chip oscilla-<br>tor operating current | IFIL Note 1                    |                                  |                                                                                     |      | 0.20 |       | μΑ   |
| RTC operating current                               | I <sub>RTC</sub> Notes 1, 2, 3 |                                  |                                                                                     |      | 0.02 |       | μΑ   |
| 12-bit interval timer operat-<br>ing current        | IT Notes 1, 2, 4               |                                  |                                                                                     |      | 0.02 |       | μΑ   |
| Watchdog timer operating current                    | I <sub>WDT</sub> Notes 1, 2, 5 | fi∟ = 15 kHz                     |                                                                                     |      | 0.22 |       | μΑ   |
| A/D converter operating current                     | I <sub>ADC</sub> Notes 1, 6    | When conversion at maximum speed | Normal mode,<br>AVREFP = VDD = 5.0 V                                                |      | 1.3  | 1.7   | mA   |
|                                                     |                                |                                  | Low voltage mode,<br>AVREFP = VDD = 3.0 V                                           |      | 0.5  | 0.7   | mA   |
| A/D converter reference voltage current             | IADREF Note 1                  |                                  |                                                                                     |      | 75.0 |       | μА   |
| Temperature sensor operating current                | ITMPS Note 1                   |                                  |                                                                                     |      | 75.0 |       | μΑ   |
| D/A converter operating current                     | IDAC Notes 1, 11, 13           | Per D/A converter channel        |                                                                                     |      |      | 1.5   | mA   |
| Comparator operating cur-                           | ICMP Notes 1, 12, 13           | V <sub>DD</sub> = 5.0 V,         | Window mode                                                                         |      | 12.5 |       | μА   |
| rent                                                |                                | Regulator output voltage = 2.1 V | Comparator high-speed mode                                                          |      | 6.5  |       | μΑ   |
|                                                     |                                |                                  | Comparator low-speed mode                                                           |      | 1.7  |       | μΑ   |
|                                                     |                                | V <sub>DD</sub> = 5.0 V,         | Window mode                                                                         |      | 8.0  |       | μΑ   |
|                                                     |                                | Regulator output voltage = 1.8 V | Comparator high-speed mode                                                          |      | 4.0  |       | μΑ   |
|                                                     |                                |                                  | Comparator low-speed mode                                                           |      | 1.3  |       | μΑ   |
| LVD operating current                               | I <sub>LVD</sub> Notes 1, 7    |                                  |                                                                                     |      | 0.08 |       | μΑ   |
| Self-programming operating current                  | IFSP Notes 1, 9                |                                  |                                                                                     |      | 2.50 | 12.20 | mA   |
| BGO operating current                               | I <sub>BGO</sub> Notes 1, 8    |                                  |                                                                                     |      | 2.50 | 12.20 | mA   |
| SNOOZE operating current                            | I <sub>SNOZ</sub> Note 1       | ADC operation                    | The mode is performed Note 10                                                       |      | 0.50 | 1.10  | mA   |
|                                                     |                                |                                  | The A/D conversion operations are performed, Low voltage mode, AVREFP = VDD = 3.0 V |      | 1.20 | 2.04  |      |
|                                                     |                                | CSI/UART operation               |                                                                                     |      | 0.70 | 1.54  |      |
|                                                     |                                | DTC operation                    |                                                                                     |      | 3.10 |       |      |

- Note 1. Current flowing to VDD.
- Note 2. When high speed on-chip oscillator and high-speed system clock are stopped.
- Note 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock.
- Note 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.

# (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| •                                          |            | · · · · · · · · · · · · · · · · · · · |                                   |                   |      |      |
|--------------------------------------------|------------|---------------------------------------|-----------------------------------|-------------------|------|------|
| Parameter                                  | Symbol     | Conditions                            |                                   | HS (high-sր<br>mo |      | Unit |
|                                            |            |                                       |                                   | MIN.              | MAX. |      |
| SCKp cycle time                            | tkcy1      | tkcy1 ≥ 4/fclk                        | 2.7 V ≤ EVDD0 ≤ 5.5 V             | 250               |      | ns   |
|                                            |            |                                       | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 500               |      | ns   |
| SCKp high-/low-level width                 | tkH1, tkL1 | 4.0 V ≤ EVDD0 ≤ 5.5 V                 |                                   | tксү1/2 - 24      |      | ns   |
|                                            |            | 2.7 V ≤ EVDD0 ≤ 5.5 V                 |                                   | tkcy1/2 - 36      |      | ns   |
|                                            |            | 2.4 V ≤ EV <sub>DD0</sub> :           | ≤ 5.5 V                           | tkcy1/2 - 76      |      | ns   |
| SIp setup time (to SCKp↑) Note 1           | tsıĸ1      | 4.0 V ≤ EV <sub>DD0</sub> :           | ≤ 5.5 V                           | 66                |      | ns   |
|                                            |            | 2.7 V ≤ EV <sub>DD0</sub> :           | ≤ 5.5 V                           | 66                |      | ns   |
|                                            |            | 2.4 V ≤ EVDD0 :                       | ≤ 5.5 V                           | 113               |      | ns   |
| SIp hold time (from SCKp↑) Note 2          | tksıı      |                                       |                                   | 38                |      | ns   |
| Delay time from SCKp↓ to SOp output Note 3 | tkso1      | C = 30 pF Note                        | 4                                 |                   | 50   | ns   |
|                                            | - 1        | -1                                    |                                   |                   |      |      |

- Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. C is the load capacitance of the SCKp and SOp output lines.
- Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).
- **Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14)
- Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))

R5F104GKAFB, R5F104GLAFB R5F104GKGFB, R5F104GLGFB



R5F104LCAFP, R5F104LDAFP, R5F104LEAFP, R5F104LFAFP, R5F104LGAFP, R5F104LHAFP, R5F104LJAFP R5F104LCDFP, R5F104LDDFP, R5F104LEDFP, R5F104LFDFP, R5F104LGGFP, R5F104LHDFP, R5F104LJGFP R5F104LCGFP, R5F104LDGFP, R5F104LEGFP, R5F104LFGFP, R5F104LGGFP, R5F104LHGFP, R5F104LJGFP

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |  |
|---------------------|--------------|----------------|-----------------|--|
| P-LQFP64-14x14-0.80 | PLQP0064GA-A | P64GC-80-GBW-1 | 0.7             |  |



detail of lead end



(UNIT:mm

|      | (UNIT:mm)               |
|------|-------------------------|
| ITEM | DIMENSIONS              |
| D    | 14.00±0.10              |
| E    | 14.00±0.10              |
| HD   | 16.00±0.20              |
| HE   | 16.00±0.20              |
| Α    | 1.70 MAX.               |
| A1   | $0.10\pm0.10$           |
| A2   | 1.40                    |
| b    | $0.37^{+0.08}_{-0.05}$  |
| С    | $0.125^{+0.05}_{-0.02}$ |
| L    | $0.50 \pm 0.20$         |
| θ    | 0° to 8°                |
| е    | 0.80                    |
| х    | 0.20                    |
| у    | 0.10                    |

- 1.Dimensions "%1" and "%2" do not include mold flash.
- 2.Dimension "%3" does not include trim offset.

© 2012 Renesas Electronics Corporation. All rights reserved.

R5F104MKAFB, R5F104MLAFB R5F104MKGFB, R5F104MLGFB



АЗ

-Lp

(UNIT:mm)

R5F104PFAFA, R5F104PGAFA, R5F104PHAFA, R5F104PJAFA R5F104PFDFA, R5F104PGDFA, R5F104PHDFA, R5F104PJDFA R5F104PFGFA, R5F104PGGFA, R5F104PHGFA, R5F104PJGFA R5F104PKAFA, R5F104PLAFA R5F104PKGFA, R5F104PLGFA

| JEITA Package Code   | RENESAS Code | Previous Code   | MASS (TYP.) [g] |
|----------------------|--------------|-----------------|-----------------|
| P-LQFP100-14x20-0.65 | PLQP0100JC-A | P100GF-65-GBN-1 | 0.92            |



©2012 Renesas Electronics Corporation. All rights reserved.

 $\theta$ е

У

ZD

ZΕ

0.65 0.13

0.10

0.575

0.825