

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 48                                                                              |
| Program Memory Size        | 48KB (48K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 5.5K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 12x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-WFLGA                                                                        |
| Supplier Device Package    | 64-FLGA (5x5)                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104ldala-u0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Note 1. Mounted on the 96 KB or more code flash memory products.
- Note 2. Mounted on the 384 KB or more code flash memory products.
- Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).
- Remark 1. For pin identification, see 1.4 Pin Identification.
- Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).
- Remark 3. It is recommended to connect an exposed die pad to Vss.

### 1.4 Pin Identification

ANI0 to ANI14,: RxD0 to RxD3: Receive data Analog input ANI16 to ANI20 SCK00, SCK01, SCK10,: Serial clock input/output ANO0, ANO1: Analog output SCK11, SCK20, SCK21, AVREFM: A/D converter reference SCK30, SCK31 potential (- side) input SCLA0, SCLA1,: Serial clock input/output AVREFP: A/D converter reference SCL00, SCL01, SCL10, SCL11,: Serial clock output potential (+ side) input SCL20, SCL21, SCL30, EVDD0, EVDD1: SCI 31 Power supply for port EVsso, EVss1: Ground for port SDAA0, SDAA1, SDA00,: Serial data input/output EXCLK: External clock input SDA01, SDA10, SDA11, SDA20, SDA21, SDA30, (main system clock) EXCLKS: External clock input SDA31 (subsystem clock) SI00, SI01, SI10, SI11,: Serial data input INTP0 to INTP11: SI20, SI21, SI30, SI31 External interrupt input IVCMP0, IVCMP1: Comparator input SO00, SO01, SO10,: Serial data output IVREF0, IVREF1: Comparator reference input SO11, SO20, SO21, KR0 to KR7: SO30, SO31 Key return P00 to P06: Port 0 SSI00: Serial interface chip select input P10 to P17: Port 1 TI00 to TI03,: Timer input P20 to P27: Port 2 TI10 to TI13 P30, P31: Port 3 TO00 to TO03,: Timer output P40 to P47: Port 4 TO10 to TO13, TRJ00 P50 to P57: Port 5 TOOL0: Data input/output for tool P60 to P67: Port 6 TOOLRxD, TOOLTxD: Data input/output for external device P70 to P77: Port 7 TRDCLK, TRGCLKA,: Timer external input clock P80 to P87: Port 8 **TRGCLKB** P100 to P102: Port 10 TRDIOA0, TRDIOB0,: Timer input/output P110, P111: Port 11 TRDIOCO, TRDIODO, P120 to P124: Port 12 TRDIOA1, TRDIOB1, P130, P137: Port 13 TRDIOC1, TRDIOD1, P140 to P147: Port 14 TRGIOA, TRGIOB, TRJIO0 P150 to P156: Port 15 TxD0 to TxD3: Transmit data PCLBUZ0, PCLBUZ1: VCOUT0, VCOUT1: Comparator output Programmable clock output/buzzer output ADD. Power supply REGC: Vss: Ground Regulator capacitance RESET: X1, X2: Reset Crystal oscillator (main system clock) Real-time clock correction RTC1HZ: XT1. XT2: Crystal oscillator (subsystem clock)

clock

(1 Hz) output

### 1.5.4 40-pin products



**Note** Mounted on the 96 KB or more code flash memory products.

### 1.6 Outline of Functions

[30-pin, 32-pin, 36-pin, 40-pin products (code flash memory 16 KB to 64 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

|                                    |                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                |                             | (1/2                                                                                   |  |  |  |  |
|------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------|----------------------------------------------------------------------------------------|--|--|--|--|
|                                    |                                                                    | 30-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 32-pin                         | 36-pin                      | 40-pin                                                                                 |  |  |  |  |
|                                    | Item                                                               | R5F104Ax<br>(x = A, C to E)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R5F104Bx<br>(x = A, C to E)    | R5F104Cx<br>(x = A, C to E) | R5F104Ex<br>(x = A, C to E)                                                            |  |  |  |  |
| Code flash me                      | mory (KB)                                                          | 16 to 64                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 16 to 64                       | 16 to 64                    | 16 to 64                                                                               |  |  |  |  |
| Data flash men                     | mory (KB)                                                          | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4                              | 4                           | 4                                                                                      |  |  |  |  |
| RAM (KB)                           |                                                                    | 2.5 to 5.5 Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2.5 to 5.5 Note                | 2.5 to 5.5 Note             | 2.5 to 5.5 Note                                                                        |  |  |  |  |
| Address space                      |                                                                    | 1 MB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                |                             |                                                                                        |  |  |  |  |
| Main system<br>clock               | High-speed system clock  High-speed on-chip oscillator clock (fiH) | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK) HS (high-speed main) mode: 1 to 20 MHz (VDD = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V)  HS (high-speed main) mode: 1 to 32 MHz (VDD = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), |                                |                             |                                                                                        |  |  |  |  |
|                                    |                                                                    | LV (low-voltage main) mo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | de: 1 to 4 MHz (VDD = 1.6      | to 5.5 V)                   | T                                                                                      |  |  |  |  |
| Subsystem clo                      | ck                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _                              |                             | XT1 (crystal) oscillation,<br>external subsystem<br>clock input (EXCLKS)<br>32.768 kHz |  |  |  |  |
| Low-speed on-                      | chip oscillator clock                                              | 15 kHz (TYP.): VDD = 1.6 to 5.5 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                |                             |                                                                                        |  |  |  |  |
| General-purpo                      | se register                                                        | 8 bits × 32 registers (8 bits × 8 registers × 4 banks)                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                |                             |                                                                                        |  |  |  |  |
| Minimum instruction execution time |                                                                    | 0.03125 μs (High-speed o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | on-chip oscillator clock: file | = 32 MHz operation)         |                                                                                        |  |  |  |  |
|                                    |                                                                    | 0.05 μs (High-speed syste                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | em clock: fmx = 20 MHz op      | eration)                    |                                                                                        |  |  |  |  |
|                                    |                                                                    | — 30.5 μs (Subsystem clock: fsub = 32.768 kH operation)                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                |                             |                                                                                        |  |  |  |  |
| Instruction set                    |                                                                    | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul>                                                                                                                |                                |                             |                                                                                        |  |  |  |  |
| I/O port                           | Total                                                              | 26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 28                             | 32                          | 36                                                                                     |  |  |  |  |
|                                    | CMOS I/O                                                           | 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 22                             | 26                          | 28                                                                                     |  |  |  |  |
|                                    | CMOS input                                                         | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3                              | 3                           | 5                                                                                      |  |  |  |  |
|                                    | CMOS output                                                        | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | _                              | _                           | _                                                                                      |  |  |  |  |
|                                    | N-ch open-drain I/O (6<br>V tolerance)                             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3                              | 3                           | 3                                                                                      |  |  |  |  |
| Timer                              | 16-bit timer                                                       | 8 channels<br>(TAU: 4 channels, Timer f                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RJ: 1 channel, Timer RD: 2     | channels, Timer RG: 1 c     | hannel)                                                                                |  |  |  |  |
|                                    | Watchdog timer                                                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                |                             |                                                                                        |  |  |  |  |
|                                    | Real-time clock (RTC)                                              | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                |                             |                                                                                        |  |  |  |  |
|                                    | 12-bit interval timer                                              | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                |                             |                                                                                        |  |  |  |  |
|                                    | Timer output                                                       | Timer outputs: 13 channel PWM outputs: 9 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                |                             |                                                                                        |  |  |  |  |
|                                    | RTC output                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                              |                             | 1 • 1 Hz (subsystem clock: fsue = 32.768 kHz)                                          |  |  |  |  |

(Note is listed on the next page.)

[44-pin, 48-pin, 52-pin, 64-pin products (code flash memory 16 KB to 64 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

|                   |                                           |                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                           |                                                                  | (1/2           |  |  |  |
|-------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------|--|--|--|
|                   |                                           | 44-pin                                                                                                                                                                                                                                                                                                                                                                                             | 48-pin                                                                                                                    | 52-pin                                                           | 64-pin         |  |  |  |
|                   | Item                                      | R5F104Fx                                                                                                                                                                                                                                                                                                                                                                                           | R5F104Gx                                                                                                                  | R5F104Jx                                                         | R5F104Lx       |  |  |  |
|                   |                                           | (x = A, C  to  E)                                                                                                                                                                                                                                                                                                                                                                                  | (x = A, C  to  E)                                                                                                         | (x = C  to  E)                                                   | (x = C to E)   |  |  |  |
| Code flash me     | mory (KB)                                 | 16 to 64                                                                                                                                                                                                                                                                                                                                                                                           | 16 to 64                                                                                                                  | 32 to 64                                                         | 32 to 64       |  |  |  |
| Data flash men    | nory (KB)                                 | 4                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                                                                                                         | 4                                                                | 4              |  |  |  |
| RAM (KB)          |                                           | 2.5 to 5.5 Note 2.5 to 5.5 Note 4 to 5.5 Note 4 to 5.5 Note                                                                                                                                                                                                                                                                                                                                        |                                                                                                                           |                                                                  |                |  |  |  |
| Address space     |                                           | 1 MB                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                           |                                                                  |                |  |  |  |
| Main system clock | High-speed system clock                   | HS (high-speed main)<br>HS (high-speed main)<br>LS (low-speed main) n                                                                                                                                                                                                                                                                                                                              | scillation, external main<br>mode: 1 to 20 MHz (V<br>mode: 1 to 16 MHz (V<br>node: 1 to 8 MHz (VD<br>mode: 1 to 4 MHz (VD | DD = 2.7 to 5.5 V),<br>DD = 2.4 to 5.5 V),<br>D = 1.8 to 5.5 V), | (CLK)          |  |  |  |
|                   | High-speed on-chip oscillator clock (fін) | HS (high-speed main)                                                                                                                                                                                                                                                                                                                                                                               | mode: 1 to 32 MHz (V<br>mode: 1 to 16 MHz (V<br>node: 1 to 8 MHz (VD<br>mode: 1 to 4 MHz (VD                              | DD = 2.4 to 5.5 V),<br>D = 1.8 to 5.5 V),                        |                |  |  |  |
| Subsystem clo     | ck                                        | XT1 (crystal) oscillation                                                                                                                                                                                                                                                                                                                                                                          | n, external subsystem o                                                                                                   | lock input (EXCLKS) 3                                            | 2.768 kHz      |  |  |  |
| Low-speed on-     | chip oscillator clock                     | 15 kHz (TYP.): VDD = 1                                                                                                                                                                                                                                                                                                                                                                             | I.6 to 5.5 V                                                                                                              |                                                                  |                |  |  |  |
| General-purpos    | se register                               | 8 bits × 32 registers (8 bits × 8 registers × 4 banks)                                                                                                                                                                                                                                                                                                                                             |                                                                                                                           |                                                                  |                |  |  |  |
| Minimum instru    | uction execution time                     | 0.03125 μs (High-spee                                                                                                                                                                                                                                                                                                                                                                              | ed on-chip oscillator clo                                                                                                 | ck: fін = 32 MHz operat                                          | ion)           |  |  |  |
|                   |                                           | 0.05 μs (High-speed system clock: fмx = 20 MHz operation)                                                                                                                                                                                                                                                                                                                                          |                                                                                                                           |                                                                  |                |  |  |  |
|                   |                                           | 30.5 μs (Subsystem cl                                                                                                                                                                                                                                                                                                                                                                              | ock: fsuв = 32.768 kHz                                                                                                    | operation)                                                       |                |  |  |  |
| Instruction set   |                                           | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                                                                           |                                                                  |                |  |  |  |
| I/O port          | Total                                     | 40                                                                                                                                                                                                                                                                                                                                                                                                 | 44                                                                                                                        | 48                                                               | 58             |  |  |  |
|                   | CMOS I/O                                  | 31                                                                                                                                                                                                                                                                                                                                                                                                 | 34                                                                                                                        | 38                                                               | 48             |  |  |  |
|                   | CMOS input                                | 5                                                                                                                                                                                                                                                                                                                                                                                                  | 5                                                                                                                         | 5                                                                | 5              |  |  |  |
|                   | CMOS output                               | _                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                         | 1                                                                | 1              |  |  |  |
|                   | N-ch open-drain I/O (6 V tolerance)       | 4                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                                                                                                         | 4                                                                | 4              |  |  |  |
| Timer             | 16-bit timer                              | 8 channels<br>(TAU: 4 channels, Tim                                                                                                                                                                                                                                                                                                                                                                | er RJ: 1 channel, Timer                                                                                                   | RD: 2 channels, Timer                                            | RG: 1 channel) |  |  |  |
|                   | Watchdog timer                            | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                           |                                                                  |                |  |  |  |
|                   | Real-time clock (RTC)                     | ock 1 channel                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                           |                                                                  |                |  |  |  |
|                   | 12-bit interval timer                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                           |                                                                  |                |  |  |  |
|                   | Timer output                              | Timer outputs: 13 char<br>PWM outputs: 9 chann                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                           |                                                                  |                |  |  |  |
|                   | RTC output                                | 1 • 1 Hz (subsystem clock: fsub = 32.768 kHz)                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                           |                                                                  |                |  |  |  |

(Note is listed on the next page.)

(2/2)

|                     |                      |                                                                                                                                                                          |                                                                            |                              | (2/2)                                |  |  |  |  |
|---------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------|--------------------------------------|--|--|--|--|
|                     |                      | 44-pin                                                                                                                                                                   | 48-pin                                                                     | 52-pin                       | 64-pin                               |  |  |  |  |
| 1                   | tem                  | R5F104Fx                                                                                                                                                                 | R5F104Gx                                                                   | R5F104Jx                     | R5F104Lx                             |  |  |  |  |
|                     |                      | (x = A, C to E)                                                                                                                                                          | (x = A, C to E)                                                            | (x = C to E)                 | (x = C to E)                         |  |  |  |  |
| Clock output/buzz   | zer output           | 2                                                                                                                                                                        | 2                                                                          | 2                            | 2                                    |  |  |  |  |
|                     |                      | • 2.44 kHz, 4.88 kHz,                                                                                                                                                    | 9.76 kHz, 1.25 MHz, 2.5                                                    | 5 MHz, 5 MHz, 10 MHz         | :                                    |  |  |  |  |
|                     |                      | (Main system clock:                                                                                                                                                      | fmain = 20 MHz operation                                                   | on)                          |                                      |  |  |  |  |
|                     |                      |                                                                                                                                                                          | 24 kHz, 2.048 kHz, 4.09                                                    |                              | 384 kHz, 32.768 kHz                  |  |  |  |  |
|                     |                      | (Subsystem clock: fs                                                                                                                                                     | :uв = 32.768 kHz operat                                                    | tion)                        | 1                                    |  |  |  |  |
| 8/10-bit resolution | n A/D converter      | 10 channels 10 channels 12 channels 12 channels                                                                                                                          |                                                                            |                              |                                      |  |  |  |  |
| Serial interface    |                      | [44-pin products]                                                                                                                                                        |                                                                            |                              | _                                    |  |  |  |  |
|                     |                      |                                                                                                                                                                          | T (UART supporting LIN                                                     |                              | ified I <sup>2</sup> C: 1 channel    |  |  |  |  |
|                     |                      |                                                                                                                                                                          | T: 1 channel/simplified I                                                  |                              |                                      |  |  |  |  |
|                     |                      |                                                                                                                                                                          | RT: 1 channel/simplified                                                   | I <sup>2</sup> C: 2 channels |                                      |  |  |  |  |
|                     |                      | [48-pin, 52-pin product                                                                                                                                                  | -                                                                          | NI buo). 1 obsersal/simm     | olified 120, 0 sharped               |  |  |  |  |
|                     |                      |                                                                                                                                                                          | RT (UART supporting LI<br>T: 1 channel/simplified I                        |                              | illed 140: 2 channels                |  |  |  |  |
|                     |                      |                                                                                                                                                                          | r: 1 channel/simplified i                                                  |                              |                                      |  |  |  |  |
|                     |                      | [64-pin products]                                                                                                                                                        | хт. т спаппелзипринес                                                      | I-O. Z GIAIIIEIS             |                                      |  |  |  |  |
|                     |                      |                                                                                                                                                                          | RT (UART supporting LI                                                     | N-bus): 1 channel/simr       | olified I <sup>2</sup> C: 2 channels |  |  |  |  |
|                     |                      |                                                                                                                                                                          |                                                                            |                              |                                      |  |  |  |  |
|                     |                      | <ul> <li>CSI: 2 channels/UART: 1 channel/simplified I<sup>2</sup>C: 2 channels</li> <li>CSI: 2 channels/UART: 1 channel/simplified I<sup>2</sup>C: 2 channels</li> </ul> |                                                                            |                              |                                      |  |  |  |  |
|                     | I <sup>2</sup> C bus | 1 channel                                                                                                                                                                | 1 channel                                                                  | 1 channel                    | 1 channel                            |  |  |  |  |
| Data transfer con   | troller (DTC)        | 29 sources                                                                                                                                                               | 30 sources                                                                 | <u>L</u>                     | 31 sources                           |  |  |  |  |
| Event link control  | ler (ELC)            | Event input: 20                                                                                                                                                          |                                                                            |                              |                                      |  |  |  |  |
|                     |                      | Event trigger output: 7                                                                                                                                                  |                                                                            |                              |                                      |  |  |  |  |
| Vectored inter-     | Internal             | 24                                                                                                                                                                       | 24                                                                         | 24                           | 24                                   |  |  |  |  |
| rupt sources        | External             | 7                                                                                                                                                                        | 10                                                                         | 12                           | 13                                   |  |  |  |  |
| Key interrupt       |                      | 4                                                                                                                                                                        | 6                                                                          | 8                            | 8                                    |  |  |  |  |
| Reset               |                      | Reset by RESET pin                                                                                                                                                       |                                                                            | 1                            | •                                    |  |  |  |  |
|                     |                      | Internal reset by water                                                                                                                                                  |                                                                            |                              |                                      |  |  |  |  |
|                     |                      | Internal reset by pow                                                                                                                                                    | er-on-reset                                                                |                              |                                      |  |  |  |  |
|                     |                      | Internal reset by volta                                                                                                                                                  | -                                                                          |                              |                                      |  |  |  |  |
|                     |                      |                                                                                                                                                                          | al instruction execution                                                   | Note                         |                                      |  |  |  |  |
|                     |                      | Internal reset by RAM                                                                                                                                                    | . ,                                                                        |                              |                                      |  |  |  |  |
|                     | <del></del>          | Internal reset by illeg                                                                                                                                                  |                                                                            |                              |                                      |  |  |  |  |
| Power-on-reset c    | ircuit               |                                                                                                                                                                          | $1.51 \pm 0.04 \text{ V (TA} = -40$<br>$1.51 \pm 0.06 \text{ V (TA} = -40$ |                              |                                      |  |  |  |  |
|                     |                      |                                                                                                                                                                          | 1.50 ±0.06 V (TA = -40                                                     | •                            |                                      |  |  |  |  |
|                     |                      |                                                                                                                                                                          | 1.50 ±0.06 V (TA = -40                                                     | ,                            |                                      |  |  |  |  |
| Voltage detector    |                      | 1.63 V to 4.06 V (14 stages)                                                                                                                                             |                                                                            |                              |                                      |  |  |  |  |
| On-chip debug fu    | nction               | Provided                                                                                                                                                                 |                                                                            |                              |                                      |  |  |  |  |
| Power supply vol    |                      | V <sub>DD</sub> = 1.6 to 5.5 V (T <sub>A</sub> = -40 to +85°C)                                                                                                           |                                                                            |                              |                                      |  |  |  |  |
|                     | 5                    | VDD = 1.6 to 5.5 V (TA = -40 to +65 C)<br>VDD = 2.4 to 5.5 V (TA = -40 to +105°C)                                                                                        |                                                                            |                              |                                      |  |  |  |  |
| Operating ambier    | nt temperature       | T <sub>A</sub> = -40 to +85°C (A:                                                                                                                                        | Consumer applications                                                      | , D: Industrial application  | ons),                                |  |  |  |  |
| , 3:                | ,                    |                                                                                                                                                                          | : Industrial applications                                                  |                              | ,,                                   |  |  |  |  |
|                     |                      | 1                                                                                                                                                                        |                                                                            | •                            |                                      |  |  |  |  |

 $\textbf{Note} \qquad \quad \text{The illegal instruction is generated when instruction code FFH is executed.}$ 

Reset by the illegal instruction execution is not issued by emulation with the in-circuit emulator or on-chip debug emulator.

Note

The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F104xJ (x = F, G, J, L, M, P): Start address F9F00H

For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944)**.

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 4. When high-speed system clock and subsystem clock are stopped.
- Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ 

 $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V@1 MHz}$  to 16 MHz

LS (low-speed main) mode: 1.8 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 4 MHz

- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
  Remark 3. filh: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C

Minimum Instruction Execution Time during Main System Clock Operation

Supply voltage VDD [V]

Tcy vs Vdd (HS (high-speed main) mode)



## (3) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                                        | Symbol |                                                       | Conditions                        | HS (high-s<br>main) mo |      | LS (low-speed mode | d main) | LV (low-vol   | •    | Unit |
|--------------------------------------------------|--------|-------------------------------------------------------|-----------------------------------|------------------------|------|--------------------|---------|---------------|------|------|
|                                                  |        |                                                       |                                   | MIN.                   | MAX. | MIN.               | MAX.    | MIN.          | MAX. |      |
| SCKp cycle time                                  | tkcy1  | tkcy1 ≥ 4/fclk                                        | 2.7 V ≤ EVDD0 ≤ 5.5 V             | 125                    |      | 500                |         | 1000          |      | ns   |
|                                                  |        |                                                       | 2.4 V ≤ EVDD0 ≤ 5.5 V             | 250                    |      | 500                |         | 1000          |      | ns   |
|                                                  |        |                                                       | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 500                    |      | 500                |         | 1000          |      | ns   |
|                                                  |        |                                                       | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 1000                   |      | 1000               |         | 1000          |      | ns   |
|                                                  |        |                                                       | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | _                      |      | 1000               |         | 1000          |      | ns   |
| SCKp high-/low-level                             | tĸнı,  | 4.0 V ≤ EVDD0                                         | ≤ 5.5 V                           | tkcy1/2 - 12           |      | tkcy1/2 - 50       |         | tkcy1/2 - 50  |      | ns   |
| width tx                                         | tKL1   | 2.7 V ≤ EVDD0 ≤ 5.5 V                                 |                                   | tkcy1/2 - 18           |      | tkcy1/2 - 50       |         | tkcy1/2 - 50  |      | ns   |
|                                                  |        | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                     |                                   | tkcy1/2 - 38           |      | tkcy1/2 - 50       |         | tkcy1/2 - 50  |      | ns   |
|                                                  |        | 1.8 V ≤ EVDD0 ≤ 5.5 V                                 |                                   | tkcy1/2 - 50           |      | tkcy1/2 - 50       |         | tkcy1/2 - 50  |      | ns   |
|                                                  |        | 1.7 V ≤ EVDD0                                         | ≤ 5.5 V                           | tkcy1/2 - 100          |      | tkcy1/2 - 100      |         | tkcy1/2 - 100 |      | ns   |
|                                                  |        | 1.6 V ≤ EVDD0 ≤ 5.5 V                                 |                                   | _                      |      | tkcy1/2 - 100      |         | tkcy1/2 - 100 |      | ns   |
| SIp setup time                                   | tsik1  | 4.0 V ≤ EVDD0 ≤ 5.5 V                                 |                                   | 44                     |      | 110                |         | 110           |      | ns   |
| (to SCKp↑) Note 1                                |        | 2.7 V ≤ EVDD0 ≤ 5.5 V                                 |                                   | 44                     |      | 110                |         | 110           |      | ns   |
|                                                  |        | 2.4 V ≤ EVDD0 ≤ 5.5 V                                 |                                   | 75                     |      | 110                |         | 110           |      | ns   |
|                                                  |        | 1.8 V ≤ EVDD0                                         | ≤ 5.5 V                           | 110                    |      | 110                |         | 110           |      | ns   |
|                                                  |        | 1.7 V ≤ EVDD0                                         | ≤ 5.5 V                           | 220                    |      | 220                |         | 220           |      | ns   |
|                                                  |        | 1.6 V ≤ EVDD0                                         | ≤ 5.5 V                           | _                      |      | 220                |         | 220           |      | ns   |
| SIp hold time                                    | tksıı  | 1.7 V ≤ EVDD0                                         | ≤ 5.5 V                           | 19                     |      | 19                 |         | 19            |      | ns   |
| (from SCKp↑) Note 2                              |        | 1.6 V ≤ EVDD0                                         | ≤ 5.5 V                           | _                      |      | 19                 |         | 19            |      | ns   |
| Delay time from<br>SCKp↓ to SOp output<br>Note 3 | tkso1  | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V<br>C = 30 pF Note 4 |                                   |                        | 25   |                    | 25      |               | 25   | ns   |
| I NOTE 3                                         |        | 1.6 V ≤ EVDD0<br>C = 30 pF Note                       |                                   |                        | _    |                    | 25      |               | 25   | ns   |

- Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. C is the load capacitance of the SCKp and SOp output lines.
- Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).
- **Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14)
- Remark 2. fmck: Serial array unit operation clock frequency
  (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))

### (5) During communication at same potential (simplified I<sup>2</sup>C mode)

### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

| Parameter                     | Symbol   | Conditions                                                                                                       | HS (high-speed mode | main) | LS (low-speed m     | nain) | LV (low-voltage r<br>mode | main) | Unit |
|-------------------------------|----------|------------------------------------------------------------------------------------------------------------------|---------------------|-------|---------------------|-------|---------------------------|-------|------|
|                               |          |                                                                                                                  | MIN.                | MAX.  | MIN.                | MAX.  | MIN.                      | MAX.  |      |
| Data setup time (reception)   | tsu: dat | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$                                               | 1/fmcK + 85 Note 2  |       | 1/fmck + 145 Note 2 |       | 1/fmck + 145 Note 2       |       | ns   |
|                               |          | 1.8 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ                   | 1/fmck + 145 Note 2 |       | 1/fmck + 145 Note 2 |       | 1/fmck + 145 Note 2       |       | ns   |
|                               |          | $1.8~V \leq EV_{DD0} < 2.7~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$                                                   | 1/fmck + 230 Note 2 |       | 1/fmck + 230 Note 2 |       | 1/fmck + 230 Note 2       |       | ns   |
|                               |          | $1.7~V \leq EV_{DD0} < 1.8~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$                                                   | 1/fmck + 290 Note 2 |       | 1/fmck + 290 Note 2 |       | 1/fmck + 290 Note 2       |       | ns   |
|                               |          | $1.6 \ V \le EV_{DD0} < 1.8 \ V,$ $C_b = 100 \ pF, \ R_b = 5 \ k\Omega$                                          | _                   |       | 1/fmck + 290 Note 2 |       | 1/fmck + 290 Note 2       |       | ns   |
| Data hold time (transmission) | thd: dat | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 0                   | 305   | 0                   | 305   | 0                         | 305   | ns   |
|                               |          | 1.8 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ                   | 0                   | 355   | 0                   | 355   | 0                         | 355   | ns   |
|                               |          | $1.8~V \leq EV_{DD0} < 2.7~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$                                                   | 0                   | 405   | 0                   | 405   | 0                         | 405   | ns   |
|                               |          | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$      | 0                   | 405   | 0                   | 405   | 0                         | 405   | ns   |
|                               |          | $1.6 \ V \leq EV_{DD0} < 1.8 \ V,$ $C_b = 100 \ pF, \ R_b = 5 \ k\Omega$                                         | _                   |       | 0                   | 405   | 0                         | 405   | ns   |

**Note 1.** The value must also be equal to or less than fmck/4.

Note 2. Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the normal input buffer and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh).

(Remarks are listed on the next page.)

### (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

| Parameter     | Symbol | Conditions   |                                                                                                                          | , ,  | -speed main)<br>node | ,    | LS (low-speed main) mode |      | roltage main)<br>node | Unit |
|---------------|--------|--------------|--------------------------------------------------------------------------------------------------------------------------|------|----------------------|------|--------------------------|------|-----------------------|------|
|               |        |              |                                                                                                                          | MIN. | MAX.                 | MIN. | MAX.                     | MIN. | MAX.                  |      |
| Transfer rate |        | transmission | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{Vb} \le 4.0 \text{ V}$         |      | Note 1               |      | Note 1                   |      | Note 1                | bps  |
|               |        |              | Theoretical value of the maximum transfer rate $C_b = 50$ pF, $R_b = 1.4$ k $\Omega$ , $V_b = 2.7$ V                     |      | 2.8 Note 2           |      | 2.8 Note 2               |      | 2.8 Note 2            | Mbps |
|               |        |              | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{Vb} \le 2.7 \text{ V}$           |      | Note 3               |      | Note 3                   |      | Note 3                | bps  |
|               |        |              | Theoretical value of the maximum transfer rate $C_b = 50$ pF, $R_b = 2.7$ k $\Omega$ , $V_b = 2.3$ V                     |      | 1.2 Note 4           |      | 1.2 Note 4               |      | 1.2 Note 4            | Mbps |
|               |        |              | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V}$ |      | Notes 5, 6           |      | Notes 5, 6               |      | Notes 5, 6            | bps  |
|               |        |              | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 5.5 k $\Omega$ , $V_b$ = 1.6 V                     |      | 0.43 Note 7          |      | 0.43 Note 7              |      | 0.43 Note 7           | Mbps |

Note 1. The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when  $4.0 \text{ V} \le \text{EV}_{DD0} \le 5.5 \text{ V}$  and  $2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V}$ 

$$\frac{1}{\{-C_b \times R_b \times \ln{(1 - \frac{2.2}{V_b})}\} \times 3} [bps]$$
Baud rate error (theoretical value) = 
$$\frac{\frac{1}{Transfer\ rate \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.2}{V_b})}\}}{(\frac{1}{Transfer\ rate}) \times Number\ of\ transferred\ bits} \times 100\ [\%]$$

Note 2. This value as an example is calculated when the conditions described in the "Conditions" column are met.

Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.

Note 3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EVDD0 < 4.0 V and 2.3 V  $\leq$  Vb  $\leq$  2.7 V

<sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides



<sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides

## (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

(TA = -40 to +85°C, 1.8 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter              | Symbol    | Conditions                                                                                                                                                                                      |                                                                                                                                                                                                                                                 | HS (high-s<br>main) mo |      | LS (low-speed mode | ,    | LV (low-vo<br>main) mo | •    | Unit |
|------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|--------------------|------|------------------------|------|------|
|                        |           |                                                                                                                                                                                                 |                                                                                                                                                                                                                                                 | MIN.                   | MAX. | MIN.               | MAX. | MIN.                   | MAX. |      |
| SCKp cycle time        | tkcy1     | 2.<br>Ct<br>2.<br>2.                                                                                                                                                                            | $ \begin{aligned} 4.0 \ & V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ & V \leq V_b \leq 4.0 \ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $                                                                                             | 300                    |      | 1150               |      | 1150                   |      | ns   |
|                        |           |                                                                                                                                                                                                 | $ \begin{aligned} 2.7 & \ V \leq EV_{DDO} < 4.0 \ V, \\ 2.3 & \ V \leq V_b \leq 2.7 \ V, \\ C_b & = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $                                                                                              | 500                    |      | 1150               |      | 1150                   |      | ns   |
|                        |           |                                                                                                                                                                                                 | $ \begin{aligned} &1.8 \text{ V} \leq \text{EV}_{\text{DDO}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V} \text{ Note}, \\ &C_{\text{b}} = 30 \text{ pF},  R_{\text{b}} = 5.5 \text{ k}\Omega \end{aligned} $ | 1150                   |      | 1150               |      | 1150                   |      | ns   |
| SCKp high-level twidth | 2.7 V ≤ \ | $4.0 \text{ V} \le \text{EVDD0}$<br>$2.7 \text{ V} \le \text{Vb} \le 4$<br>$C_b = 30 \text{ pF}, \text{Rb}$                                                                                     | 0 V,                                                                                                                                                                                                                                            | tксү1/2 - 75           |      | tксү1/2 - 75       |      | tксү1/2 - 75           |      | ns   |
|                        |           | $2.7 \text{ V} \le \text{EV}_{\text{DDO}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$ |                                                                                                                                                                                                                                                 | tkcy1/2 - 170          |      | tксү1/2 - 170      |      | tксу1/2 - 170          |      | ns   |
|                        |           | 1.6 V ≤ V <sub>b</sub> ≤ 2.                                                                                                                                                                     | .8 V $\leq$ EV <sub>DD0</sub> $<$ 3.3 V,<br>.6 V $\leq$ V <sub>b</sub> $\leq$ 2.0 V <sup>Note</sup> ,<br>c <sub>b</sub> $=$ 30 pF, R <sub>b</sub> $=$ 5.5 kΩ                                                                                    |                        |      | tkcy1/2 - 458      |      | tkcy1/2 - 458          |      | ns   |
| SCKp low-level width   | tKL1      | 4.0 V ≤ EVDD0<br>2.7 V ≤ Vb ≤ 4.<br>Cb = 30 pF, Rb                                                                                                                                              | 0 V,                                                                                                                                                                                                                                            | tксү1/2 - 12           |      | tkcy1/2 - 50       |      | tксү1/2 - 50           |      | ns   |
|                        |           | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$ $2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ $C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$       |                                                                                                                                                                                                                                                 | tксү1/2 - 18           |      | tkcy1/2 - 50       |      | tксү1/2 - 50           |      | ns   |
|                        |           | 1.8 V ≤ EVDD0<br>1.6 V ≤ Vb ≤ 2<br>Cb = 30 pF, Rb                                                                                                                                               | 0 V Note,                                                                                                                                                                                                                                       | tkcy1/2 - 50           |      | tксү1/2 - 50       |      | tkcy1/2 - 50           |      | ns   |

Note Use it with  $EVDD0 \ge V_b$ .

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed two pages after the next page.)

### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



Remark 1.  $Rb[\Omega]$ : Communication line (SDAr, SCLr) pull-up resistance, Cb[F]: Communication line (SDAr, SCLr) load capacitance, Vb[V]: Communication line voltage

**Remark 2.** r: IIC number (r = 00, 01, 10, 11, 20, 30, 31), g: PIM, POM number (g = 0, 1, 3 to 5, 14)

Remark 3. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1),

n: Channel number (n = 0, 2), mn = 00, 01, 02, 10, 12, 13)

# 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS TA = -40 to +105°C)

This chapter describes the following electrical specifications.

Target products G: Industrial applications T<sub>A</sub> = -40 to +105°C

R5F104xxGxx

- Caution 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
- Caution 2. With products not provided with an EVDD0, EVDD1, EVSS0, or EVSS1 pin, replace EVDD0 and EVDD1 with VDD, or replace EVSS0 and EVSS1 with VSS.
- Caution 3. The pins mounted depend on the product. Refer to 2.1 Port Functions to 2.2.1 Functions for each product in the RL78/G14 User's Manual.
- Caution 4. Please contact Renesas Electronics sales office for derating of operation under TA = +85 to +105°C.

  Derating is the systematic reduction of load for the sake of improved reliability.
- Remark When RL78/G14 is used in the range of T<sub>A</sub> = -40 to +85°C, see **2. ELECTRICAL SPECIFICATIONS (T<sub>A</sub> = -40 to +85°C)**.







## (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) (2/2)

| Parameter        | Symbol | Conditions |                                   | HS (high-spee | d main) mode | Unit |
|------------------|--------|------------|-----------------------------------|---------------|--------------|------|
|                  |        |            |                                   | MIN.          | MAX.         |      |
| SSI00 setup time | tssik  | DAPmn = 0  | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 240           |              | ns   |
|                  |        |            | 2.4 V ≤ EVDD0 ≤ 5.5 V             | 400           |              | ns   |
|                  |        | DAPmn = 1  | 2.7 V ≤ EVDD0 ≤ 5.5 V             | 1/fмск + 240  |              | ns   |
|                  |        |            | 2.4 V ≤ EVDD0 ≤ 5.5 V             | 1/fмск + 400  |              | ns   |
| SSI00 hold time  | tĸssı  | DAPmn = 0  | 2.7 V ≤ EVDD0 ≤ 5.5 V             | 1/fмск + 240  |              | ns   |
|                  |        |            | 2.4 V ≤ EVDD0 ≤ 5.5 V             | 1/fмск + 400  |              | ns   |
|                  |        | DAPmn = 1  | 2.7 V ≤ EVDD0 ≤ 5.5 V             | 240           |              | ns   |
|                  |        |            | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 400           |              | ns   |

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

Remark p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM number (g = 3, 5)

#### CSI mode connection diagram (during communication at same potential)



## CSI mode connection diagram (during communication at same potential) (Slave Transmission of slave select input function (CSI00))



**Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31)

Remark 2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)

## CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



## CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



Remark 1. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)

Remark 2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function.

### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode)

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(1/2)

| Parameter                 | Symbol | Conditions                                                                                                                                                                                                                            | HS (high-spe | eed main) mode | Unit |
|---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------|------|
|                           |        |                                                                                                                                                                                                                                       | MIN.         | MAX.           |      |
| SCLr clock frequency      | fscL   | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $                                                                                    |              | 400 Note 1     | kHz  |
|                           |        | $\begin{split} 2.7 & \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 50 \text{ pF}, \text{ Rb} = 2.7 \text{ k}\Omega \end{split}$            |              | 400 Note 1     | kHz  |
|                           |        | $\begin{aligned} 4.0 & \text{V} \leq \text{EV}_{\text{DDO}} \leq 5.5 \text{ V}, \\ 2.7 & \text{V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \text{ Rb} = 2.8 \text{ k}\Omega \end{aligned}$      |              | 100 Note 1     | kHz  |
|                           |        | $\begin{split} 2.7 & \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{split}$ |              | 100 Note 1     | kHz  |
|                           |        | $\begin{array}{l} 2.4 \; V \leq EV_{DDO} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$                                                                                     |              | 100 Note 1     | kHz  |
| Hold time when SCLr = "L" | tLOW   | $ 4.0 \text{ V} \leq \text{EVDD0} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}, \\ C_b = 50 \text{ pF}, \text{Rb} = 2.7 \text{ k}\Omega $                                                                  | 1200         |                | ns   |
|                           |        | $2.7 \text{ V} \le \text{EV}_{\text{DDO}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$                                       | 1200         |                | ns   |
|                           |        | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $                                                                            | 4600         |                | ns   |
|                           |        | $\begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                                                                            | 4600         |                | ns   |
|                           |        | $2.4 \text{ V} \leq \text{EVDD0} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_b \leq 2.0 \text{ V}, \\ C_b = 100 \text{ pF, } R_b = 5.5 \text{ k}\Omega$                                                                           | 4650         |                | ns   |
| Hold time when SCLr = "H" | thigh  | $\begin{array}{l} 4.0 \; V \leq EV_{DDO} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                                                                   | 620          |                | ns   |
|                           |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 50 \text{ pF}, \text{Rb} = 2.7 \text{ k}\Omega $                                         | 500          |                | ns   |
|                           |        | $ 4.0 \text{ V} \leq \text{EVDD0} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}, \\ C_b = 100 \text{ pF, Rb} = 2.8 \text{ k}\Omega $                                                                        | 2700         |                | ns   |
|                           |        | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF},  R_{\text{b}} = 2.7 \text{ k}\Omega$                                      | 2400         |                | ns   |
|                           |        | $\begin{array}{c} 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$                                                                                     | 1830         |                | ns   |

### (2) Interrupt & Reset Mode

(TA = -40 to +105°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter         | Symbol | Cond                              | ditions                                          | MIN. | TYP. | MAX. | Unit |
|-------------------|--------|-----------------------------------|--------------------------------------------------|------|------|------|------|
| Voltage detection | VLVDD0 | VPOC2, VPOC1, VPOC0 = 0, 1, 1, fa | Illing reset voltage                             | 2.64 | 2.75 | 2.86 | V    |
| threshold         | VLVDD1 | LVIS1, LVIS0 = 1, 0               | LVIS1, LVIS0 = 1, 0 Rising release reset voltage |      |      |      | V    |
|                   |        |                                   | Falling interrupt voltage                        | 2.75 | 2.86 | 2.97 | V    |
|                   | VLVDD2 | LVIS1, LVIS0 = 0, 1               | LVIS1, LVIS0 = 0, 1 Rising release reset voltage |      | 3.02 | 3.14 | V    |
|                   |        |                                   | Falling interrupt voltage                        | 2.85 | 2.96 | 3.07 | V    |
|                   | VLVDD3 | LVIS1, LVIS0 = 0, 0               | Rising release reset voltage                     | 3.90 | 4.06 | 4.22 | ٧    |
|                   |        |                                   | Falling interrupt voltage                        | 3.83 | 3.98 | 4.13 | V    |

### 3.6.7 Power supply voltage rising slope characteristics

### $(TA = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until VDD reaches the operating voltage range shown in 3.4 AC Characteristics.