

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

Ξ·ΧΕΙ

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 48                                                                              |
| Program Memory Size        | 48KB (48K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 5.5K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 12x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-LQFP                                                                         |
| Supplier Device Package    | 64-LFQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104lddfb-v0 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1.3.2 32-pin products

• 32-pin plastic HWQFN (5 × 5 mm, 0.5 mm pitch)



Note Mounted on the 96 KB or more code flash memory products.

#### Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1 $\mu\text{F}).$

- Remark 1. For pin identification, see 1.4 Pin Identification.
- **Remark 2.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).
- Remark 3. It is recommended to connect an exposed die pad to Vss.



## 1.3.6 48-pin products

• 48-pin plastic LFQFP (7 × 7 mm, 0.5 mm pitch)



- Note 2. Mounted on the 384 KB or more code flash memory products.
- Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).
- Remark 1. For pin identification, see 1.4 Pin Identification.
- **Remark 2.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

# 1.4 Pin Identification

| ANI0 to ANI14,:   | Analog input               | RxD0 to RxD3:                | Receive data                           |
|-------------------|----------------------------|------------------------------|----------------------------------------|
| ANI16 to ANI20    |                            | SCK00, SCK01, SCK10,:        | Serial clock input/output              |
| ANO0, ANO1:       | Analog output              | SCK11, SCK20, SCK21,         |                                        |
| AVREFM:           | A/D converter reference    | SCK30, SCK31                 |                                        |
|                   | potential (– side) input   | SCLA0, SCLA1,:               | Serial clock input/output              |
| AVREFP:           | A/D converter reference    | SCL00, SCL01, SCL10, SCL11,: | Serial clock output                    |
|                   | potential (+ side) input   | SCL20, SCL21, SCL30,         |                                        |
| EVDD0, EVDD1:     | Power supply for port      | SCL31                        |                                        |
| EVsso, EVss1:     | Ground for port            | SDAA0, SDAA1, SDA00,:        | Serial data input/output               |
| EXCLK:            | External clock input       | SDA01, SDA10, SDA11,         |                                        |
|                   | (main system clock)        | SDA20, SDA21, SDA30,         |                                        |
| EXCLKS:           | External clock input       | SDA31                        |                                        |
|                   | (subsystem clock)          | SI00, SI01, SI10, SI11,:     | Serial data input                      |
| INTP0 to INTP11:  | External interrupt input   | SI20, SI21, SI30, SI31       |                                        |
| IVCMP0, IVCMP1:   | Comparator input           | SO00, SO01, SO10,:           | Serial data output                     |
| IVREF0, IVREF1:   | Comparator reference input | SO11, SO20, SO21,            |                                        |
| KR0 to KR7:       | Key return                 | SO30, SO31                   |                                        |
| P00 to P06:       | Port 0                     | SSI00:                       | Serial interface chip select input     |
| P10 to P17:       | Port 1                     | TI00 to TI03,:               | Timer input                            |
| P20 to P27:       | Port 2                     | TI10 to TI13                 |                                        |
| P30, P31:         | Port 3                     | TO00 to TO03,:               | Timer output                           |
| P40 to P47:       | Port 4                     | TO10 to TO13, TRJO0          |                                        |
| P50 to P57:       | Port 5                     | TOOL0:                       | Data input/output for tool             |
| P60 to P67:       | Port 6                     | TOOLRxD, TOOLTxD:            | Data input/output for external device  |
| P70 to P77:       | Port 7                     | TRDCLK, TRGCLKA,:            | Timer external input clock             |
| P80 to P87:       | Port 8                     | TRGCLKB                      |                                        |
| P100 to P102:     | Port 10                    | TRDIOA0, TRDIOB0,:           | Timer input/output                     |
| P110, P111:       | Port 11                    | TRDIOC0, TRDIOD0,            |                                        |
| P120 to P124:     | Port 12                    | TRDIOA1, TRDIOB1,            |                                        |
| P130, P137:       | Port 13                    | TRDIOC1, TRDIOD1,            |                                        |
| P140 to P147:     | Port 14                    | TRGIOA, TRGIOB, TRJIO0       |                                        |
| P150 to P156:     | Port 15                    | TxD0 to TxD3:                | Transmit data                          |
| PCLBUZ0, PCLBUZ1: | Programmable clock         | VCOUT0, VCOUT1:              | Comparator output                      |
|                   | output/buzzer output       | Vdd:                         | Power supply                           |
| REGC:             | Regulator capacitance      | Vss:                         | Ground                                 |
| RESET:            | Reset                      | X1, X2:                      | Crystal oscillator (main system clock) |
| RTC1HZ:           | Real-time clock correction | XT1, XT2:                    | Crystal oscillator (subsystem clock)   |
|                   | clock                      |                              |                                        |
|                   | (1 Hz) output              |                              |                                        |
|                   |                            |                              |                                        |



| Note | The flash library uses RAM in self-programming and rewriting of the data flash memory.                           |
|------|------------------------------------------------------------------------------------------------------------------|
|      | The target products and start address of the RAM areas used by the flash library are shown below.                |
|      | R5F104xJ (x = F, G, J, L, M, P): Start address F9F00H                                                            |
|      | For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family |
|      | (R20UT2944).                                                                                                     |



# (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products

| Parameter | Symbol      |             |                                     | Conditions                                                    |                  |                      | MIN.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TYP. | MAX. | Un |
|-----------|-------------|-------------|-------------------------------------|---------------------------------------------------------------|------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----|
| Supply    | IDD1        | Operat-     | HS (high-speed main)                | fносо = 64 MHz,                                               | Basic            | VDD = 5.0 V          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.6  |      | m/ |
| urrent    |             | ing mode    | mode Note 5                         | fiH = 32 MHz Note 3                                           | operation        | VDD = 3.0 V          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.6  |      |    |
| ote 1     |             |             |                                     | fносо = 32 MHz,                                               | Basic            | VDD = 5.0 V          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.3  |      |    |
|           |             |             |                                     | fiH = 32 MHz Note 3                                           | operation        | VDD = 3.0 V          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.3  |      |    |
|           |             |             | HS (high-speed main)                | fносо = 64 MHz,                                               | Normal           | VDD = 5.0 V          | $3.0 \vee$ 2.6 $3.0 \vee$ 2.3 $3.0 \vee$ 2.3 $3.0 \vee$ 5.4 $3.0 \vee$ 5.4 $3.0 \vee$ 5.4 $3.0 \vee$ 5.4 $3.0 \vee$ 5.0 $3.0 \vee$ 5.0 $3.0 \vee$ 5.0 $3.0 \vee$ 4.2 $7$ 7 $3.0 \vee$ 4.2 $7$ 7 $3.0 \vee$ 4.0 $7$ 7 $3.0 \vee$ 1.4 $2.0 \vee$ 1.4 $2.0 \vee$ 1.3 $3.0 \vee$ 1.3 $3.0 \vee$ 1.3 $4.0 \vee$ 1.3     < | 10.2 | m/   |    |
|           |             |             | mode Note 5                         | fiH = 32 MHz Note 3                                           | operation        | VDD = 3.0 V          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5.4  | 10.2 |    |
|           |             |             |                                     | fносо = 32 MHz,                                               | Normal           | VDD = 5.0 V          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5.0  | 9.6  |    |
|           |             |             |                                     | fiH = 32 MHz Note 3                                           | operation        | VDD = 3.0 V          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5.0  | 9.6  | 1  |
|           |             |             |                                     | fносо = 48 MHz,                                               | Normal           | VDD = 5.0 V          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4.2  | 7.8  |    |
|           |             |             |                                     | fiH = 24 MHz Note 3                                           | operation        | VDD = 3.0 V          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4.2  | 7.8  | 1  |
|           |             |             |                                     | fносо = 24 MHz,                                               | Normal           | VDD = 5.0 V          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4.0  | 7.4  | 1  |
|           |             |             |                                     | fiH = 24 MHz Note 3                                           | operation        | VDD = 3.0 V          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4.0  | 7.4  | 1  |
|           |             |             |                                     | fносо = 16 MHz,                                               | Normal           | VDD = 5.0 V          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3.0  | 5.3  |    |
|           |             |             |                                     | fiH = 16 MHz Note 3                                           | operation        | VDD = 3.0 V          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3.0  | 5.3  | 1  |
|           |             |             | LS (low-speed main)                 | fносо = 8 MHz,                                                | Normal           | VDD = 3.0 V          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.4  | 2.3  | n  |
|           |             |             | mode Note 5                         | fiH = 8 MHz Note 3                                            | operation        | VDD = 2.0 V          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.4  | 2.3  | 1  |
|           |             |             | LV (low-voltage main)               | fносо = 4 MHz,                                                | Normal           | VDD = 3.0 V          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.3  | 1.9  | n  |
|           | mode Note 5 | mode Note 5 | fiH = 4 MHz Note 3                  | operation                                                     | VDD = 2.0 V      |                      | 1.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1.9  | 1    |    |
|           |             |             | HS (high-speed main)<br>mode Note 5 | ,                                                             | Normal operation | Square wave input    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3.4  | 6.2  | r  |
|           |             |             |                                     |                                                               |                  | Resonator connection |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3.6  | 6.4  | -  |
|           |             |             |                                     | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> ,                  | Normal           | Square wave input    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3.4  | 6.2  | 1  |
|           |             |             |                                     | VDD = 3.0 V                                                   | operation        | Resonator connection |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3.6  | 6.4  | -  |
|           |             |             |                                     | f <sub>MX</sub> = 10 MHz <sup>Note 2</sup> ,                  | Normal           | Square wave input    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.1  | 3.6  | 1  |
|           |             |             |                                     | VDD = 5.0 V                                                   | operation        | Resonator connection |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.2  | 3.7  | -  |
|           |             |             |                                     | f <sub>MX</sub> = 10 MHz Note 2,                              | Normal           | Square wave input    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.1  | 3.6  | -  |
|           |             |             |                                     | VDD = 3.0 V                                                   | operation        | Resonator connection |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.2  | 3.7  | -  |
|           |             |             | LS (low-speed main)                 | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> ,                   | Normal           | Square wave input    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.2  | 2.2  | r  |
|           |             |             | mode Note 5                         | VDD = 3.0 V                                                   | operation        | Resonator connection |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.2  | 2.3  | 1  |
|           |             |             |                                     | f <sub>MX</sub> = 8 MHz Note 2.                               | Normal           | Square wave input    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | 2.2  | 1  |
|           |             |             |                                     | $V_{DD} = 2.0 V$                                              | operation        | Resonator connection |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | 2.3  | -  |
|           |             |             | Subsystem clock                     | fsub = 32.768 kHz Note 4                                      | Normal           | Square wave input    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | 7.1  | ŀ  |
|           |             |             | operation                           | $T_A = -40^{\circ}C$                                          | operation        | Resonator connection |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | 7.1  | 1  |
|           |             |             |                                     | fsug = 32.768 kHz Note 4                                      | Normal           | Square wave input    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | 7.1  | -  |
|           |             |             |                                     | $T_A = +25^{\circ}C$                                          | operation        | Resonator connection |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4.9  | 7.1  | -  |
|           |             |             |                                     | fsub = 32.768 kHz Note 4                                      | Normal           | Square wave input    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5.1  | 8.8  | -  |
|           |             |             |                                     | $T_A = +50^{\circ}C$                                          | operation        | Resonator connection |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5.1  | 8.8  | -  |
|           |             |             |                                     | fsug = 32.768 kHz Note 4                                      | Normal           | Square wave input    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5.5  | 10.5 | -  |
|           |             |             |                                     | $T_A = +70^{\circ}C$                                          | operation        | Resonator connection |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5.5  | 10.5 | -  |
|           |             |             |                                     |                                                               | Normal           | Square wave input    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6.5  | 14.5 | -  |
|           |             |             |                                     | fsub = 32.768 kHz <sup>Note 4</sup><br>T <sub>A</sub> = +85°C | operation        | Resonator connection |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6.5  | 14.5 | -  |

(Notes and Remarks are listed on the next page.)



**Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1),

n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14)

Remark 2. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00 to 03, 10 to 13))



# (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

#### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

(2/2)

| Parameter        | Symbol | I Conditions |                                                                                                                             |      | -speed main)<br>node | •    | -speed main)<br>mode | •    | oltage main)<br>node | Unit |
|------------------|--------|--------------|-----------------------------------------------------------------------------------------------------------------------------|------|----------------------|------|----------------------|------|----------------------|------|
|                  |        |              |                                                                                                                             | MIN. | MAX.                 | MIN. | MAX.                 | MIN. | MAX.                 |      |
| Transfer<br>rate |        | transmission | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V \end{array}$                     |      | Note 1               |      | Note 1               |      | Note 1               | bps  |
|                  |        |              | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 1.4 kΩ, $V_b$ = 2.7 V                                 |      | 2.8 Note 2           |      | 2.8 Note 2           |      | 2.8 Note 2           | Mbps |
|                  |        |              | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}$ |      | Note 3               |      | Note 3               |      | Note 3               | bps  |
|                  |        |              | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 2.7 kΩ, $V_b$ = 2.3 V                                 |      | 1.2 Note 4           |      | 1.2 Note 4           |      | 1.2 Note 4           | Mbps |
|                  |        |              | $\begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V \end{array}$                            |      | Notes 5, 6           |      | Notes 5, 6           |      | Notes 5, 6           | bps  |
|                  |        |              | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 5.5 kΩ, $V_b$ = 1.6 V                                 |      | 0.43 Note 7          |      | 0.43 Note 7          |      | 0.43 Note 7          | Mbps |

Note 1. The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when  $4.0 \text{ V} \le \text{EV}\text{DD0} \le 5.5 \text{ V}$  and  $2.7 \text{ V} \le \text{Vb} \le 4.0 \text{ V}$ 

1

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{|\text{Transfer rate} \times 2|} - \{-C_b \times R_b \times \ln(1 - \frac{2.2}{|V_b|})\}}{(\frac{1}{|\text{Transfer rate}|}) \times \text{Number of transferred bits}}$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides

Note 2.This value as an example is calculated when the conditions described in the "Conditions" column are met.Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.

**Note 3.** The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EVDD0 < 4.0 V and 2.3 V  $\leq$  Vb  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$
Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}}$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides



# (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only)

| Parameter                                                | Symbol | Conditions                                                                                                                                                                                      | HS (high-speed main)<br>mode |      | LS (low-speed main)<br>mode |      | LV (low-voltage main)<br>mode |      | Unit |
|----------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------|-----------------------------|------|-------------------------------|------|------|
|                                                          |        |                                                                                                                                                                                                 | MIN.                         | MAX. | MIN.                        | MAX. | MIN.                          | MAX. | Ì    |
| SIp setup time<br>(to SCKp↓) <sup>Note 2</sup>           | tsıĸ1  | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 20 \; pF, \; R_b = 1.4 \; k\Omega \end{array}$                                             | 23                           |      | 110                         |      | 110                           |      | ns   |
|                                                          |        | $\label{eq:VDD0} \begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 20 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                | 33                           |      | 110                         |      | 110                           |      | ns   |
| SIp hold time<br>(from SCKp↓) <sup>Note 2</sup>          | tksi1  | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 20 \; pF, \; R_b = 1.4 \; k\Omega \end{array}$                                             | 10                           |      | 10                          |      | 10                            |      | ns   |
|                                                          |        | $\label{eq:VDD0} \begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 20 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                | 10                           |      | 10                          |      | 10                            |      | ns   |
| Delay time from SCKp↑<br>to SOp output <sup>Note 2</sup> | tkso1  | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 20 \; pF, \; R_b = 1.4 \; k\Omega \end{array}$                                             |                              | 10   |                             | 10   |                               | 10   | ns   |
|                                                          |        | $\begin{array}{l} 2.7 \ V \leq {\sf EV}_{{\sf DD0}} < 4.0 \ {\sf V}, \\ 2.3 \ V \leq {\sf V}_b \leq 2.7 \ {\sf V}, \\ {\sf C}_b = 20 \ {\sf pF}, \ {\sf R}_b = 2.7 \ {\sf k}\Omega \end{array}$ |                              | 10   |                             | 10   |                               | 10   | ns   |

## (TA = -40 to +85°C, 2.7 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

Note 2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

**Remark 1.** Rb[Ω]: Communication line (SCKp, SOp) pull-up resistance, Cb[F]: Communication line (SCKp, SOp) load capacitance, Vb[V]: Communication line voltage

Remark 2. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 3, 5)

Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number

Remark 4. This value is valid only when CSI00's peripheral I/O redirect function is not used.

(mn = 00))



(3/3)

# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

| Parameter                                                | Symbol | Conditions                                                                                                                                                                                                                                                                |      | peed main)<br>ode | · · · | peed main)<br>ode |      | LV (low-voltage main)<br>mode |    |
|----------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|-------|-------------------|------|-------------------------------|----|
|                                                          |        |                                                                                                                                                                                                                                                                           | MIN. | MAX.              | MIN.  | MAX.              | MIN. | MAX.                          |    |
| SIp setup time<br>(to SCKp↓) <sup>Note 1</sup>           | tsıĸı  |                                                                                                                                                                                                                                                                           | 44   |                   | 110   |                   | 110  |                               | ns |
|                                                          |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                                                                                                          | 44   |                   | 110   |                   | 110  |                               | ns |
|                                                          |        | $ \begin{split} & 1.8 \ \text{V} \leq \text{EV}_{\text{DD0}} < 3.3 \ \text{V}, \\ & 1.6 \ \text{V} \leq \text{V}_{\text{b}} \leq 2.0 \ \text{V} \ \text{Note} \ ^2, \\ & \text{C}_{\text{b}} = 30 \ \text{pF}, \ \text{R}_{\text{b}} = 5.5 \ \text{k}\Omega \end{split} $ | 110  |                   | 110   |                   | 110  |                               | ns |
| SIp hold time<br>(from SCKp↓) <sup>Note 1</sup>          | tksi1  |                                                                                                                                                                                                                                                                           | 19   |                   | 19    |                   | 19   |                               | ns |
|                                                          |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                                                                                                 | 19   |                   | 19    |                   | 19   |                               | ns |
|                                                          |        | $\label{eq:linear} \begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V \ ^{Note \ 2}, \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{array}$                                                                                                 | 19   |                   | 19    |                   | 19   |                               | ns |
| Delay time from SCKp↑<br>to SOp output <sup>Note 1</sup> | tkso1  |                                                                                                                                                                                                                                                                           |      | 25                |       | 25                |      | 25                            | ns |
|                                                          |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                                                                                                 |      | 25                |       | 25                |      | 25                            | ns |
|                                                          |        | $ \begin{split} & 1.8 \ \text{V} \leq \text{EV}_{\text{DD0}} < 3.3 \ \text{V}, \\ & 1.6 \ \text{V} \leq \text{V}_{b} \leq 2.0 \ \text{V} \ ^{\text{Note 2}}, \\ & \text{C}_{b} = 30 \ \text{pF}, \ \text{R}_{b} = 5.5 \ \text{k}\Omega \end{split} $                      |      | 25                |       | 25                |      | 25                            | ns |

# $(TA = -40 \text{ to } +85^{\circ}C, 1.8 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD} \le 5.5 \text{ V}, \text{ Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$

**Note 1.** When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 2. Use it with  $EV_{DD0} \ge V_b$ .

(**Remarks** are listed on the next page.)



Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

# 2.6 Analog Characteristics

# 2.6.1 A/D converter characteristics

#### Classification of A/D converter characteristics

| Reference Voltage<br>Input channel                              | Reference voltage (+) = AVREFP<br>Reference voltage (-) = AVREFM | Reference voltage (+) = V <sub>DD</sub><br>Reference voltage (-) = V <sub>SS</sub> | Reference voltage (+) = V <sub>BGR</sub><br>Reference voltage (-)= AV <sub>REFM</sub> |
|-----------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| ANI0 to ANI14                                                   | Refer to 2.6.1 (1).                                              | Refer to 2.6.1 (3).                                                                | Refer to 2.6.1 (4).                                                                   |
| ANI16 to ANI20                                                  | Refer to 2.6.1 (2).                                              |                                                                                    |                                                                                       |
| Internal reference voltage<br>Temperature sensor output voltage | Refer to <b>2.6.1 (1)</b> .                                      |                                                                                    | _                                                                                     |

(1) When reference voltage (+) = AVREFP/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage

# (TA = -40 to +85°C, 1.6 V $\leq$ AVREFP $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                           | Symbol        | Condition                                                                                                                            | MIN.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | TYP.   | MAX.                  | Unit                                                                                                                                                                                                                                                                                 |      |
|-------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Resolution                          | RES           |                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 8      |                       | 10                                                                                                                                                                                                                                                                                   | bit  |
| Overall error Note 1                | AINL          | 10-bit resolution                                                                                                                    | $1.8~V \leq AV_{REFP} \leq 5.5~V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        | 1.2                   | ±3.5                                                                                                                                                                                                                                                                                 | LSB  |
|                                     |               | AVREFP = VDD Note 3                                                                                                                  | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 4}}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        | 1.2                   | ±7.0                                                                                                                                                                                                                                                                                 | LSB  |
| Conversion time                     | <b>t</b> CONV | 10-bit resolution                                                                                                                    | $3.6~V \le V_{DD} \le 5.5~V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2.125  |                       | 39                                                                                                                                                                                                                                                                                   | μs   |
|                                     |               | Target pin: ANI2 to ANI14                                                                                                            | n $1.8 \lor 4 \lor A \lor EFP \le 5.5 \lor$ $1.2 \pm 3.5$ Note 3 $1.6 \lor 4 \lor A \lor EFP \le 5.5 \lor$ Note 4 $1.2 \pm 7.0$ n $3.6 \lor 4 \lor DD \le 5.5 \lor$ $2.125$ $39$ $12 to ANI14$ $2.7 \lor \forall DD \le 5.5 \lor$ $3.1875$ $39$ $1.8 \lor 4 \lor DD \le 5.5 \lor$ $3.1875$ $39$ $1.8 \lor 4 \lor DD \le 5.5 \lor$ $17$ $39$ $1.6 \lor 4 \lor DD \le 5.5 \lor$ $17$ $39$ $1.6 \lor 4 \lor DD \le 5.5 \lor$ $57$ $95$ $1.6 \lor 4 \lor DD \le 5.5 \lor$ $2.375$ $39$ $2.7 \lor 4 \lor DD \le 5.5 \lor$ $3.5625$ $39$ $2.7 \lor 4 \lor DD \le 5.5 \lor$ $3.5625$ $39$ $2.7 \lor 4 \lor DD \le 5.5 \lor$ $3.5625$ $39$ $2.7 \lor 4 \lor DD \le 5.5 \lor$ $3.5625$ $39$ $2.7 \lor 4 \lor DD \le 5.5 \lor$ $3.5625$ $39$ $2.7 \lor 4 \lor DD \le 5.5 \lor$ $17$ $39$ $39$ $2.7 \lor 4 \lor DD \le 5.5 \lor$ $17$ $39$ $39$ $2.7 \lor 4 \lor DD \le 5.5 \lor$ $3.5625$ $39$ $39$ $2.7 \lor 4 \lor DD \le 5.5 \lor$ $3.625$ $39$ $39$ $2.7 \lor 4 \lor DD \le 5.5 \lor$ $40.25$ $40.25$ $40.25$ $40.25$ $40.25$ $40.25$ $40.25$ $40.25$ $40.25$ $40.25$ $40.25$ | μs     |                       |                                                                                                                                                                                                                                                                                      |      |
|                                     |               |                                                                                                                                      | $1.8 \text{ V} \leq \text{V}\text{DD} \leq 5.5 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 17     |                       | 39                                                                                                                                                                                                                                                                                   | μs   |
|                                     |               |                                                                                                                                      | $1.6~V \le V_{DD} \le 5.5~V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 57     |                       | 10         ±3.5         ±7.0         39         39         39         39         39         39         39         39         39         39         39         39         39         ±0.25         ±0.50         ±2.5         ±5.0         ±1.5         ±2.0         AVREFP         5 | μs   |
|                                     |               | 10-bit resolution<br>Target pin: Internal reference voltage,<br>and temperature sensor output voltage<br>(HS (high-speed main) mode) | $3.6 \text{ V} \leq \text{V}\text{DD} \leq 5.5 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.375  |                       | 39                                                                                                                                                                                                                                                                                   | μs   |
|                                     |               |                                                                                                                                      | $2.7 \text{ V} \leq \text{V}\text{DD} \leq 5.5 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3.5625 |                       | 39                                                                                                                                                                                                                                                                                   | μs   |
|                                     |               |                                                                                                                                      | $2.4~V \le V \text{DD} \le 5.5~V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 17     |                       | 39                                                                                                                                                                                                                                                                                   | μs   |
| Zero-scale error Notes 1, 2         | Ezs           | 10-bit resolution                                                                                                                    | $1.8 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |                       | ±0.25                                                                                                                                                                                                                                                                                | %FSR |
| Zero-scale error Notes 1, 2         |               | AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                                                                                          | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 4}}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |                       | ±0.50                                                                                                                                                                                                                                                                                | %FSR |
| Full-scale error Notes 1, 2         | EFS           | 10-bit resolution                                                                                                                    | $1.8 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |                       | ±0.25                                                                                                                                                                                                                                                                                | %FSR |
|                                     |               | AVREFP = VDD Note 3                                                                                                                  | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$ Note 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |                       | ±0.50                                                                                                                                                                                                                                                                                | %FSR |
| Integral linearity error Note 1     | ILE           | 10-bit resolution                                                                                                                    | $1.8 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |                       | ±2.5                                                                                                                                                                                                                                                                                 | LSB  |
|                                     |               | AVREFP = VDD Note 3                                                                                                                  | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 4}}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |                       | ±5.0                                                                                                                                                                                                                                                                                 | LSB  |
| Differential linearity error Note 1 | DLE           | 10-bit resolution                                                                                                                    | $1.8 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |                       | ±1.5                                                                                                                                                                                                                                                                                 | LSB  |
|                                     |               | AVREFP = VDD Note 3                                                                                                                  | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$ Note 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |                       | ±2.0                                                                                                                                                                                                                                                                                 | LSB  |
| Analog input voltage                | VAIN          | ANI2 to ANI14                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0      |                       | AVREFP                                                                                                                                                                                                                                                                               | V    |
|                                     |               | Internal reference voltage<br>(2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, HS (high-speed main) mode)                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |        | / <sub>BGR</sub> Note | 5                                                                                                                                                                                                                                                                                    | V    |
|                                     |               | Temperature sensor output voltage (2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, HS (high-speed m                                       | nain) mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | VT     | MPS25 Not             | ie 5                                                                                                                                                                                                                                                                                 | V    |

**Note 1.** Excludes quantization error (±1/2 LSB).

**Note 2.** This value is indicated as a ratio (%FSR) to the full-scale value.

| Note 3. | When AVREFP < VDD, the MAX. values are as foll             | ows.                                               |
|---------|------------------------------------------------------------|----------------------------------------------------|
|         | Overall error:                                             | Add ±1.0 LSB to the MAX. value when AVREFP = VDD.  |
|         | Zero-scale error/Full-scale error:                         | Add ±0.05%FSR to the MAX. value when AVREFP = VDD. |
|         | Integral linearity error/ Differential linearity error:    | Add ±0.5 LSB to the MAX. value when AVREFP = VDD.  |
| Note 4. | Values when the conversion time is set to 57 $\mu\text{s}$ | (min.) and 95 µs (max.).                           |

Note 5. Refer to 2.6.2 Temperature sensor characteristics/internal reference voltage characteristic.



# (2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI16 to ANI20

 $(TA = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD} \le 5.5 \text{ V}, 1.6 \text{ V} \le \text{AVREFP} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AVREFP}, \text{Reference voltage (-)} = \text{AVREFM} = 0 \text{ V} )$ 

| Parameter                           | Symbol | Cond                                                                      | itions                                                                        | MIN.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TYP.                                                                                                                                                                                                                                                                               | MAX.  | Unit |
|-------------------------------------|--------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|
| Resolution                          | RES    |                                                                           |                                                                               | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                    | 10    | bit  |
| Overall error Note 1                | AINL   | 10-bit resolution                                                         | $1.8~V \le AV_{REFP} \le 5.5~V$                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1.2                                                                                                                                                                                                                                                                                | ±5.0  | LSB  |
|                                     |        | $EV_{DD0} \le AV_{REFP} = V_{DD}$ Notes 3, 4                              | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$ Note 5          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1.2                                                                                                                                                                                                                                                                                | ±8.5  | LSB  |
| Conversion time                     | tconv  | 10-bit resolution                                                         | $3.6~V \leq V_{DD} \leq 5.5~V$                                                | 2.125                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                    | 39    | μs   |
|                                     |        | Target ANI pin: ANI16 to ANI20                                            | $2.7~V \leq V_{DD} \leq 5.5~V$                                                | 3.1875                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10           1.2         ±5.0           1.2         ±8.5           39         39           39         39           ±0.35         ±0.60           ±0.35         ±0.35                                                                                                               | μs    |      |
|                                     |        |                                                                           | $1.8~V \leq V_{DD} \leq 5.5~V$                                                | 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                    | μs    |      |
|                                     |        |                                                                           | $1.6~V \leq V_{DD} \leq 5.5~V$                                                | 57                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                    | 95    | μs   |
| Zero-scale error Notes 1, 2         | Ezs    | 10-bit resolution<br>EVDD0 ≤ AVREFP = VDD Notes 3, 4<br>10-bit resolution | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                    | ±0.35 | %FSR |
|                                     |        |                                                                           | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$ Note 5          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                    | ±0.60 | %FSR |
| Full-scale error Notes 1, 2         | Efs    |                                                                           | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                    | ±0.35 | %FSR |
|                                     |        | $EV_{DD0} \le AV_{REFP} = V_{DD}$ Notes 3, 4                              | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 5}}$ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 10         1.2       ±5.0         1.2       ±8.5         39       39         39       39         1.2       ±0.35         ±0.35       ±0.60         ±0.35       ±0.60         ±0.35       ±0.60         ±0.40       ±2.5         ±2.5       ±2.5         AVREFP<br>and       AVREFP | %FSR  |      |
| Integral linearity error Note 1     | ILE    | 10-bit resolution                                                         | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                    | ±3.5  | LSB  |
|                                     |        | $EV_{DD0} \le AV_{REFP} = V_{DD}$ Notes 3, 4                              | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 5}}$ | 5.5 V     1.2     ±5.0       5.5 V Note 5     1.2     ±8.5       V     2.125     39       V     3.1875     39       V     3.1875     39       V     17     39       V     57     95       5.5 V     ±0.35       5.5 V     ±0.35       5.5 V     ±0.60       5.5 V     ±0.35       5.5 V     ±0.60       5.5 V     ±10.60       5.5 V     ±10.60       5.5 V     ±10.60       5.5 V     ±2.5       5.5 V     ±2.0       5.5 V     ±2.0       5.5 V     ±2.5       0     AVREFP<br>and | LSB                                                                                                                                                                                                                                                                                |       |      |
| Differential linearity error Note 1 | DLE    | 10-bit resolution                                                         | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                    | ±2.0  | LSB  |
|                                     |        | $EV_{DD0} \le AV_{REFP} = V_{DD}$ Notes 3, 4                              | $1.6~V \leq AV_{REFP} \leq 5.5~V$ Note 5                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                    | ±2.5  | LSB  |
| Analog input voltage                | Vain   | ANI16 to ANI20                                                            |                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                    | and   | V    |

**Note 1.** Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (%FSR) to the full-scale value.

**Note 3.** When  $EVDD0 \le AVREFP \le VDD$ , the MAX. values are as follows.

 Overall error:
 Add ±1.0 LSB to the MAX. value when AVREFP = VDD.

 Zero-scale error/Full-scale error:
 Add ±0.05%FSR to the MAX. value when AVREFP = VDD.

 Integral linearity error/ Differential linearity error:
 Add ±0.5 LSB to the MAX. value when AVREFP = VDD.

 Note 4.
 When AVREFP < EVDD0 ≤ VDD, the MAX. values are as follows.</td>

 Overall error:
 Add ±4.0 LSB to the MAX. value when AVREFP = VDD.

 Zero-scale error/Full-scale error:
 Add ±0.20%FSR to the MAX. value when AVREFP = VDD.

Integral linearity error/ Differential linearity error: Add ±2.0 LSB to the MAX. value when AVREFP = VDD.

**Note 5.** When the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).



# 2.10 Timing of Entry to Flash Memory Programming Modes

| Parameter                                                                                                                                                              | Symbol  | Conditions                                                    | MIN. | TYP. | MAX. | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------|------|------|------|------|
| How long from when an external reset ends until the initial communication settings are specified                                                                       | tsuinit | POR and LVD reset must end<br>before the external reset ends. |      |      | 100  | ms   |
| How long from when the TOOL0 pin is placed at the low level until an external reset ends                                                                               | tsu     | POR and LVD reset must end before the external reset ends.    | 10   |      |      | μs   |
| How long the TOOL0 pin must be kept at the low<br>level after an external reset ends<br>(excluding the processing time of the firmware to<br>control the flash memory) | thd     | POR and LVD reset must end before the external reset ends.    | 1    |      |      | ms   |



<1> The low level is input to the TOOL0 pin.

<2> The external reset ends (POR and LVD reset must end before the external reset ends).

<3> The TOOL0 pin is set to the high level.

<4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.

**Remark** tsuinit. The segment shows that it is necessary to finish specifying the initial communication settings within 100 ms from when the external resets end.

tsu: How long from when the TOOL0 pin is placed at the low level until a pin reset ends

tHD: How long to keep the TOOL0 pin at the low level from when the external resets end (excluding the processing time of the firmware to control the flash memory)



## **Absolute Maximum Ratings**

(2/2)

|                               |                      |                                                                                                                          |                                                                                                                                                           |             | (21  |  |
|-------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|--|
| Parameter                     | Symbols              |                                                                                                                          | Conditions                                                                                                                                                | Ratings     | Unit |  |
| Output current, high IOH1     | Іон1                 | Per pin                                                                                                                  | P00 to P06, P10 to P17, P30, P31, P40 to P47,<br>P50 to P57, P64 to P67, P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120, P130,<br>P140 to P147 | -40         | mA   |  |
|                               | Total of all<br>pins | P00 to P04, P40 to P47, P102, P120, P130,<br>P140 to P145                                                                | -70                                                                                                                                                       | mA          |      |  |
|                               |                      | -170 mA                                                                                                                  | P05, P06, P10 to P17, P30, P31, P50 to P57,<br>P64 to P67, P70 to P77, P80 to P87, P100, P101,<br>P110, P111, P146, P147                                  | -100        | mA   |  |
|                               | Іон2                 | Per pin                                                                                                                  | P20 to P27, P150 to P156                                                                                                                                  | -0.5        | mA   |  |
|                               |                      | Total of all<br>pins                                                                                                     |                                                                                                                                                           | -2          | mA   |  |
| Output current, low IoL1      | IOL1                 | Per pin                                                                                                                  | P00 to P06, P10 to P17, P30, P31, P40 to P47,<br>P50 to P57, P64 to P67, P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120, P130,<br>P140 to P147 | 40          | mA   |  |
|                               |                      | Total of all<br>pins                                                                                                     | P00 to P04, P40 to P47, P102, P120, P130,<br>P140 to P145                                                                                                 | 70          | mA   |  |
|                               | 170 mA               | P05, P06, P10 to P17, P30, P31, P50 to P57,<br>P60 to P67, P70 to P77, P80 to P87, P100, P101,<br>P110, P111, P146, P147 | 100                                                                                                                                                       | mA          |      |  |
|                               | IOL2                 | Per pin                                                                                                                  | Per pin P20 to P27, P150 to P156                                                                                                                          |             | mA   |  |
|                               |                      | Total of all<br>pins                                                                                                     |                                                                                                                                                           | 5           | mA   |  |
| Operating ambient temperature | Та                   |                                                                                                                          | pperation mode                                                                                                                                            | -40 to +105 | °C   |  |
| Storage temperature           | Tstg                 |                                                                                                                          |                                                                                                                                                           | -65 to +150 | °C   |  |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- Note 1. Total current flowing into VDD and EVDD0, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0 or Vss, EVss0. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. During HALT instruction execution by flash memory.
- **Note 3.** When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 4. When high-speed system clock and subsystem clock are stopped.
- **Note 5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 7.Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.<br/>HS (high-speed main) mode:  $2.7 \text{ V} \le \text{VDD} \le 5.5 \text{ V}$ @1 MHz to 32 MHz
  - 2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz
- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fill: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C



#### Parameter Symbo Conditions MIN. TYP. MAX. fносо = 64 MHz, $V_{DD} = 5.0 V$ 2.6 Supply DD1 Operat-HS (high-speed main) Basic current ing mode mode Note 5 fill = 32 MHz Note 3 operation VDD = 3.0 V 2.6 Note 1 fносо = 32 MHz. Basic VDD = 5.0 V 2.3 fiH = 32 MHz Note 3 operation VDD = 3.0 V 2.3 fносо = 64 MHz, VDD = 5.0 V HS (high-speed main) Normal 5.4 10.9 mode Note 5 fiH = 32 MHz Note 3 operation $V_{DD} = 3.0 V$ 54 10.9 VDD = 5.0 V 10.3 fносо = 32 MHz. Normal 5.0 fin = 32 MHz Note 3 operation VDD = 3.0 V 10.3 5.0 VDD = 5.0 V fHOCO = 48 MHz. 42 82 Normal fiH = 24 MHz Note 3 operation VDD = 3.0 V 4.2 8.2 fносо = 24 MHz, Normal VDD = 5.0 V 4.0 7.8 fill = 24 MHz Note 3 operation VDD = 3.0 V 40 78 fносо = 16 MHz, Normal VDD = 5.0 V 3.0 5.6 fin = 16 MHz Note 3 operation VDD = 3.0 V 3.0 5.6 HS (high-speed main) 3.4 f<sub>MX</sub> = 20 MHz Note 2 Normal Square wave input 6.6 mode Note 5 VDD = 5.0 V operation Resonator connection 3.6 6.7 f<sub>MX</sub> = 20 MHz Note 2, Normal Square wave input 34 6.6 operation $V_{DD} = 3.0 V$ Resonator connection 3.6 6.7 fmx = 10 MHz Note 2, 2.1 3.9 Normal Square wave input VDD = 5.0 V operation Resonator connection 22 4.0 f<sub>MX</sub> = 10 MHz Note 2. Normal Square wave input 2.1 3.9 VDD = 3.0 V operation Resonator connection 2.2 4.0 fsub = 32.768 kHz Note 4 49 71 Subsystem clock Normal Square wave input operation operation $T_A = -40^{\circ}C$ Resonator connection 4.9 7.1 fsub = 32.768 kHz Note 4 Normal Square wave input 4.9 7.1 $T_A = +25^{\circ}C$ operation 4.9 7.1 Resonator connection Normal 5.1 8.8 fsub = 32.768 kHz Note 4 Square wave input $T_A = +50^{\circ}C$ operation 8.8 Resonator connection 5.1 10.5 fsub = 32.768 kHz Note 4 Square wave input 5.5 Normal TA = +70°C operation Resonator connection 5.5 10.5 fsub = 32.768 kHz Note 4 Normal 6.5 14.5 Square wave input TA = +85°C operation 6.5 14.5 Resonator connection fsub = 32.768 kHz Note 4 Normal Square wave input 13.0 58.0

 $T_{A} = +105^{\circ}C$ 

## (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products

#### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(Notes and Remarks are listed on the next page.)

operation

Resonator connection

Unit

mΑ

mΑ

mΑ

μΑ

13.0

58.0

#### RL78/G14

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 3.** When high-speed system clock and subsystem clock are stopped.
- **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.

Note 5.Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.<br/>HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @1 \text{ MHz}$  to 32 MHz

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{@}1 \text{ MHz}$  to 16 MHz

Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)

- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fill: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C



# 3.4 AC Characteristics

| Items                                                                    | Symbol          |                                                              | Conditions                   |                                                            | MIN.                | TYP. | MAX. | Unit |
|--------------------------------------------------------------------------|-----------------|--------------------------------------------------------------|------------------------------|------------------------------------------------------------|---------------------|------|------|------|
| Instruction cycle (min-<br>imum instruction exe-<br>cution time)         | Тсү             | Main system<br>clock (fMAIN)<br>operation                    | HS (high-speed main)<br>mode | $2.7~V \leq V_{DD} \leq 5.5~V$                             | 0.03125             |      | 1    | μs   |
|                                                                          |                 |                                                              |                              | $2.4 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$  | 0.0625              |      | 1    | μs   |
|                                                                          |                 | Subsystem clo                                                | ock (fsuв) operation         | $2.4~V \le V_{DD} \le 5.5~V$                               | 28.5                | 30.5 | 31.3 | μs   |
|                                                                          |                 | In the self-<br>program-<br>ming mode                        | HS (high-speed main) mode    | $2.7~V \le V_{DD} \le 5.5~V$                               | 0.03125             |      | 1    | μs   |
|                                                                          |                 |                                                              |                              | $2.4 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$  | 0.0625              |      | 1    | μs   |
| frequency                                                                | fEX             | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ |                              |                                                            | 1.0                 |      | 20.0 | MHz  |
|                                                                          |                 | $2.4~V \leq V \text{DD} \leq$                                | 2.7 V                        |                                                            | 1.0                 |      | 16.0 | MHz  |
|                                                                          | fexs            |                                                              |                              |                                                            | 32                  |      | 35   | kHz  |
| input high-level width, te<br>low-level width te                         | texн,           | $2.7 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$           |                              |                                                            | 24                  |      |      | ns   |
|                                                                          | <b>t</b> EXL    | $2.4~V \leq V \text{DD} \leq$                                | 2.7 V                        |                                                            | 30                  |      |      | ns   |
|                                                                          | texhs,<br>texls |                                                              |                              |                                                            | 13.7                |      |      | μs   |
| TI00 to TI03, TI10 to<br>TI13 input high-level<br>width, low-level width | t⊤ıн, t⊤ı∟      |                                                              |                              |                                                            | 1/fмск + 10<br>Note |      |      | ns   |
| Timer RJ input cycle                                                     | fc              | TRJIO                                                        |                              | $2.7 \text{ V} \leq EV\text{DD0} \leq 5.5 \text{ V}$       | 100                 |      |      | ns   |
|                                                                          |                 |                                                              |                              | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ | 300                 |      |      | ns   |
| Timer RJ input high-                                                     | tтjiн,          | TRJIO                                                        |                              | $2.7 \text{ V} \leq EV\text{DD0} \leq 5.5 \text{ V}$       | 40                  |      |      | ns   |
| level width, low-level width                                             | t⊤ji∟           |                                                              |                              | $2.4 \text{ V} \le \text{EVdd0} < 2.7 \text{ V}$           | 120                 |      |      | ns   |

### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

NoteThe following conditions are required for low voltage interface when EVDD0 < VDD2.4 V  $\leq EVDD0 < 2.7$  V: MIN. 125 ns

RemarkfMCK: Timer array unit operation clock frequency<br/>(Operation clock to be set by the CKSmn bit of timer mode register mn (TMRmn). m: Unit number (m = 0, 1), n: Channel<br/>number (n = 0 to 3))



# Interrupt Request Input Timing

RESET



# 3.5.2 Serial interface IICA

#### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                            | Symbol       | Conditions                  | HS (high-speed main) mode |               |      | mode | Unit |
|--------------------------------------|--------------|-----------------------------|---------------------------|---------------|------|------|------|
|                                      |              |                             | Standa                    | Standard mode |      | mode |      |
|                                      |              |                             | MIN.                      | MAX.          | MIN. | MAX. |      |
| SCLA0 clock frequency                | fscL         | Fast mode: fcLk ≥ 3.5 MHz   | —                         | —             | 0    | 400  | kHz  |
|                                      |              | Standard mode: fcLK ≥ 1 MHz | 0                         | 100           | —    | —    | kHz  |
| Setup time of restart condition      | tsu: STA     |                             | 4.7                       |               | 0.6  |      | μs   |
| Hold time Note 1                     | thd: STA     |                             | 4.0                       |               | 0.6  |      | μs   |
| Hold time when SCLA0 = "L"           | t∟ow         |                             | 4.7                       |               | 1.3  |      | μs   |
| Hold time when SCLA0 = "H"           | tніgн        |                             | 4.0                       |               | 0.6  |      | μs   |
| Data setup time (reception)          | tsu: dat     |                             | 250                       |               | 100  |      | ns   |
| Data hold time (transmission) Note 2 | thd: dat     |                             | 0                         | 3.45          | 0    | 0.9  | μs   |
| Setup time of stop condition         | tsu: sto     |                             | 4.0                       |               | 0.6  |      | μs   |
| Bus-free time                        | <b>t</b> BUF |                             | 4.7                       |               | 1.3  |      | μs   |

Note 1. The first clock pulse is generated after this period when the start/restart condition is detected.

Note 2. The maximum value (MAX.) of the DE DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

Caution The values in the above table are applied even when bit 2 (PIOR02) in the peripheral I/O redirection register 0 (PIOR0) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.

**Remark** The maximum value of C<sub>b</sub> (communication line capacitance) and the value of R<sub>b</sub> (communication line pull-up resistor) at that time in each mode are as follows.

Standard mode: $C_b = 400 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ Fast mode: $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 

#### **IICA** serial transfer timing



**Remark** n = 0, 1



#### Notice 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits software or information 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product. 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics. 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics

products.

#### 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.

- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information.

# RENESAS

#### SALES OFFICES

# Renesas Electronics Corporation

http://www.renesas.com

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 **Renesas Electronics Europe Limited** Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +88-10-8235-1155, Fax: +88-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tei: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Non-sease Lectronics nong round Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +55-631-30200, Fax: +65-6213-0300 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207. Block B. Menara Amcorp. Amco Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141