

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

 $\Xi \cdot X \in I$ 

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 48                                                                              |
| Program Memory Size        | 96KB (96K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 12K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 12x8/10b; D/A 2x8b                                                          |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-LQFP                                                                         |
| Supplier Device Package    | 64-LFQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104lfafb-50 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1.3.3 36-pin products

• 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch)



| Bottom View |   |   |   |   |           |  |  |  |  |  |
|-------------|---|---|---|---|-----------|--|--|--|--|--|
|             | 0 | 0 | 0 | 0 |           |  |  |  |  |  |
| 0           | 0 | 0 | 0 | 0 | 0         |  |  |  |  |  |
| 0           | 0 | Ο | 0 | 0 | 0         |  |  |  |  |  |
| 0           | Ο | 0 | Ο | Ο | 0         |  |  |  |  |  |
| 0           | Ο | 0 | Ο | Ο | 0         |  |  |  |  |  |
|             | 0 | 0 | 0 | 0 | $\square$ |  |  |  |  |  |
| F           | Е | D | С | В | А         |  |  |  |  |  |

|   | А                                                                | В                                                                      | С                                                    | D                                            | Е                                     | F                                    |   |
|---|------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------|---------------------------------------|--------------------------------------|---|
| 6 | P60/SCLA0                                                        | Vdd                                                                    | P121/X1                                              | P122/X2/EXCLK                                | P137/INTP0                            | P40/TOOL0                            | 6 |
| 5 | P62/SSI00                                                        | P61/SDAA0                                                              | Vss                                                  | REGC                                         | RESET                                 | P120/ANI19/<br>VCOUT0 Note           | 5 |
| 4 | P72/SO21                                                         | P71/SI21/<br>SDA21                                                     | P14/RxD2/SI20/<br>SDA20/TRDIOD0/<br>(SCLA0)          | P31/TI03/TO03/<br>INTP4/PCLBUZ0/<br>(TRJIO0) | P00/TI00/TxD1/<br>TRGCLKA/<br>(TRJO0) | P01/TO00/<br>RxD1/TRGCLKB/<br>TRJIO0 | 4 |
| 3 | P50/INTP1/<br>SI00/RxD0/<br>TOOLRxD/<br>SDA00/TRGIOA/<br>(TRJO0) | P70/SCK21/<br>SCL21                                                    | P15/PCLBUZ1/<br>SCK20/SCL20/<br>TRDIOB0/<br>(SDAA0)  | P22/ANI2/<br>ANO0 <sup>Note</sup>            | P20/ANI0/<br>AVREFP                   | P21/ANI1/<br>AVREFM                  | 3 |
| 2 | P30/INTP3/<br>SCK00/SCL00/<br>TRJO0                              | P16/TI01/TO01/<br>INTP5/TRDIOC0/<br>IVREF0 <sup>Note</sup> /<br>(RXD0) | P12/SO11/<br>TRDIOB1/<br>IVREF1 <sup>Note</sup>      | P11/SI11/<br>SDA11/<br>TRDIOC1               | P24/ANI4                              | P23/ANI3/<br>ANO1 <sup>Note</sup>    | 2 |
| 1 | P51/INTP2/<br>SO00/TxD0/<br>TOOLTxD/<br>TRGIOB                   | P17/TI02/TO02/<br>TRDIOA0/<br>TRDCLK/<br>IVCMP0 Note/<br>(TXD0)        | P13/TxD2/<br>SO20/TRDIOA1/<br>IVCMP1 <sup>Note</sup> | P10/SCK11/<br>SCL11/<br>TRDIOD1              | P147/ANI18/<br>VCOUT1 <sup>Note</sup> | P25/ANI5                             | 1 |
|   | A                                                                | B                                                                      | С                                                    | D                                            | E                                     | F                                    |   |

Note Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

**Remark 2.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

## 1.3.7 52-pin products

• 52-pin plastic LQFP (10 × 10 mm, 0.65 mm pitch)



**Note 1.** Mounted on the 96 KB or more code flash memory products.

#### Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1 $\mu\text{F}).$

Remark 1. For pin identification, see 1.4 Pin Identification.

**Remark 2.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

#### 1.3.8 64-pin products

- 64-pin plastic LQFP (14 × 14 mm, 0.8 mm pitch)
- + 64-pin plastic LQFP (12  $\times$  12 mm, 0.65 mm pitch)
- 64-pin plastic LFQFP (10 × 10 mm, 0.5 mm pitch)



- Note 1. Mounted on the 96 KB or more code flash memory products.
- Note 2. Mounted on the 384 KB or more code flash memory products.
- Caution 1. Make EVsso pin the same potential as Vss pin.
- Caution 2. Make VDD pin the potential that is higher than EVDD0 pin.
- Caution 3. Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).
- Remark 1. For pin identification, see 1.4 Pin Identification.
- **Remark 2.** When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the VDD and EVDD0 pins and connect the Vss and EVss0 pins to separate ground lines.
- **Remark 3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

| Note | The flash library uses RAM in self-programming and rewriting of the data flash memory.                           |
|------|------------------------------------------------------------------------------------------------------------------|
|      | The target products and start address of the RAM areas used by the flash library are shown below.                |
|      | R5F104xD (x = A to C, E to G, J, L): Start address FE900H                                                        |
|      | R5F104xE (x = A to C, E to G, J, L): Start address FE900H                                                        |
|      | For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family |
|      | (R20UT2944).                                                                                                     |



| Note | The flash library uses RAM in self-programming and rewriting of the data flash memory.                           |
|------|------------------------------------------------------------------------------------------------------------------|
|      | The target products and start address of the RAM areas used by the flash library are shown below.                |
|      | R5F104xJ (x = F, G, J, L, M, P): Start address F9F00H                                                            |
|      | For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family |
|      | (R20UT2944).                                                                                                     |



| (2/2) |  |
|-------|--|
| (2)2) |  |

|                                    |                      | 44-pin                                                                                                                                                                                                                                                                                                                                                                                                                                          | 48-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 52-pin            | (2/)<br>64-pin    |  |  |  |  |
|------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|--|--|--|--|
| Item<br>Clock output/buzzer output |                      | R5F104Fx                                                                                                                                                                                                                                                                                                                                                                                                                                        | R5F104Gx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R5F104Jx          | R5F104Lx          |  |  |  |  |
|                                    |                      | (x = F  to  H, J)                                                                                                                                                                                                                                                                                                                                                                                                                               | (x = F  to  H, J)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | (x = F  to  H, J) | (x = F  to  H, J) |  |  |  |  |
|                                    |                      | 2                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2                 | 2                 |  |  |  |  |
|                                    |                      | (Main system clock:<br>• 256 Hz, 512 Hz, 1.02                                                                                                                                                                                                                                                                                                                                                                                                   | <ul> <li>2 2 2 2</li> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz<br/>(Main system clock: fMAIN = 20 MHz operation)</li> <li>256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz<br/>(Subsystem clock: fsuB = 32.768 kHz operation)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                   |                   |  |  |  |  |
| 8/10-bit resolution                | n A/D converter      | 10 channels                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 12 channels       | 12 channels       |  |  |  |  |
| D/A converter                      |                      | 2 channels                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1                 |                   |  |  |  |  |
| Comparator                         |                      | 2 channels                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                   |                   |  |  |  |  |
| Serial interface                   |                      | <ul> <li>CSI: 1 channel/UAR</li> <li>CSI: 2 channels/UAF</li> <li>[48-pin, 52-pin product</li> <li>CSI: 2 channels/UAF</li> <li>CSI: 1 channel/UAR</li> <li>CSI: 2 channels/UAF</li> <li>[64-pin products]</li> <li>CSI: 2 channels/UAF</li> </ul>                                                                          | <ul> <li>CSI: 1 channel/UART (UART supporting LIN-bus): 1 channel/simplified I<sup>2</sup>C: 1 channel</li> <li>CSI: 1 channel/UART: 1 channel/simplified I<sup>2</sup>C: 1 channel</li> <li>CSI: 2 channels/UART: 1 channel/simplified I<sup>2</sup>C: 2 channels</li> <li>[48-pin, 52-pin products]</li> <li>CSI: 2 channels/UART (UART supporting LIN-bus): 1 channel/simplified I<sup>2</sup>C: 2 channels</li> <li>CSI: 1 channel/UART: 1 channel/simplified I<sup>2</sup>C: 1 channel</li> <li>CSI: 2 channels/UART (UART supporting LIN-bus): 1 channel/simplified I<sup>2</sup>C: 2 channels</li> <li>CSI: 2 channels/UART: 1 channel/simplified I<sup>2</sup>C: 2 channel</li> <li>CSI: 2 channels/UART: 1 channel/simplified I<sup>2</sup>C: 2 channel</li> </ul> |                   |                   |  |  |  |  |
|                                    | I <sup>2</sup> C bus | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1 channel         | 1 channel         |  |  |  |  |
| Data transfer con                  | troller (DTC)        | 31 sources                                                                                                                                                                                                                                                                                                                                                                                                                                      | 32 sources                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                   | 33 sources        |  |  |  |  |
| Event link control                 | ller (ELC)           | Event input: 22<br>Event trigger output: 9                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                   |                   |  |  |  |  |
| Vectored inter-                    | Internal             | 24                                                                                                                                                                                                                                                                                                                                                                                                                                              | 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 24                | 24                |  |  |  |  |
| rupt sources                       | External             | 7                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 12                | 13                |  |  |  |  |
| Key interrupt                      |                      | 4                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8                 | 8                 |  |  |  |  |
| Reset<br>Power-on-reset c          | ircuit               | <ul> <li>Reset by RESET pin</li> <li>Internal reset by watchdog timer</li> <li>Internal reset by power-on-reset</li> <li>Internal reset by voltage detector</li> <li>Internal reset by illegal instruction execution <sup>Note</sup></li> <li>Internal reset by RAM parity error</li> <li>Internal reset by illegal-memory access</li> <li>Power-on-reset: 1.51 ±0.04 V (TA = -40 to +85°C)</li> <li>1.51 ±0.00 V (Ta = 40 to +85°C)</li> </ul> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                   |                   |  |  |  |  |
|                                    |                      | 1.51 ±0.06 V (TA = -40 to +105°C)         • Power-down-reset:       1.50 ±0.04 V (TA = -40 to +85°C)         1.50 ±0.06 V (TA = -40 to +105°C)                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                   |                   |  |  |  |  |
| Voltage detector                   |                      | 1.63 V to 4.06 V (14 st                                                                                                                                                                                                                                                                                                                                                                                                                         | ages)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                   |                   |  |  |  |  |
| On-chip debug fu                   |                      | Provided                                                                                                                                                                                                                                                                                                                                                                                                                                        | 101 0700                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                   |                   |  |  |  |  |
| Power supply vol                   | tage                 | VDD = 1.6 to 5.5 V (TA<br>VDD = 2.4 to 5.5 V (TA                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                   |                   |  |  |  |  |
| Operating ambie                    | nt temperature       | $T_A = -40$ to +85°C (A: Consumer applications, D: Industrial applications),<br>$T_A = -40$ to +105°C (G: Industrial applications)                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                   |                   |  |  |  |  |

Note

The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution is not issued by emulation with the in-circuit emulator or on-chip debug emulator.

|                     |        |                                                                                                                                                        |                                                                                  |           |      |           | •    |
|---------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------|------|-----------|------|
| Items               | Symbol | Conditions                                                                                                                                             | 3                                                                                | MIN.      | TYP. | MAX.      | Unit |
| Input voltage, high | VIH1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                                                              | 0.8 EVDD0 |      | EVDD0     | V    |
|                     | VIH2   | P01, P03, P04, P10, P14 to P17,<br>P30, P43, P44, P50, P53 to P55,                                                                                     | TTL input buffer $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$    | 2.2       |      | EVDD0     | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer $3.3 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$     | 2.0       |      | EVDD0     | V    |
|                     |        |                                                                                                                                                        | TTL input buffer<br>1.6 V ≤ EVpdo < 3.3 V                                        | 1.5       |      | EVDD0     | V    |
|                     | Vінз   | P20 to P27, P150 to P156                                                                                                                               | 0.7 Vdd                                                                          |           | Vdd  | V         |      |
|                     | VIH4   | P60 to P63                                                                                                                                             | 0.7 EVDD0                                                                        |           | 6.0  | V         |      |
|                     | Vih5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | 0.8 Vdd                                                                          |           | Vdd  | V         |      |
| Input voltage, low  | VIL1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                                                              | 0         |      | 0.2 EVDD0 | V    |
|                     | VIL2   | P01, P03, P04, P10, P14 to P17,<br>P30, P43, P44, P50, P53 to P55,                                                                                     | TTL input buffer<br>$4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | 0         |      | 0.8       | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer $3.3 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$     | 0         |      | 0.5       | V    |
|                     |        |                                                                                                                                                        | TTL input buffer $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}$     | 0         |      | 0.32      | V    |
|                     | VIL3   | P20 to P27, P150 to P156                                                                                                                               |                                                                                  | 0         |      | 0.3 Vdd   | V    |
|                     | VIL4   | P60 to P63                                                                                                                                             |                                                                                  | 0         |      | 0.3 EVDD0 | V    |
| Input voltage, low  | VIL5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | CLKS, RESET                                                                      | 0         |      | 0.2 VDD   | V    |

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(3/5)

Caution The maximum value of VIH of pins P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 is EVDD0, even in the N-ch open-drain mode.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



#### (4) Peripheral Functions (Common to all products)

#### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                                           | Symbol                         | Conditions                       |                                                                                                  |  | TYP. | MAX.  | Unit |
|-----------------------------------------------------|--------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------|--|------|-------|------|
| Low-speed on-chip oscilla-<br>tor operating current | I <sub>FIL</sub> Note 1        |                                  |                                                                                                  |  | 0.20 |       | μA   |
| RTC operating current                               | IRTC Notes 1, 2, 3             |                                  |                                                                                                  |  | 0.02 |       | μA   |
| 12-bit interval timer operat-<br>ing current        | IIT Notes 1, 2, 4              |                                  |                                                                                                  |  | 0.02 |       | μA   |
| Watchdog timer operating<br>current                 | I <sub>WDT</sub> Notes 1, 2, 5 | fı∟ = 15 kHz                     |                                                                                                  |  | 0.22 |       | μA   |
| A/D converter operating cur-<br>rent                | IADC Notes 1, 6                | When conversion at maximum speed | Normal mode,<br>AV <sub>REFP</sub> = V <sub>DD</sub> = 5.0 V                                     |  | 1.3  | 1.7   | mA   |
|                                                     |                                |                                  | Low voltage mode,<br>AV <sub>REFP</sub> = V <sub>DD</sub> = 3.0 V                                |  | 0.5  | 0.7   | mA   |
| A/D converter reference<br>voltage current          | IADREF Note 1                  |                                  |                                                                                                  |  | 75.0 |       | μA   |
| Temperature sensor operat-<br>ing current           | ITMPS Note 1                   |                                  |                                                                                                  |  | 75.0 |       | μA   |
| D/A converter operating cur-<br>rent                | IDAC Notes 1, 11, 13           | Per D/A converter channel        |                                                                                                  |  | 1.5  | mA    |      |
| Comparator operating cur-                           | ICMP Notes 1, 12, 13           |                                  | Window mode                                                                                      |  | 12.5 |       | μA   |
| rent                                                |                                | Regulator output voltage = 2.1 V | Comparator high-speed mode                                                                       |  | 6.5  |       | μΑ   |
|                                                     |                                |                                  | Comparator low-speed mode                                                                        |  | 1.7  |       | μΑ   |
|                                                     |                                | VDD = 5.0 V,                     | Window mode                                                                                      |  | 8.0  |       | μA   |
|                                                     |                                | Regulator output voltage = 1.8 V | Comparator high-speed mode                                                                       |  | 4.0  |       | μΑ   |
|                                                     |                                |                                  | Comparator low-speed mode                                                                        |  | 1.3  |       | μA   |
| LVD operating current                               | ILVD Notes 1, 7                |                                  |                                                                                                  |  | 0.08 |       | μΑ   |
| Self-programming operat-<br>ing current             | IFSP Notes 1, 9                |                                  |                                                                                                  |  | 2.50 | 12.20 | mA   |
| BGO operating current                               | IBGO Notes 1, 8                |                                  |                                                                                                  |  | 2.50 | 12.20 | mA   |
| SNOOZE operating current                            | ISNOZ Note 1                   | ADC operation                    | The mode is performed Note 10                                                                    |  | 0.50 | 0.60  | mA   |
|                                                     |                                |                                  | The A/D conversion opera-<br>tions are performed, Low volt-<br>age mode,<br>AVREFP = VDD = 3.0 V |  | 1.20 | 1.44  |      |
|                                                     |                                | CSI/UART operation               |                                                                                                  |  | 0.70 | 0.84  |      |
|                                                     |                                | DTC operation                    |                                                                                                  |  | 3.10 |       |      |

Note 1. Current flowing to VDD.

Note 2. When high speed on-chip oscillator and high-speed system clock are stopped.

Note 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock.

Note 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.

#### UART mode connection diagram (during communication at same potential)



#### UART mode bit width (during communication at same potential) (reference)



Remark 1. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14)

Remark 2. fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))



#### (1) I<sup>2</sup>C standard mode

#### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

| Parameter                     | Symbol       | Conditions                       |      | HS (high-speed main)<br>mode |      | LS (low-speed main) mode |      | LV (low-voltage main)<br>mode |    |
|-------------------------------|--------------|----------------------------------|------|------------------------------|------|--------------------------|------|-------------------------------|----|
|                               |              |                                  | MIN. | MAX.                         | MIN. | MAX.                     | MIN. | MAX.                          |    |
| Data setup time (reception)   | tsu: dat     | $2.7~V \leq EV_{DD0} \leq 5.5~V$ | 250  |                              | 250  |                          | 250  |                               | ns |
|                               |              | $1.8~V \leq EV_{DD0} \leq 5.5~V$ | 250  |                              | 250  |                          | 250  |                               | ns |
|                               |              | $1.7~V \leq EV_{DD0} \leq 5.5~V$ | 250  |                              | 250  |                          | 250  |                               | ns |
|                               |              | $1.6~V \leq EV_{DD0} \leq 5.5~V$ | -    | _                            | 250  |                          | 250  |                               | ns |
| Data hold time (transmission) | thd: dat     | $2.7~V \leq EV_{DD0} \leq 5.5~V$ | 0    | 3.45                         | 0    | 3.45                     | 0    | 3.45                          | μs |
| Note 2                        |              | $1.8~V \leq EV_{DD0} \leq 5.5~V$ | 0    | 3.45                         | 0    | 3.45                     | 0    | 3.45                          | μs |
|                               |              | $1.7~V \leq EV_{DD0} \leq 5.5~V$ | 0    | 3.45                         | 0    | 3.45                     | 0    | 3.45                          | μs |
|                               |              | $1.6~V \leq EV_{DD0} \leq 5.5~V$ | -    | _                            | 0    | 3.45                     | 0    | 3.45                          | μs |
| Setup time of stop condition  | tsu: sto     | $2.7~V \leq EV_{DD0} \leq 5.5~V$ | 4.0  |                              | 4.0  |                          | 4.0  |                               | μs |
|                               |              | $1.8~V \leq EV_{DD0} \leq 5.5~V$ | 4.0  |                              | 4.0  |                          | 4.0  |                               | μs |
|                               |              | $1.7~V \leq EV_{DD0} \leq 5.5~V$ | 4.0  |                              | 4.0  |                          | 4.0  |                               | μs |
|                               |              | $1.6~V \leq EV_{DD0} \leq 5.5~V$ | -    | _                            | 4.0  |                          | 4.0  |                               | μs |
| Bus-free time                 | <b>t</b> BUF | $2.7~V \leq EV_{DD0} \leq 5.5~V$ | 4.7  |                              | 4.7  |                          | 4.7  |                               | μs |
|                               |              | $1.8~V \leq EV_{DD0} \leq 5.5~V$ | 4.7  |                              | 4.7  |                          | 4.7  |                               | μs |
|                               |              | $1.7~V \leq EV_{DD0} \leq 5.5~V$ | 4.7  |                              | 4.7  |                          | 4.7  |                               | μs |
|                               |              | $1.6~V \le EV_{DD0} \le 5.5~V$   | -    | _                            | 4.7  |                          | 4.7  |                               | μs |

Note 1. The first clock pulse is generated after this period when the start/restart condition is detected.

Note 2. The maximum value (MAX.) of the DE DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

- Caution The values in the above table are applied even when bit 2 (PIOR02) in the peripheral I/O redirection register 0 (PIOR0) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.
- **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Standard mode: Cb = 400 pF, Rb = 2.7 k $\Omega$ 



## (2) Interrupt & Reset Mode

#### (TA = -40 to +85°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

| Parameter         | Symbol |                                                         | Con                         | MIN.                         | TYP. | MAX. | Unit |   |
|-------------------|--------|---------------------------------------------------------|-----------------------------|------------------------------|------|------|------|---|
| Voltage detection | VLVDA0 | A0 VPOC2, VPOC1, VPOC0 = 0, 0, 0, falling reset voltage |                             |                              |      |      | 1.66 | V |
| threshold         | VLVDA1 |                                                         | LVIS1, LVIS0 = 1, 0         | Rising release reset voltage | 1.74 | 1.77 | 1.81 | V |
|                   |        |                                                         |                             | Falling interrupt voltage    | 1.70 | 1.73 | 1.77 | V |
|                   | VLVDA2 |                                                         | LVIS1, LVIS0 = 0, 1         | Rising release reset voltage | 1.84 | 1.88 | 1.91 | V |
|                   |        |                                                         |                             | Falling interrupt voltage    | 1.80 | 1.84 | 1.87 | V |
|                   | VLVDA3 |                                                         | LVIS1, LVIS0 = 0, 0         | Rising release reset voltage | 2.86 | 2.92 | 2.97 | V |
|                   |        |                                                         |                             | Falling interrupt voltage    | 2.80 | 2.86 | 2.91 | V |
|                   | VLVDB0 | VPOC2,                                                  | , VPOC1, VPOC0 = 0, 0, 1, f | alling reset voltage         | 1.80 | 1.84 | 1.87 | V |
|                   | VLVDB1 |                                                         | LVIS1, LVIS0 = 1, 0         | Rising release reset voltage | 1.94 | 1.98 | 2.02 | V |
|                   |        |                                                         |                             | Falling interrupt voltage    | 1.90 | 1.94 | 1.98 | V |
|                   | VLVDB2 | -                                                       | LVIS1, LVIS0 = 0, 1         | Rising release reset voltage | 2.05 | 2.09 | 2.13 | V |
|                   |        |                                                         |                             | Falling interrupt voltage    | 2.00 | 2.04 | 2.08 | V |
|                   | VLVDB3 | -                                                       | LVIS1, LVIS0 = 0, 0         | Rising release reset voltage | 3.07 | 3.13 | 3.19 | V |
|                   |        |                                                         |                             | Falling interrupt voltage    | 3.00 | 3.06 | 3.12 | V |
|                   | VLVDC0 | VPOC2, VPOC1, VPOC0 = 0, 1, 0, falling reset voltage    |                             |                              |      | 2.45 | 2.50 | V |
|                   | VLVDC1 |                                                         | LVIS1, LVIS0 = 1, 0         | Rising release reset voltage | 2.56 | 2.61 | 2.66 | V |
|                   |        |                                                         |                             | Falling interrupt voltage    | 2.50 | 2.55 | 2.60 | V |
|                   | VLVDC2 |                                                         | LVIS1, LVIS0 = 0, 1         | Rising release reset voltage | 2.66 | 2.71 | 2.76 | V |
|                   |        |                                                         |                             | Falling interrupt voltage    | 2.60 | 2.65 | 2.70 | V |
|                   | VLVDC3 |                                                         | LVIS1, LVIS0 = 0, 0         | Rising release reset voltage | 3.68 | 3.75 | 3.82 | V |
|                   |        |                                                         |                             | Falling interrupt voltage    | 3.60 | 3.67 | 3.74 | V |
|                   | VLVDD0 | VPOC2,                                                  | VPOC1, VPOC0 = 0, 1, 1, f   | alling reset voltage         | 2.70 | 2.75 | 2.81 | V |
|                   | VLVDD1 | -                                                       | LVIS1, LVIS0 = 1, 0         | Rising release reset voltage | 2.86 | 2.92 | 2.97 | V |
|                   |        |                                                         |                             | Falling interrupt voltage    | 2.80 | 2.86 | 2.91 | V |
|                   | VLVDD2 |                                                         | LVIS1, LVIS0 = 0, 1         | Rising release reset voltage | 2.96 | 3.02 | 3.08 | V |
|                   |        |                                                         |                             | Falling interrupt voltage    | 2.90 | 2.96 | 3.02 | V |
|                   | VLVDD3 | 1                                                       | LVIS1, LVIS0 = 0, 0         | Rising release reset voltage | 3.98 | 4.06 | 4.14 | V |
|                   |        |                                                         |                             | Falling interrupt voltage    | 3.90 | 3.98 | 4.06 | V |

## 2.6.7 Power supply voltage rising slope characteristics

#### (TA = -40 to +85°C, Vss = 0 V)

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until VDD reaches the operating voltage range shown in 2.4 AC Characteristics.



# 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS TA = -40 to +105°C)

This chapter describes the following electrical specifications. Target products G: Industrial applications  $T_A = -40$  to  $+105^{\circ}C$ R5F104xxGxx

- Caution 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
- Caution 2. With products not provided with an EVDD0, EVDD1, EVSS0, or EVSS1 pin, replace EVDD0 and EVDD1 with VDD, or replace EVSS0 and EVSS1 with VSS.
- Caution 3. The pins mounted depend on the product. Refer to 2.1 Port Functions to 2.2.1 Functions for each product in the RL78/G14 User's Manual.
- Caution 4. Please contact Renesas Electronics sales office for derating of operation under TA = +85 to +105°C. Derating is the systematic reduction of load for the sake of improved reliability.
- Remark When RL78/G14 is used in the range of T<sub>A</sub> = -40 to +85°C, see 2. ELECTRICAL SPECIFICATIONS (T<sub>A</sub> = -40 to +85°C).



## 3.3 DC Characteristics

## 3.3.1 Pin characteristics

#### $(TA = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le EVDD0 = EVDD1 \le VDD \le 5.5 \text{ V}, \text{ VSS} = EVSS0 = EVSS1 = 0 \text{ V})$

| Items                       | Symbol | Conditions                                                                                                                                                                      |                                                              | MIN. | TYP. | MAX.           | Unit |
|-----------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------|------|----------------|------|
| Output current, high Note 1 | Іон1   | Per pin for P00 to P06,<br>P10 to P17, P30, P31,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147     | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ |      |      | -3.0<br>Note 2 | mA   |
|                             |        | Total of P00 to P04, P40 to P47,<br>P102, P120, P130, P140 to P145<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                      | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ |      |      | -30.0          | mA   |
|                             |        |                                                                                                                                                                                 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 4.0 \text{ V}$ |      |      | -10.0          | mA   |
|                             |        |                                                                                                                                                                                 | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$   |      |      | -5.0           | mA   |
|                             | Іон2   | Total of P05, P06, P10 to P17,<br>P30, P31, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100, P101, P110,<br>P111, P146, P147<br>(When duty ≤ 70% <sup>Note 3</sup> ) | $4.0~V \leq EV_{DD0} \leq 5.5~V$                             |      |      | -30.0          | mA   |
|                             |        |                                                                                                                                                                                 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 4.0 \text{ V}$ |      |      | -19.0          | mA   |
|                             |        |                                                                                                                                                                                 | 2.4 V ≤ EVDD0 < 2.7 V                                        |      |      | -10.0          | mA   |
|                             |        | Total of all pins (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                     | $2.4 \text{ V} \leq \text{EVDD0} \leq 5.5 \text{ V}$         |      |      | -60.0          | mA   |
|                             |        | Per pin for P20 to P27,<br>P150 to P156                                                                                                                                         | $2.4 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$           |      |      | -0.1<br>Note 2 | mA   |
|                             |        | Total of all pins (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                     | $2.4~V \le V \text{DD} \le 5.5~V$                            |      |      | -1.5           | mA   |

Note 1. Value of current at which the device operation is guaranteed even if the current flows from the EVDD0, EVDD1, VDD pins to an output pin.

Note 2. Do not exceed the total current value.

**Note 3.** Specification under conditions where the duty factor  $\leq$  70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

- Total output current of pins = (IOH × 0.7)/(n × 0.01)
- <Example> Where n = 80% and IOH = -10.0 mA Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

Caution P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 do not output high level in N-ch open-drain mode.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



| Items                            | Symbol | Conditions                                                                                                                                             |            |                                             | MIN. | TYP. | MAX. | Unit |
|----------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------------|------|------|------|------|
| Input leakage cur-<br>rent, high | ILIH1  | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | VI = EVDD0 |                                             |      |      | 1    | μΑ   |
|                                  | Ilih2  | P20 to P27, P137, P150 to P156,<br>RESET                                                                                                               | VI = VDD   |                                             |      |      | 1    | μA   |
|                                  | Ішнз   | P121 to P124<br>(X1, X2, EXCLK, XT1, XT2,<br>EXCLKS)                                                                                                   | VI = VDD   | In input port or<br>external clock<br>input |      |      | 1    | μA   |
|                                  |        |                                                                                                                                                        |            | In resonator con-<br>nection                |      |      | 10   | μA   |
| Input leakage<br>current, low    | ILIL1  | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | VI = EVsso |                                             |      |      | -1   | μΑ   |
|                                  | ILIL2  | P20 to P27, P137, P150 to P156,<br>RESET                                                                                                               | VI = Vss   |                                             |      |      | -1   | μΑ   |
|                                  | ILIL3  | P121 to P124<br>(X1, X2, EXCLK, XT1, XT2,<br>EXCLKS)                                                                                                   | VI = VSS   | In input port or<br>external clock<br>input |      |      | -1   | μA   |
|                                  |        |                                                                                                                                                        |            | In resonator con-<br>nection                |      |      | -10  | μA   |
| On-chip pull-up<br>resistance    | Ru     | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | VI = EVsso | , In input port                             | 10   | 20   | 100  | kΩ   |

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(5/5)

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- Note 1. Total current flowing into VDD and EVDD0, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0 or Vss, EVss0. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. During HALT instruction execution by flash memory.
- **Note 3.** When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 4. When high-speed system clock and subsystem clock are stopped.
- **Note 5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 7.Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.<br/>HS (high-speed main) mode:  $2.7 \text{ V} \le \text{VDD} \le 5.5 \text{ V}$ @1 MHz to 32 MHz
  - 2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz
- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fill: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C



#### Parameter Symbo Conditions MIN. TYP. MAX. fносо = 64 MHz, $V_{DD} = 5.0 V$ 2.6 Supply DD1 Operat-HS (high-speed main) Basic current ing mode mode Note 5 fill = 32 MHz Note 3 operation VDD = 3.0 V 2.6 Note 1 fносо = 32 MHz. Basic VDD = 5.0 V 2.3 fiH = 32 MHz Note 3 operation VDD = 3.0 V 2.3 fносо = 64 MHz, VDD = 5.0 V HS (high-speed main) Normal 5.4 10.9 mode Note 5 fiH = 32 MHz Note 3 operation $V_{DD} = 3.0 V$ 54 10.9 VDD = 5.0 V 10.3 fносо = 32 MHz. Normal 5.0 fin = 32 MHz Note 3 operation VDD = 3.0 V 10.3 5.0 VDD = 5.0 V fHOCO = 48 MHz. 42 82 Normal fiH = 24 MHz Note 3 operation VDD = 3.0 V 4.2 8.2 fносо = 24 MHz, Normal VDD = 5.0 V 4.0 7.8 fill = 24 MHz Note 3 operation VDD = 3.0 V 40 78 fносо = 16 MHz, Normal VDD = 5.0 V 3.0 5.6 fin = 16 MHz Note 3 operation VDD = 3.0 V 3.0 5.6 HS (high-speed main) 3.4 f<sub>MX</sub> = 20 MHz Note 2 Normal Square wave input 6.6 mode Note 5 VDD = 5.0 V operation Resonator connection 3.6 6.7 f<sub>MX</sub> = 20 MHz Note 2, Normal Square wave input 34 6.6 operation $V_{DD} = 3.0 V$ Resonator connection 3.6 6.7 fmx = 10 MHz Note 2, 2.1 3.9 Normal Square wave input VDD = 5.0 V operation Resonator connection 22 4.0 f<sub>MX</sub> = 10 MHz Note 2. Normal Square wave input 2.1 3.9 VDD = 3.0 V operation Resonator connection 2.2 4.0 fsub = 32.768 kHz Note 4 49 71 Subsystem clock Normal Square wave input operation operation $T_A = -40^{\circ}C$ Resonator connection 4.9 7.1 fsub = 32.768 kHz Note 4 Normal Square wave input 4.9 7.1 $T_A = +25^{\circ}C$ operation 4.9 7.1 Resonator connection Normal 5.1 8.8 fsub = 32.768 kHz Note 4 Square wave input $T_A = +50^{\circ}C$ operation 8.8 Resonator connection 5.1 10.5 fsub = 32.768 kHz Note 4 Square wave input 5.5 Normal TA = +70°C operation Resonator connection 5.5 10.5 fsub = 32.768 kHz Note 4 Normal 6.5 14.5 Square wave input TA = +85°C operation 6.5 14.5 Resonator connection fsub = 32.768 kHz Note 4 Normal Square wave input 13.0 58.0

 $T_{A} = +105^{\circ}C$ 

## (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products

#### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(Notes and Remarks are listed on the next page.)

operation

Resonator connection

Unit

mΑ

mΑ

mΑ

μA

13.0

58.0



#### CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





- Remark 1. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)
- Remark 2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.
   Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function.

#### (2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI16 to ANI20

| Parameter                           | Symbol | Conditions                                           |                                                            | MIN.   | TYP. | MAX.                   | Unit |
|-------------------------------------|--------|------------------------------------------------------|------------------------------------------------------------|--------|------|------------------------|------|
| Resolution                          | RES    |                                                      |                                                            | 8      |      | 10                     | bit  |
| Overall error Note 1                | AINL   | 10-bit resolution<br>EVDD0 ≤ AVREFP = VDD Notes 3, 4 | $2.4~V \leq AV_{REFP} \leq 5.5~V$                          |        | 1.2  | ±5.0                   | LSB  |
| Conversion time                     | tconv  | Target ANI pip: ANI16 to ANI20                       | $3.6~V \le V_{DD} \le 5.5~V$                               | 2.125  |      | 39                     | μs   |
|                                     |        |                                                      | $2.7~V \leq V_{DD} \leq 5.5~V$                             | 3.1875 |      | 39                     | μs   |
|                                     |        |                                                      | $2.4~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 17     |      | 39                     | μs   |
| Zero-scale error Notes 1, 2         | Ezs    | 10-bit resolution<br>EVDD0 ≤ AVREFP = VDD Notes 3, 4 | $2.4~V \leq AV_{REFP} \leq 5.5~V$                          |        |      | ±0.35                  | %FSR |
| Full-scale error Notes 1, 2         | Efs    | 10-bit resolution<br>EVDD0 ≤ AVREFP = VDD Notes 3, 4 | $2.4~V \leq AV_{REFP} \leq 5.5~V$                          |        |      | ±0.35                  | %FSR |
| Integral linearity error Note 1     | ILE    | 10-bit resolution<br>EVDD0 ≤ AVREFP = VDD Notes 3, 4 | $2.4~V \leq AV_{REFP} \leq 5.5~V$                          |        |      | ±3.5                   | LSB  |
| Differential linearity error Note 1 | DLE    | 10-bit resolution<br>EVDD0 ≤ AVREFP = VDD Notes 3, 4 | $2.4~V \leq AV_{REFP} \leq 5.5~V$                          |        |      | ±2.0                   | LSB  |
| Analog input voltage                | VAIN   | ANI16 to ANI20                                       | •                                                          | 0      |      | AVREFP<br>and<br>EVDD0 | V    |

#### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, 2.4 V $\leq$ AVREFP $\leq$ VDD $\leq$ 5.5 V, Vss = EVsso = EVss1 = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

#### Note 1. Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (%FSR) to the full-scale value.

Note 3. When  $EVDD0 \le AVREFP \le VDD$ , the MAX. values are as follows.

|         | Overall error:                                             | Add $\pm 1.0$ LSB to the MAX. value when AVREFP = VDD.    |  |  |  |  |
|---------|------------------------------------------------------------|-----------------------------------------------------------|--|--|--|--|
|         | Zero-scale error/Full-scale error:                         | Add $\pm 0.05\%$ FSR to the MAX. value when AVREFP = VDD. |  |  |  |  |
|         | Integral linearity error/ Differential linearity error:    | Add ±0.5 LSB to the MAX. value when AVREFP = VDD.         |  |  |  |  |
| Note 4. | When AVREFP < EVDD0 ≤ VDD, the MAX. values are as follows. |                                                           |  |  |  |  |
|         | Overall error:                                             | Add ±4.0 LSB to the MAX. value when AVREFP = VDD.         |  |  |  |  |
|         |                                                            |                                                           |  |  |  |  |

Zero-scale error/Full-scale error:

Add ±0.20%FSR to the MAX. value when AVREFP = VDD. Integral linearity error/ Differential linearity error: Add ±2.0 LSB to the MAX. value when AVREFP = VDD.



R5F104LCALA, R5F104LDALA, R5F104LEALA, R5F104LFALA, R5F104LGALA, R5F104LHALA, R5F104LJALA R5F104LKALA, R5F104LLALA

R5F104LCGLA,R5F104LDGLA, R5F104LEGLA, R5F104LFGLA, R5F104LGGLA, R5F104LHGLA, R5F104LJGLA R5F104LKGLA, R5F104LLGLA



© 2011 Renesas Electronics Corporation. All rights reserved.

#### Notice 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits software or information 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product. 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics. 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics

products.

#### 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.

- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information.

## RENESAS

#### SALES OFFICES

## Renesas Electronics Corporation

http://www.renesas.com

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 **Renesas Electronics Europe Limited** Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +88-10-8235-1155, Fax: +88-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tei: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Non-sease Lectronics nong round Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +55-631-30200, Fax: +65-6213-0300 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207. Block B. Menara Amcorp. Amco Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141