

Welcome to E-XFL.COM

## What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

# Details

Ξ·ΧΕΙ

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I²C, LINbus, UART/USART                                                    |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 48                                                                              |
| Program Memory Size        | 128KB (128K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 16K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 12x8/10b; D/A 2x8b                                                          |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-LQFP                                                                         |
| Supplier Device Package    | 64-LFQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104lgafb-v0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **1.6** Outline of Functions

[30-pin, 32-pin, 36-pin, 40-pin products (code flash memory 16 KB to 64 KB)]

# Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

|                      |                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                          |                             | (1/2)                                                  |  |  |  |
|----------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------|--------------------------------------------------------|--|--|--|
|                      |                                                                            | 30-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 32-pin                                   | 36-pin                      | 40-pin                                                 |  |  |  |
|                      | Item                                                                       | R5F104Ax<br>(x = A, C to E)                                                                                                                                                                                                                                                                                                                                                                                                                                             | R5F104Bx<br>(x = A, C to E)              | R5F104Cx<br>(x = A, C to E) | R5F104Ex<br>(x = A, C to E)                            |  |  |  |
| Code flash memo      | ry (KB)                                                                    | 16 to 64                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 16 to 64                                 | 16 to 64                    | 16 to 64                                               |  |  |  |
| Data flash memor     | у (КВ)                                                                     | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 4                                        | 4                           | 4                                                      |  |  |  |
| RAM (KB)             |                                                                            | 2.5 to 5.5 Note                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2.5 to 5.5 Note                          | 2.5 to 5.5 Note             | 2.5 to 5.5 Note                                        |  |  |  |
| Address space        |                                                                            | 1 MB                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                          |                             |                                                        |  |  |  |
| Main system<br>clock | High-speed system<br>clock<br>High-speed on-chip<br>oscillator clock (fiH) | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK)<br>HS (high-speed main) mode: 1 to 20 MHz (Vbb = 2.7 to 5.5 V),<br>HS (high-speed main) mode: 1 to 16 MHz (Vbb = 2.4 to 5.5 V),<br>LS (low-speed main) mode: 1 to 8 MHz (Vbb = 1.8 to 5.5 V),<br>LV (low-voltage main) mode: 1 to 4 MHz (Vbb = 1.6 to 5.5 V)<br>HS (high-speed main) mode: 1 to 32 MHz (Vbb = 2.7 to 5.5 V),<br>HS (high-speed main) mode: 1 to 16 MHz (Vbb = 2.4 to 5.5 V), |                                          |                             |                                                        |  |  |  |
|                      |                                                                            | LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V),                                                                                                                                                                                                                                                                                                                                                                                                              |                                          |                             |                                                        |  |  |  |
| Subsystem clock      |                                                                            | XT1 (crystal) oscillation     external subsystem     clock input (EXCLKS)     32.768 kHz                                                                                                                                                                                                                                                                                                                                                                                |                                          |                             |                                                        |  |  |  |
| Low-speed on-chi     | p oscillator clock                                                         | 15 kHz (TYP.): VDD = 1.6 t                                                                                                                                                                                                                                                                                                                                                                                                                                              | o 5.5 V                                  |                             |                                                        |  |  |  |
| General-purpose      | register                                                                   | 8 bits $\times$ 32 registers (8 bits                                                                                                                                                                                                                                                                                                                                                                                                                                    | $s \times 8$ registers $\times 4$ banks) |                             |                                                        |  |  |  |
| Minimum instructi    | on execution time                                                          | $0.03125\mu s$ (High-speed o                                                                                                                                                                                                                                                                                                                                                                                                                                            | n-chip oscillator clock: fін             | = 32 MHz operation)         |                                                        |  |  |  |
|                      |                                                                            | $0.05 \ \mu s$ (High-speed syste                                                                                                                                                                                                                                                                                                                                                                                                                                        | em clock: fmx = 20 MHz op                | eration)                    |                                                        |  |  |  |
|                      |                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                          |                             |                                                        |  |  |  |
| Instruction set      |                                                                            | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul>                                                                      |                                          |                             |                                                        |  |  |  |
| I/O port             | Total                                                                      | 26                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 28                                       | 32                          | 36                                                     |  |  |  |
|                      | CMOS I/O                                                                   | 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 22                                       | 26                          | 28                                                     |  |  |  |
|                      | CMOS input                                                                 | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3                                        | 3                           | 5                                                      |  |  |  |
|                      | CMOS output                                                                | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | _                                        | —                           | —                                                      |  |  |  |
|                      | N-ch open-drain I/O (6<br>V tolerance)                                     | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3                                        | 3                           | 3                                                      |  |  |  |
| Timer                | 16-bit timer                                                               | 8 channels<br>(TAU: 4 channels, Timer R                                                                                                                                                                                                                                                                                                                                                                                                                                 | RJ: 1 channel, Timer RD: 2               | channels, Timer RG: 1 ch    | annel)                                                 |  |  |  |
|                      | Watchdog timer                                                             | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                          |                             |                                                        |  |  |  |
|                      | Real-time clock (RTC)                                                      | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                          |                             |                                                        |  |  |  |
|                      | 12-bit interval timer                                                      | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                          |                             |                                                        |  |  |  |
|                      | Timer output                                                               | Timer outputs: 13 channels<br>PWM outputs: 9 channels                                                                                                                                                                                                                                                                                                                                                                                                                   |                                          |                             |                                                        |  |  |  |
|                      | RTC output                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _                                        |                             | 1<br>• 1 Hz<br>(subsystem clock: fsub<br>= 32.768 kHz) |  |  |  |

(Note is listed on the next page.)



| Items               | Symbol | Conditions                                                                                                                                             | 3                                                                                | MIN.      | TYP.      | MAX.      | Unit |
|---------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------|-----------|-----------|------|
| Input voltage, high | Vih1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                                                              | 0.8 EVddo |           | EVddo     | V    |
|                     | Vih2   | P01, P03, P04, P10, P14 to P17,<br>P30, P43, P44, P50, P53 to P55,                                                                                     | TTL input buffer<br>$4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | 2.2       |           | EVDD0     | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer<br>$3.3 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$  | 2.0       |           | EVDD0     | V    |
|                     |        |                                                                                                                                                        | TTL input buffer $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}$      | 1.5       |           | EVDD0     | V    |
|                     | Vінз   | P20 to P27, P150 to P156                                                                                                                               | ·                                                                                | 0.7 Vdd   |           | Vdd       | V    |
|                     | VIH4   | P60 to P63                                                                                                                                             | 0.7 EVDD0                                                                        |           | 6.0       | V         |      |
|                     | Vih5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | CLKS, RESET                                                                      | 0.8 Vdd   |           | Vdd       | V    |
| Input voltage, low  | VIL1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                                                              | 0         |           | 0.2 EVDD0 | V    |
|                     | VIL2   | P01, P03, P04, P10, P14 to P17,<br>P30, P43, P44, P50, P53 to P55,                                                                                     | TTL input buffer $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$    | 0         |           | 0.8       | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer $3.3 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$     | 0         |           | 0.5       | V    |
|                     |        |                                                                                                                                                        | TTL input buffer<br>1.6 V ≤ EVpp₀ < 3.3 V                                        | 0         |           | 0.32      | V    |
|                     | VIL3   | P20 to P27, P150 to P156                                                                                                                               |                                                                                  | 0         |           | 0.3 Vdd   | V    |
|                     | VIL4   | P60 to P63                                                                                                                                             | 0                                                                                |           | 0.3 EVDD0 | V         |      |
|                     | VIL5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | 0                                                                                |           | 0.2 Vdd   | V         |      |

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(3/5)

Caution The maximum value of VIH of pins P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 is EVDD0, even in the N-ch open-drain mode.



- Note 1. Total current flowing into VDD, EVDDD, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDD, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
   Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 3. When high-speed system clock and subsystem clock are stopped.
- **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}_{\text{@1}} \text{ MHz to } 32 \text{ MHz}$ 

2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz

LS (low-speed main) mode:  $$1.8~V \le V \mbox{DD} \le 5.5~V \ensuremath{\textcircled{0}}1~\mbox{MHz}$ to 8 MHz}$$ 

LV (low-voltage main) mode:  $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{@}1 \text{ MHz}$  to 4 MHz

- Remark 1. fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
- **Remark 3.** fin: High-speed on-chip oscillator clock frequency (32 MHz max.)
- **Remark 4.** fsuB: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C



# (4) Peripheral Functions (Common to all products)

# (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                                           | Symbol                        | Condit                                                       | ions                                                                                                                     | MIN. | TYP. | MAX.  | Unit |
|-----------------------------------------------------|-------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|------|-------|------|
| Low-speed on-chip oscilla-<br>tor operating current | I <sub>FIL</sub> Note 1       |                                                              |                                                                                                                          |      | 0.20 |       | μA   |
| RTC operating current                               | IRTC Notes 1, 2, 3            |                                                              |                                                                                                                          |      | 0.02 |       | μΑ   |
| 12-bit interval timer operat-<br>ing current        | I <sub>IT</sub> Notes 1, 2, 4 |                                                              |                                                                                                                          |      | 0.02 |       | μA   |
| Watchdog timer operating<br>current                 | IWDT Notes 1, 2, 5            | fı∟ = 15 kHz                                                 |                                                                                                                          |      | 0.22 |       | μA   |
| A/D converter operating cur-<br>rent                | IADC Notes 1, 6               | When conversion at maximum speed                             | Normal mode,<br>AV <sub>REFP</sub> = V <sub>DD</sub> = 5.0 V                                                             |      | 1.3  | 1.7   | mA   |
|                                                     |                               |                                                              | Low voltage mode,<br>AV <sub>REFP</sub> = V <sub>DD</sub> = 3.0 V                                                        |      | 0.5  | 0.7   | mA   |
| A/D converter reference<br>voltage current          | IADREF Note 1                 |                                                              |                                                                                                                          |      | 75.0 |       | μA   |
| Temperature sensor operat-<br>ing current           | ITMPS Note 1                  |                                                              |                                                                                                                          |      | 75.0 |       | μA   |
| D/A converter operating cur-<br>rent                | IDAC Notes 1, 11, 13          | Per D/A converter channel                                    |                                                                                                                          |      |      | 1.5   | mA   |
| Comparator operating cur-                           | ICMP Notes 1, 12, 13          | V <sub>DD</sub> = 5.0 V,<br>Regulator output voltage = 2.1 V | Window mode                                                                                                              |      | 12.5 |       | μA   |
| rent                                                |                               |                                                              | Comparator high-speed mode                                                                                               |      | 6.5  |       | μΑ   |
| Comparator operating cur-<br>ent                    |                               |                                                              | Comparator low-speed mode                                                                                                |      | 1.7  |       | μA   |
|                                                     |                               | VDD = 5.0 V,                                                 | Window mode                                                                                                              |      | 8.0  |       | μA   |
|                                                     |                               | Regulator output voltage = 1.8 V                             | Comparator high-speed mode                                                                                               |      | 4.0  |       | μΑ   |
|                                                     |                               |                                                              | Comparator low-speed mode                                                                                                |      | 1.3  |       | μΑ   |
| LVD operating current                               | ILVD Notes 1, 7               |                                                              |                                                                                                                          |      | 0.08 |       | μΑ   |
| Self-programming operat-<br>ing current             | IFSP Notes 1, 9               |                                                              |                                                                                                                          |      | 2.50 | 12.20 | mA   |
| BGO operating current                               | IBGO Notes 1, 8               |                                                              |                                                                                                                          |      | 2.50 | 12.20 | mA   |
| SNOOZE operating current                            | ISNOZ Note 1                  | ADC operation                                                | The mode is performed Note 10                                                                                            |      | 0.50 | 0.60  | mA   |
|                                                     |                               |                                                              | The A/D conversion opera-<br>tions are performed, Low volt-<br>age mode,<br>AV <sub>REFP</sub> = V <sub>DD</sub> = 3.0 V |      | 1.20 | 1.44  |      |
|                                                     | C                             | CSI/UART operation                                           |                                                                                                                          |      | 0.70 | 0.84  |      |
|                                                     |                               | DTC operation                                                |                                                                                                                          |      | 3.10 |       |      |

Note 1. Current flowing to VDD.

Note 2. When high speed on-chip oscillator and high-speed system clock are stopped.

Note 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock.

Note 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.

| Parameter                   | Symbol | Cond                                                           | litions                                                        | HS (high-spee<br>mode | d main)            | LS (low-speed<br>mode | d main)            | LV (low-voltage mode | e main)         | Unit |
|-----------------------------|--------|----------------------------------------------------------------|----------------------------------------------------------------|-----------------------|--------------------|-----------------------|--------------------|----------------------|-----------------|------|
|                             |        |                                                                |                                                                | MIN.                  | MAX.               | MIN.                  | MAX.               | MIN.                 | MAX.            |      |
| SCKp cycle                  | tксү2  | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   | 20 MHz < fмск                                                  | 8/fмск                |                    | _                     |                    | _                    |                 | ns   |
| time Note 5                 |        |                                                                | fмск ≤ 20 MHz                                                  | 6/fмск                |                    | 6/fмск                |                    | 6/fмск               |                 | ns   |
|                             |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   | 16 MHz < fмск                                                  | 8/fмск                |                    | _                     |                    | _                    |                 | ns   |
|                             |        |                                                                | fмск ≤ 16 MHz                                                  | 6/fмск                |                    | 6/fмск                |                    | 6/fмск               |                 | ns   |
|                             |        | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                                | 6/fмск<br>and 500     |                    | 6/fмск<br>and 500     |                    | 6/fмск<br>and 500    |                 | ns   |
|                             |        | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                                | 6/fмск<br>and 750     |                    | 6/fмск<br>and 750     |                    | 6/fмск<br>and 750    |                 | ns   |
|                             |        | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   | 6/fмск<br>and 1500                                             |                       | 6/fмск<br>and 1500 |                       | 6/fмск<br>and 1500 |                      | ns              |      |
|                             |        | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                                | —                     |                    | 6/fмск<br>and 1500    |                    | 6/fмск<br>and 1500   |                 | ns   |
| SCKp high-/                 | tкн2,  | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V$                        |                                                                | tĸcy2/2 - 7           |                    | tkcy2/2 - 7           |                    | tксү2/2 - 7          |                 | ns   |
|                             | TKL2   | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$                        |                                                                | tkcy2/2 - 8           |                    | tkcy2/2 - 8           |                    | tkcy2/2 - 8          |                 | ns   |
|                             |        | $1.8~V \leq EV_{\text{DD0}} \leq 5.5~V$                        |                                                                | tксү2/2 - 18          |                    | tксү2/2 - 18          |                    | tксү2/2 - 18         |                 | ns   |
|                             |        | $1.7~V \leq EV_{DD0} \leq 5.5~V$                               |                                                                | tксү2/2 - 66          |                    | tkcy2/2 - 66          |                    | tkcy2/2 - 66         |                 | ns   |
|                             |        | $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$                        |                                                                | _                     |                    | tkcy2/2 - 66          |                    | tkcy2/2 - 66         |                 | ns   |
| SIp setup time              | tsik2  | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$                        | 1/fмск + 20                                                    |                       | 1/fмск + 30        |                       | 1/fмск + 30        |                      | ns              |      |
| (to SCKp↑)<br>Note 1        |        | $1.8~V \leq EV_{\text{DD0}} \leq 5.5~V$                        | 1/fмск + 30                                                    |                       | 1/fмск + 30        |                       | 1/fмск + 30        |                      | ns              |      |
|                             |        | $1.7~V \leq EV_{DD0} \leq 5.5~V$                               |                                                                | 1/fмск + 40           |                    | 1/fмск + 40           |                    | 1/fмск + 40          |                 | ns   |
|                             |        | $1.6~V \leq EV_{DD0} \leq 5.5~V$                               |                                                                |                       | 1/fмск + 40        |                       | 1/fмск + 40        |                      | ns              |      |
| SIp hold time               | tksi2  | $1.8~V \leq EV_{\text{DD0}} \leq 5.5~V$                        |                                                                | 1/fмск + 31           |                    | 1/fмск + 31           |                    | 1/fмск + 31          |                 | ns   |
| (from SCKp↑)<br>Note 2      |        | $1.7~V \leq EV_{DD0} \leq 5.5~V$                               |                                                                | 1/fмск + 250          |                    | 1/fмск + 250          |                    | 1/fмск + 250         |                 | ns   |
|                             |        | $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$                        |                                                                |                       |                    | 1/fмск + 250          |                    | 1/fмск + 250         |                 | ns   |
| Delay time<br>from SCKp↓ to | tkso2  | C = 30 pF Note 4                                               | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                       | 2/fмск<br>+ 44     |                       | 2/fмск<br>+ 110    |                      | 2/fмск<br>+ 110 | ns   |
| SOp output<br>Note 3        |        |                                                                | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                       | 2/fмск<br>+ 75     |                       | 2/fмск<br>+ 110    |                      | 2/fмск<br>+ 110 | ns   |
|                             |        | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                                | 2/fмск<br>+ 100       |                    | 2/fмск<br>+ 110       |                    | 2/fмск<br>+ 110      | ns              |      |
|                             |        | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                                | 2/fмск<br>+ 220       |                    | 2/fмск<br>+ 220       |                    | 2/fмск<br>+ 220      | ns              |      |
|                             |        |                                                                | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                       | _                  |                       | 2/fмск<br>+ 220    |                      | 2/fмск<br>+ 220 | ns   |

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

**Note 4.** C is the load capacitance of the SOp output lines.

**Note 5.** The maximum transfer rate when using the SNOOZE mode is 1 Mbps.

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

| (TA = -40 to +8  | 5°C, 1.6 | $\mathbf{V} \leq \mathbf{EV} \mathbf{DD}$ | $\mathbf{D} = \mathbf{EV}\mathbf{D}\mathbf{D}1 \leq \mathbf{V}\mathbf{D}\mathbf{D} \leq \mathbf{C}$ | 5.5 V, Vss = I        | EVsso   | = EVSS1 = 0                 | V)   |                               |      | (2/2) |
|------------------|----------|-------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------|---------|-----------------------------|------|-------------------------------|------|-------|
| Parameter        | Symbol   |                                           | Conditions                                                                                          | HS (high-spee<br>mode | d main) | LS (low-speed main)<br>mode |      | LV (low-voltage main)<br>mode |      | Unit  |
|                  |          |                                           |                                                                                                     | MIN.                  | MAX.    | MIN.                        | MAX. | MIN.                          | MAX. |       |
| SSI00 setup time | tssik    | DAPmn = 0                                 | $2.7~V \leq EV_{DD0} \leq 5.5~V$                                                                    | 120                   |         | 120                         |      | 120                           |      | ns    |
|                  |          |                                           | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$                                        | 200                   |         | 200                         |      | 200                           |      | ns    |
|                  |          |                                           | $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$                                      | 400                   |         | 400                         |      | 400                           |      | ns    |
|                  |          |                                           | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$                                        | —                     |         | 400                         |      | 400                           |      | ns    |
|                  |          | DAPmn = 1                                 | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$                                      | 1/fмск + 120          |         | 1/fмск + 120                |      | 1/fмск + 120                  |      | ns    |
|                  |          |                                           | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$                                        | 1/fмск + 200          |         | 1/fмск + 200                |      | 1/fмск + 200                  |      | ns    |
|                  |          |                                           | $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$                                      | 1/fмск + 400          |         | 1/fмск + 400                |      | 1/fмск + 400                  |      | ns    |
|                  |          |                                           | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$                                        | —                     |         | 1/fмск + 400                |      | 1/fмск + 400                  |      | ns    |
| SSI00 hold time  | tĸssi    | DAPmn = 0                                 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$                                        | 1/fмск + 120          |         | 1/fмск + 120                |      | 1/fмск + 120                  |      | ns    |
|                  |          |                                           | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$                                        | 1/fмск + 200          |         | 1/fмск + 200                |      | 1/fмск + 200                  |      | ns    |
|                  |          |                                           | $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$                                      | 1/fмск + 400          |         | 1/fмск + 400                |      | 1/fмск + 400                  |      | ns    |
|                  |          |                                           | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$                                        | —                     |         | 1/fмск + 400                |      | 1/fмск + 400                  |      | ns    |
|                  |          | DAPmn = 1                                 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$                                        | 120                   |         | 120                         |      | 120                           |      | ns    |
|                  |          |                                           | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$                                        | 200                   |         | 200                         |      | 200                           |      | ns    |
|                  |          |                                           | $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$                                      | 400                   |         | 400                         |      | 400                           |      | ns    |
|                  |          |                                           | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$                                        | _                     |         | 400                         |      | 400                           |      | ns    |

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

**Remark** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM number (g = 3, 5)

# CSI mode connection diagram (during communication at same potential)



CSI mode connection diagram (during communication at same potential) (Slave Transmission of slave select input function (CSI00))



**Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31) **Remark 2.** m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)



# 2.6 Analog Characteristics

# 2.6.1 A/D converter characteristics

# Classification of A/D converter characteristics

| Reference Voltage<br>Input channel                              | Reference voltage (+) = AVREFP<br>Reference voltage (-) = AVREFM | Reference voltage (+) = V <sub>DD</sub><br>Reference voltage (-) = V <sub>SS</sub> | Reference voltage (+) = V <sub>BGR</sub><br>Reference voltage (-)= AV <sub>REFM</sub> |
|-----------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| ANI0 to ANI14                                                   | Refer to 2.6.1 (1).                                              | Refer to 2.6.1 (3).                                                                | Refer to 2.6.1 (4).                                                                   |
| ANI16 to ANI20                                                  | Refer to 2.6.1 (2).                                              |                                                                                    |                                                                                       |
| Internal reference voltage<br>Temperature sensor output voltage | Refer to <b>2.6.1 (1)</b> .                                      |                                                                                    | _                                                                                     |

(1) When reference voltage (+) = AVREFP/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage

# (TA = -40 to +85°C, 1.6 V $\leq$ AVREFP $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                           | Symbol | Conditior                                                                                                       | IS                                                                            | MIN.                       | TYP. | MAX.   | Unit |
|-------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------|------|--------|------|
| Resolution                          | RES    |                                                                                                                 |                                                                               | 8                          |      | 10     | bit  |
| Overall error Note 1                | AINL   | 10-bit resolution                                                                                               | $1.8~V \leq AV_{REFP} \leq 5.5~V$                                             |                            | 1.2  | ±3.5   | LSB  |
|                                     |        | AVREFP = VDD Note 3                                                                                             | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 4}}$ |                            | 1.2  | ±7.0   | LSB  |
| Conversion time                     | tconv  | 10-bit resolution                                                                                               | $3.6~V \leq V_{DD} \leq 5.5~V$                                                | 2.125                      |      | 39     | μs   |
|                                     |        | Target pin: ANI2 to ANI14                                                                                       | $2.7~V \leq V_{DD} \leq 5.5~V$                                                | 3.1875                     |      | 39     | μs   |
|                                     |        |                                                                                                                 | $1.8 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$                  | 17                         |      | 39     | μs   |
|                                     |        |                                                                                                                 | $1.6~V \leq V_{DD} \leq 5.5~V$                                                | 57                         |      | 95     | μs   |
|                                     |        | 10-bit resolution                                                                                               | $3.6~V \leq V_{DD} \leq 5.5~V$                                                | 2.375                      |      | 39     | μs   |
|                                     |        | Target pin: Internal reference voltage,<br>and temperature sensor output voltage<br>(HS (high-speed main) mode) | $2.7~V \leq V_{DD} \leq 5.5~V$                                                | 3.5625                     |      | 39     | μs   |
|                                     |        |                                                                                                                 | $2.4 \text{ V} \leq \text{V}\text{DD} \leq 5.5 \text{ V}$                     | 17                         |      | 39     | μs   |
| Zero-scale error Notes 1, 2         | Ezs    | 10-bit resolution                                                                                               | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$               |                            |      | ±0.25  | %FSR |
|                                     |        | AVREFP = VDD Note 3                                                                                             | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 4}}$ |                            |      | ±0.50  | %FSR |
| Full-scale error Notes 1, 2         | EFS    | 10-bit resolution                                                                                               | $1.8~V \leq AV_{REFP} \leq 5.5~V$                                             |                            |      | ±0.25  | %FSR |
|                                     |        | AVREFP = VDD Note 3                                                                                             | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$ Note 4          |                            |      | ±0.50  | %FSR |
| Integral linearity error Note 1     | ILE    | 10-bit resolution                                                                                               | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$               |                            |      | ±2.5   | LSB  |
|                                     |        | AVREFP = VDD Note 3                                                                                             | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$ Note 4          |                            |      | ±5.0   | LSB  |
| Differential linearity error Note 1 | DLE    | 10-bit resolution                                                                                               | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$               |                            |      | ±1.5   | LSB  |
|                                     |        | AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                                                                     | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$ Note 4          |                            |      | ±2.0   | LSB  |
| Analog input voltage                | VAIN   | ANI2 to ANI14                                                                                                   |                                                                               | 0                          |      | AVREFP | V    |
|                                     |        | Internal reference voltage (2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, HS (high-speed main) mode)               |                                                                               | V <sub>BGR</sub> Note 5    |      |        | V    |
|                                     |        | Temperature sensor output voltage (2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, HS (high-speed main) mode)        |                                                                               | V <sub>TMPS25</sub> Note 5 |      |        | V    |

**Note 1.** Excludes quantization error (±1/2 LSB).

**Note 2.** This value is indicated as a ratio (%FSR) to the full-scale value.

| Note 3. | When AVREFP < VDD, the MAX. values are as follo                                    | DWS.                                                      |  |  |  |  |  |  |  |
|---------|------------------------------------------------------------------------------------|-----------------------------------------------------------|--|--|--|--|--|--|--|
|         | Overall error:                                                                     | Add ±1.0 LSB to the MAX. value when AVREFP = VDD.         |  |  |  |  |  |  |  |
|         | Zero-scale error/Full-scale error:                                                 | Add $\pm 0.05\%$ FSR to the MAX. value when AVREFP = VDD. |  |  |  |  |  |  |  |
|         | Integral linearity error/ Differential linearity error:                            | Add $\pm 0.5$ LSB to the MAX. value when AVREFP = VDD.    |  |  |  |  |  |  |  |
| Note 4. | Values when the conversion time is set to 57 $\mu$ s (min.) and 95 $\mu$ s (max.). |                                                           |  |  |  |  |  |  |  |

Note 5. Refer to 2.6.2 Temperature sensor characteristics/internal reference voltage characteristic.



# 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS TA = -40 to +105°C)

This chapter describes the following electrical specifications. Target products G: Industrial applications  $T_A = -40$  to  $+105^{\circ}C$ R5F104xxGxx

- Caution 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
- Caution 2. With products not provided with an EVDD0, EVDD1, EVSS0, or EVSS1 pin, replace EVDD0 and EVDD1 with VDD, or replace EVSS0 and EVSS1 with VSS.
- Caution 3. The pins mounted depend on the product. Refer to 2.1 Port Functions to 2.2.1 Functions for each product in the RL78/G14 User's Manual.
- Caution 4. Please contact Renesas Electronics sales office for derating of operation under TA = +85 to +105°C. Derating is the systematic reduction of load for the sake of improved reliability.
- Remark When RL78/G14 is used in the range of T<sub>A</sub> = -40 to +85°C, see 2. ELECTRICAL SPECIFICATIONS (T<sub>A</sub> = -40 to +85°C).



# 3.3 DC Characteristics

# 3.3.1 Pin characteristics

# $(Ta = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le EVDD0 = EVDD1 \le VDD \le 5.5 \text{ V}, \text{ Vss} = EVss0 = EVss1 = 0 \text{ V})$

| Items                       | Symbol | Conditions                                                                                                                                                                           |                                                              | MIN. | TYP. | MAX.           | Unit |
|-----------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------|------|----------------|------|
| Output current, high Note 1 | Іон1   | Per pin for P00 to P06,<br>P10 to P17, P30, P31,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147          | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ |      |      | -3.0<br>Note 2 | mA   |
|                             |        | Total of P00 to P04, P40 to P47,                                                                                                                                                     | $4.0~V \le EV_{DD0} \le 5.5~V$                               |      |      | -30.0          | mA   |
|                             |        | P102, P120, P130, P140 to P145<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                               | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 4.0 \text{ V}$ |      |      | -10.0          | mA   |
|                             |        |                                                                                                                                                                                      | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$   |      |      | -5.0           | mA   |
|                             |        | Total of P05, P06, P10 to P17,<br>P30, P31, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100, P101, P110,<br>P111, P146, P147<br>(When duty $\leq$ 70% <sup>Note 3</sup> ) | $4.0~V \le EV_{DD0} \le 5.5~V$                               |      |      | -30.0          | mA   |
|                             |        |                                                                                                                                                                                      | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 4.0 \text{ V}$ |      |      | -19.0          | mA   |
|                             |        |                                                                                                                                                                                      | 2.4 V ≤ EVDD0 < 2.7 V                                        |      |      | -10.0          | mA   |
|                             |        | Total of all pins (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                          | $2.4 \text{ V} \leq \text{EVDD0} \leq 5.5 \text{ V}$         |      |      | -60.0          | mA   |
|                             | Іон2   | Per pin for P20 to P27,<br>P150 to P156                                                                                                                                              | $2.4 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$           |      |      | -0.1<br>Note 2 | mA   |
|                             |        | Total of all pins (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                          | $2.4 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$           |      |      | -1.5           | mA   |

Note 1. Value of current at which the device operation is guaranteed even if the current flows from the EVDD0, EVDD1, VDD pins to an output pin.

Note 2. Do not exceed the total current value.

**Note 3.** Specification under conditions where the duty factor  $\leq$  70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

- Total output current of pins = (IOH × 0.7)/(n × 0.01)
- <Example> Where n = 80% and IOH = -10.0 mA Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

Caution P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 do not output high level in N-ch open-drain mode.



| Items               | Symbol | Conditions                                                                                                                                             | 3                                                                                | MIN.      | TYP. | MAX.      | Unit |
|---------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------|------|-----------|------|
| Input voltage, high | Vih1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                                                              | 0.8 EVDD0 |      | EVddo     | V    |
|                     | Vih2   | P01, P03, P04, P10, P14 to P17,<br>P30, P43, P44, P50, P53 to P55,                                                                                     | TTL input buffer<br>$4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | 2.2       |      | EVDD0     | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer $3.3 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$      | 2.0       |      | EVDD0     | V    |
|                     |        |                                                                                                                                                        | TTL input buffer<br>2.4 V ≤ EVDD0 < 3.3 V                                        | 1.5       |      | EVDD0     | V    |
|                     | Vінз   | P20 to P27, P150 to P156                                                                                                                               | ·                                                                                | 0.7 Vdd   |      | Vdd       | V    |
|                     | VIH4   | P60 to P63                                                                                                                                             | 0.7 EVDD0                                                                        |           | 6.0  | V         |      |
|                     | Vih5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | CLKS, RESET                                                                      | 0.8 Vdd   |      | Vdd       | V    |
| Input voltage, low  | VIL1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                                                              | 0         |      | 0.2 EVDD0 | V    |
|                     | VIL2   | P01, P03, P04, P10, P14 to P17,<br>P30, P43, P44, P50, P53 to P55,                                                                                     | TTL input buffer<br>$4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | 0         |      | 0.8       | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer $3.3 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$      | 0         |      | 0.5       | V    |
|                     |        |                                                                                                                                                        | TTL input buffer<br>2.4 V ≤ EVDD0 < 3.3 V                                        | 0         |      | 0.32      | V    |
|                     | VIL3   | P20 to P27, P150 to P156                                                                                                                               |                                                                                  | 0         |      | 0.3 VDD   | V    |
|                     | VIL4   | P60 to P63                                                                                                                                             |                                                                                  | 0         |      | 0.3 EVDD0 | V    |
|                     | VIL5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | CLKS, RESET                                                                      | 0         |      | 0.2 VDD   | V    |

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

(3/5)

The maximum value of VIH of pins P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 is EVDD0, even in the N-ch open-drain mode.

Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. Remark

Caution



| Items                | Symbol | Condition                                                                                       | IS                                                                                                      | MIN.        | TYP. | MAX. | Unit |
|----------------------|--------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------|------|------|------|
| Output voltage, high | Voh1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,                                    | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOH1 = -3.0 mA                                                                | EVDD0 - 0.7 |      |      | V    |
|                      |        | P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,                                      | 2.7 V ≤ EVDD0 ≤ 5.5 V,<br>Іон1 = -2.0 mA                                                                | EVDD0 - 0.6 |      |      | V    |
|                      |        | P111, P120, P130, P140 to P147                                                                  | 2.4 V ≤ EVDD0 ≤ 5.5 V,<br>Іон1 = -1.5 mA                                                                | EVDD0 - 0.5 |      |      | V    |
|                      | Voh2   | P20 to P27, P150 to P156                                                                        | 2.4 V ≤ VDD ≤ 5.5 V,<br>IOH2 = -100 μA                                                                  | Vdd - 0.5   |      |      | V    |
| Output voltage, low  | VOL1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,                                    | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ I_{OL1} = 8.5 \ mA \end{array}$                |             |      | 0.7  | V    |
|                      |        | P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130,<br>P140 to P147 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL1 = 3.0 mA                          |             |      | 0.6  | V    |
|                      |        |                                                                                                 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL1 = 1.5 mA                          |             |      | 0.4  | V    |
|                      |        |                                                                                                 | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL1 = 0.6 mA                          |             |      | 0.4  | V    |
|                      | Vol2   | P20 to P27, P150 to P156                                                                        | $\begin{array}{l} 2.4 \ V \leq V \ \text{DD} \leq 5.5 \ V, \\ I \ \text{OL2} = 400 \ \mu A \end{array}$ |             |      | 0.4  | V    |
|                      | Vol3   | P60 to P63                                                                                      | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL3 = 15.0 mA                         |             |      | 2.0  | V    |
|                      |        |                                                                                                 | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $\text{IOL3 = 5.0 \text{ mA}}$          |             |      | 0.4  | V    |
|                      |        |                                                                                                 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL3 = 3.0 mA                          |             |      | 0.4  | V    |
|                      |        |                                                                                                 | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL3 = 2.0 mA                          |             |      | 0.4  | V    |

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(4/5)

Caution P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, P142 to P144 do not output high level in N-ch open-drain mode.



| Items                            | Symbol | Condit                                                                                                                                                 | ons         |                                             | MIN. | TYP. | MAX. | Unit |
|----------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------------|------|------|------|------|
| Input leakage cur-<br>rent, high | ILIH1  | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | VI = EVDD0  | VI = EVDD0                                  |      |      | 1    | μΑ   |
|                                  | Ilih2  | P20 to P27, P137, P150 to P156,<br>RESET                                                                                                               | VI = VDD    |                                             |      |      | 1    | μA   |
|                                  | Іцнз   | P121 to P124<br>(X1, X2, EXCLK, XT1, XT2,<br>EXCLKS)                                                                                                   | VI = VDD    | In input port or<br>external clock<br>input |      |      | 1    | μA   |
|                                  |        |                                                                                                                                                        |             | In resonator con-<br>nection                |      |      | 10   | μA   |
| Input leakage<br>current, low    | ILIL1  | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | VI = EVsso  | VI = EVsso                                  |      |      | -1   | μΑ   |
|                                  | Ilil2  | P20 to P27, P137, P150 to P156,<br>RESET                                                                                                               | VI = VSS    |                                             |      |      | -1   | μA   |
|                                  | Ilil3  | P121 to P124<br>(X1, X2, EXCLK, XT1, XT2,<br>EXCLKS)                                                                                                   | VI = VSS    | In input port or<br>external clock<br>input |      |      | -1   | μA   |
|                                  |        |                                                                                                                                                        |             | In resonator con-<br>nection                |      |      | -10  | μA   |
| On-chip pull-up<br>resistance    | Ru     | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | VI = EVsso, | , In input port                             | 10   | 20   | 100  | kΩ   |

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(5/5)



# (1) Flash ROM: 16 to 64 KB of 30- to 64-pin products

| Parameter                                                   | Symbol |                        | Conditions                                                              |                                                     | MIN.                    | TYP. | MAX. | Unit  |    |
|-------------------------------------------------------------|--------|------------------------|-------------------------------------------------------------------------|-----------------------------------------------------|-------------------------|------|------|-------|----|
| Supply current         IDD2           Note 1         Note 2 | IDD2   | HALT mode              | LT mode HS (high-speed main)<br>mode Note 7                             | fносо = 64 MHz,                                     | VDD = 5.0 V             |      | 0.80 | 4.36  | mA |
|                                                             | Note 2 |                        |                                                                         | fiн = 32 MHz Note 4                                 | V <sub>DD</sub> = 3.0 V |      | 0.80 | 4.36  |    |
|                                                             |        |                        | fносо = 32 MHz,                                                         | VDD = 5.0 V                                         |                         | 0.49 | 3.67 |       |    |
|                                                             |        |                        |                                                                         | fiн = 32 MHz Note 4                                 | VDD = 3.0 V             |      | 0.49 | 3.67  | -  |
|                                                             |        |                        |                                                                         | fносо = 48 MHz,                                     | VDD = 5.0 V             |      | 0.62 | 3.42  |    |
|                                                             |        |                        |                                                                         | fiH = 24 MHz Note 4                                 | VDD = 3.0 V             |      | 0.62 | 3.42  |    |
|                                                             |        |                        |                                                                         | fносо = 24 MHz,                                     | V <sub>DD</sub> = 5.0 V |      | 0.4  | 2.85  |    |
|                                                             |        |                        |                                                                         | fiн = 24 MHz Note 4                                 | VDD = 3.0 V             |      | 0.4  | 2.85  |    |
|                                                             |        |                        |                                                                         | fносо = 16 MHz,                                     | V <sub>DD</sub> = 5.0 V |      | 0.37 | 2.08  |    |
|                                                             |        |                        |                                                                         | fiH = 16 MHz Note 4                                 | V <sub>DD</sub> = 3.0 V |      | 0.37 | 2.08  |    |
|                                                             |        |                        | HS (high-speed main)                                                    | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> ,        | Square wave input       |      | 0.28 | 2.45  | mA |
|                                                             |        |                        | mode Note 7                                                             | VDD = 5.0 V                                         | Resonator connection    |      | 0.40 | 2.57  |    |
|                                                             |        |                        | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> ,                            | Square wave input                                   |                         | 0.28 | 2.45 | -     |    |
|                                                             |        |                        | VDD = 3.0 V                                                             | Resonator connection                                |                         | 0.40 | 2.57 |       |    |
|                                                             |        |                        | f <sub>MX</sub> = 10 MHz <sup>Note 3</sup> ,                            | Square wave input                                   |                         | 0.19 | 1.28 |       |    |
|                                                             |        |                        | VDD = 5.0 V                                                             | Resonator connection                                |                         | 0.25 | 1.36 |       |    |
|                                                             |        |                        | f <sub>MX</sub> = 10 MHz <sup>Note 3</sup> ,<br>V <sub>DD</sub> = 3.0 V | Square wave input                                   |                         | 0.19 | 1.28 |       |    |
|                                                             |        |                        |                                                                         | Resonator connection                                |                         | 0.25 | 1.36 |       |    |
|                                                             |        |                        | Subsystem clock operation                                               | fsub = 32.768 kHz <sup>Note 5</sup> ,<br>TA = -40°C | Square wave input       |      | 0.25 | 0.57  | μΑ |
|                                                             |        |                        |                                                                         |                                                     | Resonator connection    |      | 0.44 | 0.76  |    |
|                                                             |        |                        |                                                                         | fsue = 32.768 kHz Note 5,                           | Square wave input       |      | 0.30 | 0.57  |    |
|                                                             |        |                        |                                                                         | TA = +25°C                                          | Resonator connection    |      | 0.49 | 0.76  |    |
|                                                             |        |                        |                                                                         | fsue = 32.768 kHz Note 5,                           | Square wave input       |      | 0.36 | 1.17  |    |
|                                                             |        |                        |                                                                         | TA = +50°C                                          | Resonator connection    |      | 0.59 | 1.36  |    |
|                                                             |        |                        | fsub = 32.768 kHz Note 5,<br>TA = +70°C                                 | Square wave input                                   |                         | 0.49 | 1.97 |       |    |
|                                                             |        |                        |                                                                         | Resonator connection                                |                         | 0.72 | 2.16 |       |    |
|                                                             |        |                        | fsue = 32.768 kHz Note 5,                                               | Square wave input                                   |                         | 0.97 | 3.37 |       |    |
|                                                             |        |                        |                                                                         | TA = +85°C                                          | Resonator connection    |      | 1.16 | 3.56  |    |
|                                                             |        |                        |                                                                         | fsue = 32.768 kHz Note 5,                           | Square wave input       |      | 3.20 | 17.10 |    |
|                                                             |        |                        |                                                                         | TA = +105°C                                         | Resonator connection    |      | 3.40 | 17.50 |    |
| IDD3                                                        | IDD3   | D3 STOP mode<br>Note 8 | TA = -40°C                                                              |                                                     |                         |      | 0.18 | 0.51  | μA |
|                                                             | Note 6 |                        | $T_{A} = +25^{\circ}C$ $T_{A} = +50^{\circ}C$                           |                                                     |                         |      | 0.24 | 0.51  | ]  |
|                                                             |        |                        |                                                                         |                                                     |                         |      | 0.29 | 1.10  | 1  |
|                                                             |        |                        | TA = +70°C                                                              |                                                     |                         |      | 0.41 | 1.90  |    |
|                                                             |        |                        | TA = +85°C                                                              |                                                     |                         |      | 0.90 | 3.30  |    |
|                                                             |        |                        | T <sub>A</sub> = +105°C                                                 |                                                     |                         |      | 3.10 | 17.00 | ]  |

| $(T_{A} = -40 \text{ to})$ | +105°C 24V    | < FV > מחס < V |                       | $= FV_{SS0} = 0 V)(2/2)$ | ١ |
|----------------------------|---------------|----------------|-----------------------|--------------------------|---|
| (1A = -40.00)              | +105 C, 2.4 V |                | $D \ge 0.0$ V, V $30$ |                          | , |

(Notes and Remarks are listed on the next page.)



- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
   Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 4.** When high-speed system clock and subsystem clock are stopped.
- **Note 5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 7.Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.<br/>HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ @1 MHz to 32 MHz
  - 2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz
- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fin: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C



Minimum Instruction Execution Time during Main System Clock Operation

TCY vs VDD (HS (high-speed main) mode)



Supply voltage VDD [V]



# Interrupt Request Input Timing

RESET



# (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                                                    | Symbol     | Conditions                                                     |                                                              | HS (high-speed   | main) mode   | Unit |
|--------------------------------------------------------------|------------|----------------------------------------------------------------|--------------------------------------------------------------|------------------|--------------|------|
|                                                              |            |                                                                |                                                              | MIN.             | MAX.         |      |
| SCKp cycle time Note 5                                       | tксү2      | $4.0~V \leq EV_{DD0} \leq 5.5~V$                               | 20 MHz < fмск                                                | 16/fмск          |              | ns   |
|                                                              |            |                                                                | fмск ≤ 20 MHz                                                | 12/fмск          |              | ns   |
|                                                              |            | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   | 16 MHz < fмск                                                | <b>16/f</b> мск  |              | ns   |
|                                                              |            |                                                                | fмск ≤ 16 MHz                                                | 12/fмск          |              | ns   |
|                                                              |            | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   | ·                                                            | 12/fмск and 1000 |              | ns   |
| SCKp high-/low-level width                                   | tkh2, tkl2 | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                              | tксү2/2 - 14     |              | ns   |
|                                                              |            | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                              | tксү2/2 - 16     |              | ns   |
|                                                              |            | $2.4~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$   |                                                              | tĸcy2/2 - 36     |              | ns   |
| SIp setup time (to SCKp↑) <sup>Note 1</sup>                  | tsık2      | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                              | 1/fмск + 40      |              | ns   |
|                                                              |            | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                              | 1/fмск + 60      |              | ns   |
| SIp hold time (from SCKp <sup>↑</sup> ) Note 2               | tksi2      |                                                                |                                                              | 1/fмск + 62      |              | ns   |
| Delay time from SCKp $\downarrow$ to SOp output $^{Note\;3}$ | tkso2      | C = 30 pF Note 4 $2.7 V \le EV_{DD0} \le 5.5 V$                |                                                              |                  | 2/fмск + 66  | ns   |
|                                                              |            |                                                                | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ |                  | 2/fмск + 113 | ns   |

Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 4. C is the load capacitance of the SOp output lines.

Note 5. The maximum transfer rate when using the SNOOZE mode is 1 Mbps.

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

**Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1),

n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14)

Remark 2. fMck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))



# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode)

| (TA = -40 to +105°C, 2 | $2.4 V \leq EVDD0 = EVDD^{2}$ | $1 \leq VDD \leq 5.5 V, VSS$ | = EVss0 $=$ EVss1 $=$ 0 V) |
|------------------------|-------------------------------|------------------------------|----------------------------|
| (                      |                               |                              |                            |

(1/2)

| Parameter                 | Symbol | Conditions                                                                                                                                                       | HS (high-speed main) mode |            | Unit |  |
|---------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------|------|--|
|                           |        |                                                                                                                                                                  | MIN.                      | MAX.       |      |  |
| SCLr clock frequency      | fsc∟   |                                                                                                                                                                  |                           | 400 Note 1 | kHz  |  |
|                           |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                 |                           | 400 Note 1 | kHz  |  |
|                           |        | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_{b} \leq 4.0 \; V, \\ C_{b} = 100 \; pF, \; R_{b} = 2.8 \; k\Omega \end{array}$       |                           | 100 Note 1 | kHz  |  |
|                           |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                |                           | 100 Note 1 | kHz  |  |
|                           |        | $\label{eq:2.4} \begin{array}{l} 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$ |                           | 100 Note 1 | kHz  |  |
| Hold time when SCLr = "L" | tLOW   |                                                                                                                                                                  | 1200                      |            | ns   |  |
|                           |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                 | 1200                      |            | ns   |  |
|                           |        |                                                                                                                                                                  | 4600                      |            | ns   |  |
|                           |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                | 4600                      |            | ns   |  |
|                           |        | $\begin{array}{l} 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$                | 4650                      |            | ns   |  |
| Hold time when SCLr = "H" | tнigн  |                                                                                                                                                                  | 620                       |            | ns   |  |
|                           |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                 | 500                       |            | ns   |  |
|                           |        | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{array}$             | 2700                      |            | ns   |  |
|                           |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                       | 2400                      |            | ns   |  |
|                           |        | $\label{eq:2.4} \begin{array}{l} 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$ | 1830                      |            | ns   |  |



# (2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI16 to ANI20

| Parameter                           | Symbol | Conditions                                           |                                                                 |        | TYP. | MAX.                   | Unit |
|-------------------------------------|--------|------------------------------------------------------|-----------------------------------------------------------------|--------|------|------------------------|------|
| Resolution                          | RES    |                                                      |                                                                 | 8      |      | 10                     | bit  |
| Overall error Note 1                | AINL   | 10-bit resolution<br>EVDD0 ≤ AVREFP = VDD Notes 3, 4 | $2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$   |        | 1.2  | ±5.0                   | LSB  |
| Conversion time                     | tCONV  | 10-bit resolution<br>Target ANI pin: ANI16 to ANI20  | $3.6~V \leq V_{DD} \leq 5.5~V$                                  | 2.125  |      | 39                     | μs   |
|                                     |        |                                                      | $2.7~V \leq V_{DD} \leq 5.5~V$                                  | 3.1875 |      | 39                     | μs   |
|                                     |        |                                                      | $2.4~V \leq V_{DD} \leq 5.5~V$                                  | 17     |      | 39                     | μs   |
| Zero-scale error Notes 1, 2         | Ezs    | 10-bit resolution<br>EVDD0 ≤ AVREFP = VDD Notes 3, 4 | $2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$   |        |      | ±0.35                  | %FSR |
| Full-scale error Notes 1, 2         | Efs    | 10-bit resolution<br>EVDD0 ≤ AVREFP = VDD Notes 3, 4 | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$ |        |      | ±0.35                  | %FSR |
| Integral linearity error Note 1     | ILE    | 10-bit resolution<br>EVDD0 ≤ AVREFP = VDD Notes 3, 4 | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$ |        |      | ±3.5                   | LSB  |
| Differential linearity error Note 1 | DLE    | 10-bit resolution<br>EVDD0 ≤ AVREFP = VDD Notes 3, 4 | $2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$   |        |      | ±2.0                   | LSB  |
| Analog input voltage                | VAIN   | ANI16 to ANI20                                       |                                                                 | 0      |      | AVREFP<br>and<br>EVDD0 | V    |

# (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, 2.4 V $\leq$ AVREFP $\leq$ VDD $\leq$ 5.5 V, Vss = EVsso = EVss1 = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

### Note 1. Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (%FSR) to the full-scale value.

Note 3. When  $EVDD0 \le AVREFP \le VDD$ , the MAX. values are as follows.

|         | Overall error:                                          | Add ±1.0 LSB to the MAX. value when AVREFP = VDD.         |
|---------|---------------------------------------------------------|-----------------------------------------------------------|
|         | Zero-scale error/Full-scale error:                      | Add $\pm 0.05\%$ FSR to the MAX. value when AVREFP = VDD. |
|         | Integral linearity error/ Differential linearity error: | Add ±0.5 LSB to the MAX. value when AVREFP = VDD.         |
| Note 4. | When AVREFP < EVDD0 $\leq$ VDD, the MAX. values a       | are as follows.                                           |
|         | Overall error:                                          | Add ±4.0 LSB to the MAX. value when AVREFP = VDD.         |
|         |                                                         |                                                           |

Zero-scale error/Full-scale error:

Add ±0.20%FSR to the MAX. value when AVREFP = VDD. Integral linearity error/ Differential linearity error: Add ±2.0 LSB to the MAX. value when AVREFP = VDD.



# R5F104GKAFB, R5F104GLAFB R5F104GKGFB, R5F104GLGFB



