

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

Ξ·ΧΕΙ

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 48                                                                              |
| Program Memory Size        | 192КВ (192К х 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 20К х 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 12x8/10b; D/A 2x8b                                                          |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-LQFP                                                                         |
| Supplier Device Package    | 64-LFQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104lhafb-30 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

• 32-pin plastic LQFP (7 × 7 mm, 0.8 mm pitch)



- Note Mounted on the 96 KB or more code flash memory products.
- Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).
- Remark 1. For pin identification, see 1.4 Pin Identification.
- **Remark 2.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).



# 1.3.7 52-pin products

• 52-pin plastic LQFP (10 × 10 mm, 0.65 mm pitch)



**Note 1.** Mounted on the 96 KB or more code flash memory products.

#### Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1 $\mu\text{F}).$

Remark 1. For pin identification, see 1.4 Pin Identification.

**Remark 2.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

RENESAS

| Items                      | Symbol | Conditions                                                                                                                                                                  |                                                             | MIN. | TYP. | MAX.           | Unit |
|----------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|------|----------------|------|
| Output current, low Note 1 | IOL1   | Per pin for P00 to P06,<br>P10 to P17, P30, P31,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147 |                                                             |      |      | 20.0<br>Note 2 | mA   |
|                            |        | Per pin for P60 to P63                                                                                                                                                      |                                                             |      |      | 15.0<br>Note 2 | mA   |
|                            |        | Total of P00 to P04, P40 to P47,                                                                                                                                            | $4.0~V \leq EV_{DD0} \leq 5.5~V$                            |      |      | 70.0           | mA   |
|                            |        | P102, P120, P130, P140 to P145                                                                                                                                              | $2.7~V \leq EV_{DD0} < 4.0~V$                               |      |      | 15.0           | mA   |
|                            |        | (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                                   | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ |      |      | 9.0            | mA   |
|                            |        |                                                                                                                                                                             | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$  |      |      | 4.5            | mA   |
|                            |        | Total of P05, P06, P10 to P17,                                                                                                                                              | $4.0~V \leq EV_{DD0} \leq 5.5~V$                            |      |      | 80.0           | mA   |
|                            |        | P30, P31, P50 to P57,                                                                                                                                                       | $2.7~V \leq EV_{DD0} < 4.0~V$                               |      |      | 35.0           | mA   |
|                            |        | P60 to P67, P70 to P77,<br>P80 to P87, P100, P101, P110                                                                                                                     | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ |      |      | 20.0           | mA   |
|                            |        | P111, P146, P147<br>(When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                               | 1.6 V ≤ EVDD0 < 1.8 V                                       |      |      | 10.0           | mA   |
|                            |        | Total of all pins (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                 |                                                             |      |      | 150.0          | mA   |
|                            | IOL2   | Per pin for P20 to P27,<br>P150 to P156                                                                                                                                     |                                                             |      |      | 0.4<br>Note 2  | mA   |
|                            |        | Total of all pins<br>(When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                              | $1.6 V \le VDD \le 5.5 V$                                   |      |      | 5.0            | mA   |

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/5)

Note 1. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1, and Vss pins.

Note 2. Do not exceed the total current value.

**Note 3.** Specification under conditions where the duty factor  $\leq$  70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

- Total output current of pins = (IoL  $\times$  0.7)/(n  $\times$  0.01)
- <Example> Where n = 80% and IoL = 10.0 mA
  - Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor.

A current higher than the absolute maximum rating must not flow into one pin.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



| Items               | Symbol | Conditions                                                                                                                                             | 3                                                                                | MIN.      | TYP. | MAX.      | Unit |
|---------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------|------|-----------|------|
| Input voltage, high | Vih1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                                                              | 0.8 EVddo |      | EVddo     | V    |
|                     | Vih2   | P01, P03, P04, P10, P14 to P17,<br>P30, P43, P44, P50, P53 to P55,                                                                                     | TTL input buffer<br>$4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | 2.2       |      | EVDD0     | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer<br>$3.3 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$  | 2.0       |      | EVDD0     | V    |
|                     |        |                                                                                                                                                        | TTL input buffer $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}$     | 1.5       |      | EVDD0     | V    |
|                     | Vінз   | P20 to P27, P150 to P156                                                                                                                               | ·                                                                                | 0.7 Vdd   |      | Vdd       | V    |
|                     | VIH4   | P60 to P63                                                                                                                                             | 0.7 EVDD0                                                                        |           | 6.0  | V         |      |
|                     | Vih5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | CLKS, RESET                                                                      | 0.8 Vdd   |      | Vdd       | V    |
| Input voltage, low  | VIL1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                                                              | 0         |      | 0.2 EVDD0 | V    |
|                     | VIL2   | P01, P03, P04, P10, P14 to P17,<br>P30, P43, P44, P50, P53 to P55,                                                                                     | TTL input buffer $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$    | 0         |      | 0.8       | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer $3.3 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$     | 0         |      | 0.5       | V    |
|                     |        |                                                                                                                                                        | TTL input buffer<br>1.6 V ≤ EVpp₀ < 3.3 V                                        | 0         |      | 0.32      | V    |
|                     | VIL3   | P20 to P27, P150 to P156                                                                                                                               |                                                                                  | 0         |      | 0.3 Vdd   | V    |
|                     | VIL4   | P60 to P63                                                                                                                                             |                                                                                  | 0         |      | 0.3 EVDD0 | V    |
|                     | VIL5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | CLKS, RESET                                                                      | 0         |      | 0.2 Vdd   | V    |

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(3/5)

Caution The maximum value of VIH of pins P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 is EVDD0, even in the N-ch open-drain mode.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



# (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products

# (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter | Symbol |              |                                        | Conditions                                                              |                      |                      | MIN. | TYP. | MAX. | Unit |
|-----------|--------|--------------|----------------------------------------|-------------------------------------------------------------------------|----------------------|----------------------|------|------|------|------|
| Supply    | IDD1   | Operat-      | HS (high-speed main)                   | fносо = 64 MHz,                                                         | Basic                | VDD = 5.0 V          |      | 2.9  |      | mA   |
| current   |        | ing mode     | mode Note 5                            | fiн = 32 MHz Note 3                                                     | operation            | VDD = 3.0 V          |      | 2.9  |      |      |
| NOLE 1    |        |              |                                        | fносо = 32 MHz,                                                         | Basic                | VDD = 5.0 V          |      | 2.5  |      |      |
|           |        |              |                                        | fiн = 32 MHz Note 3                                                     | operation            | VDD = 3.0 V          |      | 2.5  |      |      |
|           |        |              | HS (high-speed main)                   | fносо = 64 MHz,                                                         | Normal               | VDD = 5.0 V          |      | 6.0  | 11.2 | mA   |
|           |        |              | mode Note 5                            | fiH = 32 MHz Note 3                                                     | operation            | VDD = 3.0 V          |      | 6.0  | 11.2 |      |
|           |        |              |                                        | fносо = 32 MHz,                                                         | Normal               | VDD = 5.0 V          |      | 5.5  | 10.6 |      |
|           |        |              |                                        | fiн = 32 MHz Note 3                                                     | operation            | VDD = 3.0 V          |      | 5.5  | 10.6 |      |
|           |        |              |                                        | fносо = 48 MHz,                                                         | Normal               | VDD = 5.0 V          |      | 4.7  | 8.6  |      |
|           |        |              |                                        | fiн = 24 MHz Note 3                                                     | operation            | VDD = 3.0 V          |      | 4.7  | 8.6  |      |
|           |        |              |                                        | fносо = 24 MHz,                                                         | Normal               | VDD = 5.0 V          |      | 4.4  | 8.2  |      |
|           |        |              |                                        | fin = 24 MHz Note 3                                                     | operation            | VDD = 3.0 V          |      | 4.4  | 8.2  |      |
|           |        |              |                                        | fносо = 16 MHz,                                                         | Normal               | VDD = 5.0 V          |      | 3.3  | 5.9  |      |
|           |        |              |                                        | fiн = 16 MHz <sup>Note 3</sup>                                          | operation            | VDD = 3.0 V          |      | 3.3  | 5.9  |      |
|           |        |              | LS (low-speed main)                    | fносо = 8 MHz,                                                          | Normal               | VDD = 3.0 V          |      | 1.5  | 2.5  | mA   |
|           |        |              | mode Note 5                            | fin = 8 MHz Note 3                                                      | operation            | VDD = 2.0 V          |      | 1.5  | 2.5  |      |
|           |        |              | LV (low-voltage main)                  | fносо = 4 MHz,                                                          | Normal               | VDD = 3.0 V          |      | 1.5  | 2.1  | mA   |
|           |        |              | mode Note 5                            | fin = 4 MHz Note 3                                                      | operation            | VDD = 2.0 V          |      | 1.5  | 2.1  |      |
|           |        |              | HS (high-speed main)                   | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> ,                            | Normal               | Square wave input    |      | 3.7  | 6.8  | mA   |
|           |        | mode Note 5  | VDD = 5.0 V                            | operation                                                               | Resonator connection |                      | 3.9  | 7.0  |      |      |
|           |        |              |                                        | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> ,                            | Normal               | Square wave input    |      | 3.7  | 6.8  | -    |
|           |        |              |                                        | V <sub>DD</sub> = 3.0 V                                                 | operation            | Resonator connection |      | 3.9  | 7.0  |      |
|           |        |              |                                        | f <sub>MX</sub> = 10 MHz <sup>Note 2</sup> ,<br>V <sub>DD</sub> = 5.0 V | Normal operation     | Square wave input    |      | 2.3  | 4.1  |      |
|           |        |              |                                        |                                                                         |                      | Resonator connection |      | 2.3  | 4.2  |      |
|           |        |              |                                        | f <sub>MX</sub> = 10 MHz <sup>Note 2</sup> ,                            | Normal               | Square wave input    |      | 2.3  | 4.1  |      |
|           |        |              |                                        | VDD = 3.0 V                                                             | operation            | Resonator connection |      | 2.3  | 4.2  |      |
|           |        |              | LS (low-speed main)                    | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> ,                             | Normal               | Square wave input    |      | 1.4  | 2.4  | mA   |
|           |        |              | mode Note 5                            | VDD = 3.0 V                                                             | operation            | Resonator connection |      | 1.4  | 2.5  |      |
|           |        |              |                                        | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> ,                             | Normal               | Square wave input    |      | 1.4  | 2.4  |      |
|           |        |              |                                        | V <sub>DD</sub> = 2.0 V                                                 | operation            | Resonator connection |      | 1.4  | 2.5  |      |
|           |        |              | Subsystem clock                        | fsue = 32.768 kHz Note 4                                                | Normal               | Square wave input    |      | 5.2  |      | μΑ   |
|           |        |              | operation                              | TA = -40°C                                                              | operation            | Resonator connection |      | 5.2  |      |      |
|           |        |              |                                        | fsue = 32.768 kHz Note 4                                                | Normal               | Square wave input    |      | 5.3  | 7.7  |      |
|           |        |              |                                        | TA = +25°C                                                              | operation            | Resonator connection |      | 5.3  | 7.7  |      |
|           |        |              | fsue = 32.768 kHz Note 4               | Normal                                                                  | Square wave input    |                      | 5.5  | 10.6 |      |      |
|           |        | T<br>fs<br>T | TA = +50°C                             | operation                                                               | Resonator connection |                      | 5.5  | 10.6 |      |      |
|           |        |              | fsub = 32.768 kHz Note 4<br>TA = +70°C | Normal operation                                                        | Square wave input    |                      | 5.9  | 13.2 |      |      |
|           |        |              |                                        |                                                                         | Resonator connection |                      | 6.0  | 13.2 |      |      |
|           |        |              |                                        | fsub = 32.768 kHz Note 4                                                | Normal               | Square wave input    |      | 6.8  | 17.5 |      |
|           |        |              | TA = +85°C                             | operation                                                               | Resonator connection |                      | 6.9  | 17.5 |      |      |

(Notes and Remarks are listed on the next page.)



| (TA = -40 t | o +85°C | ;, 1.6 V ≤ E | $\mathbf{V} \mathbf{D} \mathbf{D} 0 = \mathbf{E} \mathbf{V} \mathbf{D} \mathbf{D} 1 \leq \mathbf{V} \mathbf{D}$ | $D0 = EVDD1 \le VDD \le 5.5 V$ , VSS = EVSS0 = EVSS1 = 0 V) |                         |      |      |       |      |  |
|-------------|---------|--------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------|------|------|-------|------|--|
| Parameter   | Symbol  |              |                                                                                                                 | Conditions                                                  |                         | MIN. | TYP. | MAX.  | Unit |  |
| Supply cur- | IDD2    | HALT mode    | HS (high-speed main)                                                                                            | fносо = 64 MHz,                                             | VDD = 5.0 V             |      | 0.93 | 3.32  | mA   |  |
| rent Note 1 | Note 2  |              | mode Note 7                                                                                                     | fiн = 32 MHz Note 4                                         | V <sub>DD</sub> = 3.0 V |      | 0.93 | 3.32  | 1    |  |
|             |         |              |                                                                                                                 | fносо = 32 MHz,                                             | VDD = 5.0 V             |      | 0.5  | 2.63  | 1    |  |
|             |         |              |                                                                                                                 | fiн = 32 MHz Note 4                                         | VDD = 3.0 V             |      | 0.5  | 2.63  | 1    |  |
|             |         |              |                                                                                                                 | fносо = 48 MHz,                                             | VDD = 5.0 V             |      | 0.72 | 2.60  | 1    |  |
|             |         |              |                                                                                                                 | fiH = 24 MHz Note 4                                         | VDD = 3.0 V             |      | 0.72 | 2.60  | 1    |  |
|             |         |              |                                                                                                                 | fносо = 24 MHz,                                             | VDD = 5.0 V             |      | 0.42 | 2.03  | 1    |  |
|             |         |              |                                                                                                                 | fiн = 24 MHz Note 4                                         | VDD = 3.0 V             |      | 0.42 | 2.03  | 1    |  |
|             |         |              |                                                                                                                 | fносо = 16 MHz,                                             | VDD = 5.0 V             |      | 0.39 | 1.50  | 1    |  |
|             |         |              |                                                                                                                 | fiн = 16 MHz Note 4                                         | VDD = 3.0 V             |      | 0.39 | 1.50  | 1    |  |
|             |         |              | LS (low-speed main)                                                                                             | fносо = 8 MHz,                                              | V <sub>DD</sub> = 3.0 V |      | 270  | 800   | μA   |  |
|             |         |              | mode Note 7                                                                                                     | fiH = 8 MHz Note 4                                          | VDD = 2.0 V             |      | 270  | 800   | 1    |  |
|             |         |              | LV (low-voltage main)                                                                                           | fносо = 4 MHz,                                              | VDD = 3.0 V             |      | 450  | 755   | μA   |  |
|             |         |              | mode Note 7                                                                                                     | fiH = 4 MHz Note 4                                          | VDD = 2.0 V             |      | 450  | 755   | 1    |  |
|             |         |              | HS (high-speed main)                                                                                            | f <sub>MX</sub> = 20 MHz Note 3,                            | Square wave input       |      | 0.31 | 1.69  | mA   |  |
|             |         |              | mode Note 7                                                                                                     | V <sub>DD</sub> = 5.0 V                                     | Resonator connection    |      | 0.41 | 1.91  | 1    |  |
|             |         |              |                                                                                                                 | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> ,                | Square wave input       |      | 0.31 | 1.69  | 1    |  |
|             |         |              |                                                                                                                 | V <sub>DD</sub> = 3.0 V                                     | Resonator connection    |      | 0.41 | 1.91  |      |  |
|             |         |              |                                                                                                                 | f <sub>MX</sub> = 10 MHz Note 3,                            | Square wave input       |      | 0.21 | 0.94  |      |  |
|             |         |              |                                                                                                                 | V <sub>DD</sub> = 5.0 V                                     | Resonator connection    |      | 0.26 | 1.02  | ]    |  |
|             |         |              |                                                                                                                 | f <sub>MX</sub> = 10 MHz Note 3,                            | Square wave input       |      | 0.21 | 0.94  | ]    |  |
|             |         |              |                                                                                                                 | V <sub>DD</sub> = 3.0 V                                     | Resonator connection    |      | 0.26 | 1.02  |      |  |
|             |         |              | LS (low-speed main)                                                                                             | f <sub>MX</sub> = 8 MHz <sup>Note 3</sup> ,                 | Square wave input       |      | 110  | 610   | μA   |  |
|             |         |              | mode Note 7                                                                                                     | V <sub>DD</sub> = 3.0 V                                     | Resonator connection    |      | 150  | 660   | 1    |  |
|             |         |              |                                                                                                                 | f <sub>MX</sub> = 8 MHz Note 3,                             | Square wave input       |      | 110  | 610   |      |  |
|             |         |              |                                                                                                                 | V <sub>DD</sub> = 2.0 V                                     | Resonator connection    |      | 150  | 660   |      |  |
|             |         |              | Subsystem clock oper-                                                                                           | fsue = 32.768 kHz <sup>Note 5</sup> ,                       | Square wave input       |      | 0.31 |       | μΑ   |  |
|             |         |              | ation                                                                                                           | TA = -40°C                                                  | Resonator connection    |      | 0.50 |       |      |  |
|             |         |              |                                                                                                                 | fsue = 32.768 kHz <sup>Note 5</sup> ,                       | Square wave input       |      | 0.38 | 0.76  | ]    |  |
|             |         |              |                                                                                                                 | TA = +25°C                                                  | Resonator connection    |      | 0.57 | 0.95  | ]    |  |
|             |         |              |                                                                                                                 | fsue = 32.768 kHz <sup>Note 5</sup> ,                       | Square wave input       |      | 0.47 | 3.59  |      |  |
|             |         |              |                                                                                                                 | TA = +50°C                                                  | Resonator connection    |      | 0.70 | 3.78  |      |  |
|             |         |              |                                                                                                                 | fsue = 32.768 kHz Note 5,                                   | Square wave input       |      | 0.80 | 6.20  |      |  |
|             |         |              |                                                                                                                 | TA = +70°C                                                  | Resonator connection    |      | 1.00 | 6.39  |      |  |
|             |         |              |                                                                                                                 | fsue = 32.768 kHz <sup>Note 5</sup> ,                       | Square wave input       |      | 1.65 | 10.56 |      |  |
|             |         |              |                                                                                                                 | TA = +85°C                                                  | Resonator connection    |      | 1.84 | 10.75 |      |  |
|             | IDD3    | STOP mode    | TA = -40°C                                                                                                      |                                                             |                         |      | 0.19 |       | μA   |  |
|             | Note 6  | Note 8       | TA = +25°C                                                                                                      |                                                             |                         |      | 0.30 | 0.59  | ]    |  |
|             |         |              | T <sub>A</sub> = +50°C                                                                                          |                                                             |                         |      | 0.41 | 3.42  | ]    |  |
|             |         | 1            | TA = +70°C                                                                                                      |                                                             |                         |      | 0.80 | 6.03  | ]    |  |
|             |         |              | T <sub>A</sub> = +85°C                                                                                          |                                                             |                         |      | 1.53 | 10.39 | ]    |  |

# (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products

(Notes and Remarks are listed on the next page.)

# (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

(2/2)

| Parameter        | Symbol                                                                                                                                                                                   |                                                                                                  | Conditions                                                                                                                                                                               |            | Conditions HS (high-speed main) mode |            | LS (low-speed main)<br>mode |            | LV (low-voltage main)<br>mode |      | Unit |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------------------------|------------|-----------------------------|------------|-------------------------------|------|------|
|                  |                                                                                                                                                                                          |                                                                                                  |                                                                                                                                                                                          | MIN.       | MAX.                                 | MIN.       | MAX.                        | MIN.       | MAX.                          |      |      |
| Transfer<br>rate | transmission                                                                                                                                                                             |                                                                                                  |                                                                                                                                                                                          |            | Note 1                               |            | Note 1                      |            | Note 1                        | bps  |      |
|                  |                                                                                                                                                                                          |                                                                                                  | $\label{eq:constraint} \begin{array}{l} Theoretical value of the \\ maximum transfer rate \\ C_b = 50 \mbox{ pF}, \mbox{ R}_b = 1.4 \mbox{ k}\Omega, \\ V_b = 2.7 \mbox{ V} \end{array}$ |            | 2.8 Note 2                           |            | 2.8 Note 2                  |            | 2.8 Note 2                    | Mbps |      |
|                  | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$                                                                 |                                                                                                  | Note 3                                                                                                                                                                                   |            | Note 3                               |            | Note 3                      | bps        |                               |      |      |
|                  | $\label{eq:constraint} \begin{array}{l} Theoretical value of the \\ maximum transfer rate \\ C_b = 50 \mbox{ pF}, \mbox{ R}_b = 2.7 \mbox{ k}\Omega, \\ V_b = 2.3 \mbox{ V} \end{array}$ |                                                                                                  | 1.2 Note 4                                                                                                                                                                               |            | 1.2 Note 4                           |            | 1.2 Note 4                  | Mbps       |                               |      |      |
|                  |                                                                                                                                                                                          | $\begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V \end{array}$ |                                                                                                                                                                                          | Notes 5, 6 |                                      | Notes 5, 6 |                             | Notes 5, 6 | bps                           |      |      |
|                  |                                                                                                                                                                                          |                                                                                                  | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 5.5 \text{ k}\Omega, V_b = 1.6 \text{ V}$                                                                     |            | 0.43 Note 7                          |            | 0.43 Note 7                 |            | 0.43 Note 7                   | Mbps |      |

Note 1. The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when  $4.0 \text{ V} \le \text{EV}\text{DD0} \le 5.5 \text{ V}$  and  $2.7 \text{ V} \le \text{Vb} \le 4.0 \text{ V}$ 

1

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{|\text{Transfer rate} \times 2|} - \{-C_b \times R_b \times \ln(1 - \frac{2.2}{|V_b|})\}}{(\frac{1}{|\text{Transfer rate}|}) \times \text{Number of transferred bits}}$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides

Note 2.This value as an example is calculated when the conditions described in the "Conditions" column are met.Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.

**Note 3.** The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EVDD0 < 4.0 V and 2.3 V  $\leq$  Vb  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$
Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}}$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides



# UART mode connection diagram (during communication at different potential)



#### UART mode bit width (during communication at different potential) (reference)





**Remark 1.**  $Rb[\Omega]$ : Communication line (TxDq) pull-up resistance,

Cb[F]: Communication line (TxDq) load capacitance, Vb[V]: Communication line voltage

**Remark 2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14)

Remark 3. fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))

**Remark 4.** UART2 cannot communicate at different potential when bit 1 (PIOR01) of peripheral I/O redirection register 0 (PIOR0) is 1.



(3) When reference voltage (+) = VDD (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = Vss (ADREFM = 0), target pin: ANI0 to ANI14, ANI16 to ANI20, internal reference voltage, and temperature sensor output voltage

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VDD, Reference voltage (-) = Vss)

| Parameter                       | Symbol | Conditions                                                                                               |                                                                            | MIN.   | TYP.                       | MAX.              | Unit |
|---------------------------------|--------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------|----------------------------|-------------------|------|
| Resolution                      | RES    |                                                                                                          |                                                                            | 8      |                            | 10                | bit  |
| Overall error Note 1            | AINL   | 10-bit resolution                                                                                        | $1.8 \text{ V} \leq \text{V}\text{DD} \leq 5.5 \text{ V}$                  |        | 1.2                        | ±7.0              | LSB  |
|                                 |        |                                                                                                          | $1.6 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}^{\text{Note 3}}$ |        | 1.2                        | ±10.5             | LSB  |
| Conversion time                 | tconv  | 10-bit resolution                                                                                        | $3.6~V \le V_{DD} \le 5.5~V$                                               | 2.125  |                            | 39                | μs   |
|                                 |        | Target pin: ANI0 to ANI14, ANI16 to ANI20                                                                | $2.7~V \leq V_{DD} \leq 5.5~V$                                             | 3.1875 |                            | 39                | μs   |
|                                 |        |                                                                                                          | $1.8~V \le V_{DD} \le 5.5~V$                                               | 17     |                            | 39                | μs   |
|                                 |        |                                                                                                          | $1.6~V \leq V_{DD} \leq 5.5~V$                                             | 57     |                            | 95                | μs   |
|                                 |        | 10-bit resolution                                                                                        | $3.6~V \le V_{DD} \le 5.5~V$                                               | 2.375  |                            | 39                | μs   |
|                                 |        | Target pin: internal reference voltage, and temperature sensor output voltage                            | $2.7~V \leq V_{DD} \leq 5.5~V$                                             | 3.5625 |                            | 39                | μs   |
|                                 |        | (HS (high-speed main) mode)                                                                              | $2.4~V \leq V \text{DD} \leq 5.5~V$                                        | 17     |                            | 39                | μs   |
| Zero-scale error Notes 1, 2     | Ezs    | 10-bit resolution                                                                                        | $1.8~V \le V_{DD} \le 5.5~V$                                               |        |                            | ±0.60             | %FSR |
|                                 |        |                                                                                                          | 1.6 V $\leq$ VDD $\leq$ 5.5 V Note 3                                       |        |                            | ±0.85             | %FSR |
| Full-scale error Notes 1, 2     | Efs    | 10-bit resolution                                                                                        | $1.8~V \leq V_{DD} \leq 5.5~V$                                             |        |                            | ±0.60             | %FSR |
|                                 |        |                                                                                                          | $1.6~V \leq V_{DD} \leq 5.5~V$ Note 3                                      |        |                            | ±0.85             | %FSR |
| Integral linearity error Note 1 | ILE    | 10-bit resolution                                                                                        | $1.8~V \le V_{DD} \le 5.5~V$                                               |        |                            | ±4.0              | LSB  |
|                                 |        |                                                                                                          | $1.6~V \leq V_{DD} \leq 5.5~V$ Note 3                                      |        |                            | ±6.5              | LSB  |
| Differential linearity error    | DLE    | 10-bit resolution                                                                                        | $1.8~V \le V_{DD} \le 5.5~V$                                               |        |                            | ±2.0              | LSB  |
| Note 1                          |        |                                                                                                          | $1.6~V \leq V_{DD} \leq 5.5~V$ Note 3                                      |        |                            | ±2.5              | LSB  |
| Analog input voltage            | Vain   | ANI0 to ANI14                                                                                            |                                                                            | 0      |                            | Vdd               | V    |
|                                 |        | ANI16 to ANI20                                                                                           |                                                                            |        |                            | EV <sub>DD0</sub> | V    |
|                                 |        | Internal reference voltage (2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, HS (high-speed main) mode)        |                                                                            |        | V <sub>BGR</sub> Note 4    |                   |      |
|                                 |        | Temperature sensor output voltage (2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, HS (high-speed main) mode) |                                                                            |        | V <sub>TMPS25</sub> Note 4 |                   |      |

**Note 1.** Excludes quantization error (±1/2 LSB).

**Note 2.** This value is indicated as a ratio (% FSR) to the full-scale value.

Note 3. When the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).

Note 4. Refer to 2.6.2 Temperature sensor characteristics/internal reference voltage characteristic.



#### RL78/G14

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- **Note 2.** When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 3.** When high-speed system clock and subsystem clock are stopped.
- **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.

Note 5.Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.<br/>HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @1 \text{ MHz}$  to 32 MHz

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{@}1 \text{ MHz}$  to 16 MHz

Remark 1. fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)

- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fill: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C



- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
   Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 4.** When high-speed system clock and subsystem clock are stopped.
- **Note 5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 7.Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.<br/>HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ @1 MHz to 32 MHz
  - 2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz
- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- **Remark 1.** fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fin: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C



# 3.5 Peripheral Functions Characteristics

AC Timing Test Points



# 3.5.1 Serial array unit

#### (1) During communication at same potential (UART mode)

#### $(TA = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$

| Parameter            | Symbol | Conditions HS (high-speed ma                                              |      |                | Unit |
|----------------------|--------|---------------------------------------------------------------------------|------|----------------|------|
|                      |        |                                                                           | MIN. | MAX.           |      |
| Transfer rate Note 1 |        | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$            |      | fмск/12 Note 2 | bps  |
|                      |        | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK} Note 3$ |      | 2.6            | Mbps |

Note 1.Transfer rate in the SNOOZE mode is 4800 bps only.<br/>However, the SNOOZE mode cannot be used when FRQSEL4 = 1.Note 2.The following conditions are required for low voltage interface when EVDD0 < VDD.<br/> $2.4 V \le EVDD0 < 2.7 V$ : MAX. 1.3 MbpsNote 3.The maximum operating frequencies of the CPU/peripheral hardware clock (fcLk) are:<br/>HS (high-speed main) mode: 32 MHz (2.7 V  $\le VDD \le 5.5 V$ )<br/>16 MHz (2.4 V  $\le VDD \le 5.5 V$ )

Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

#### UART mode connection diagram (during communication at same potential)



#### UART mode bit width (during communication at same potential) (reference)



**Remark 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14) **Remark 2.** fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))



The smaller maximum transfer rate derived by using fMck/12 or the following expression is the valid maximum transfer Note 5. rate.

Expression for calculating the transfer rate when 2.4 V  $\leq$  EVDD0 < 3.3 V and 1.6 V  $\leq$  Vb  $\leq$  2.0 V

1

Maximum transfer rate = 
$$\frac{1.5}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$

Baud rate e

$$\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}$$

$$(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides

- This value as an example is calculated when the conditions described in the "Conditions" column are met. Note 6. Refer to Note 5 above to calculate the maximum transfer rate under conditions of the customer.
- Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin Caution products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)



# (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

| (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 =           | = EVDD1 $\leq$ V | $\text{DD} \leq \textbf{5.5 V, Vss} = \textbf{EVsso}$                                                                                            | = EVss1 = 0 V) | )             | (2/3) |
|-----------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------|-------|
| Parameter                                           | Symbol           | Conditions                                                                                                                                       | HS (high-spe   | ed main) mode | Unit  |
|                                                     |                  |                                                                                                                                                  | MIN.           | MAX.          |       |
| SIp setup time (to SCKp↑) <sup>Note</sup>           | tsiк1            |                                                                                                                                                  | 162            |               | ns    |
|                                                     |                  | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$ | 354            |               | ns    |
|                                                     |                  | $\begin{array}{l} 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 30 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$ | 958            |               | ns    |
| SIp hold time (from SCKp↑) <sup>Note</sup>          | tksi1            |                                                                                                                                                  | 38             |               | ns    |
|                                                     |                  | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$ | 38             |               | ns    |
|                                                     |                  | $\begin{array}{l} 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 30 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$ | 38             |               | ns    |
| Delay time from SCKp↓ to SOp output <sup>Note</sup> | tkso1            |                                                                                                                                                  |                | 200           | ns    |
|                                                     |                  | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$ |                | 390           | ns    |
|                                                     |                  | $\begin{array}{l} 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 30 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$ |                | 966           | ns    |

**Note** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

(Remarks are listed on the page after the next page.)



Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

# (4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI0, ANI2 to ANI14, ANI16 to ANI20

#### (TA = -40 to +105°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, 1.6 V $\leq$ EVDD = EVDD1 $\leq$ VDD, Vss = EVss0 = EVss1 = 0 V,

#### Reference voltage (+) = VBGR Note 3, Reference voltage (-) = AVREFM = 0 V Note 4, HS (high-speed main) mode)

| Parameter                           | Symbol | Co               | MIN.                           | TYP. | MAX. | Unit        |       |
|-------------------------------------|--------|------------------|--------------------------------|------|------|-------------|-------|
| Resolution                          | RES    |                  | 8                              |      |      | bit         |       |
| Conversion time                     | tCONV  | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17   |      | 39          | μs    |
| Zero-scale error Notes 1, 2         | Ezs    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±0.60       | % FSR |
| Integral linearity error Note 1     | ILE    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±2.0        | LSB   |
| Differential linearity error Note 1 | DLE    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±1.0        | LSB   |
| Analog input voltage                | Vain   |                  |                                | 0    |      | VBGR Note 3 | V     |

**Note 1.** Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (% FSR) to the full-scale value.

Note 3. Refer to 3.6.2 Temperature sensor characteristics/internal reference voltage characteristic.

Note 4. When reference voltage (-) = Vss, the MAX. values are as follows.

Zero-scale error:Add ±0.35%FSR to the MAX. value when reference voltage (-) = AVREFM.Integral linearity error:Add ±0.5 LSB to the MAX. value when reference voltage (-) = AVREFM.Differential linearity error:Add ±0.2 LSB to the MAX. value when reference voltage (-) = AVREFM.



# 3.10 Timing of Entry to Flash Memory Programming Modes

| Parameter                                                                                                                                                              | Symbol  | Conditions                                                 | MIN. | TYP. | MAX. | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------|------|------|------|------|
| How long from when an external reset ends until the initial communication settings are specified                                                                       | tsuinit | POR and LVD reset must end before the external reset ends. |      |      | 100  | ms   |
| How long from when the TOOL0 pin is placed at the low level until an external reset ends                                                                               | tsu     | POR and LVD reset must end before the external reset ends. | 10   |      |      | μs   |
| How long the TOOL0 pin must be kept at the low<br>level after an external reset ends<br>(excluding the processing time of the firmware to<br>control the flash memory) | thd     | POR and LVD reset must end before the external reset ends. | 1    |      |      | ms   |



<1> The low level is input to the TOOL0 pin.

<2> The external reset ends (POR and LVD reset must end before the external reset ends).

<3> The TOOL0 pin is set to the high level.

<4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.

- **Remark** tsuinit. The segment shows that it is necessary to finish specifying the initial communication settings within 100 ms from when the external resets end.
  - tsu: How long from when the TOOL0 pin is placed at the low level until a pin reset ends
  - tHD: How long to keep the TOOL0 pin at the low level from when the external resets end
    - (excluding the processing time of the firmware to control the flash memory)



# 4.5 44-pin products

R5F104FAAFP, R5F104FCAFP, R5F104FDAFP, R5F104FEAFP, R5F104FFAFP, R5F104FGAFP, R5F104FHAFP, R5F104FJAFP

R5F104FADFP, R5F104FCDFP, R5F104FDDFP, R5F104FEDFP, R5F104FFDFP, R5F104FGDFP, R5F104FHDFP, R5F104FJDFP

R5F104FAGFP, R5F104FCGFP, R5F104FDGFP, R5F104FEGFP, R5F104FFGFP, R5F104FGGFP, R5F104FJGFP

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP44-10x10-0.80 | PLQP0044GC-A | P44GB-80-UES-2 | 0.36            |



#### ΝΟΤΕ

Each lead centerline is located within 0.20 mm of its true position at maximum material condition.

© 2012 Renesas Electronics Corporation. All rights reserved.

0.10

1.00

1.00

у

ZD

ZE



# R5F104MKAFB, R5F104MLAFB R5F104MKGFB, R5F104MLGFB





# 4.10 100-pin products

R5F104PFAFB, R5F104PGAFB, R5F104PHAFB, R5F104PJAFB R5F104PFDFB, R5F104PGDFB, R5F104PHDFB, R5F104PJDFB R5F104PFGFB, R5F104PGGFB, R5F104PHGFB, R5F104PJGFB

| JEITA Package Code    | RENESAS Code | Previous Code   | MASS (TYP.) [g] |
|-----------------------|--------------|-----------------|-----------------|
| P-LFQFP100-14x14-0.50 | PLQP0100KE-A | P100GC-50-GBR-1 | 0.69            |



©2012 Renesas Electronics Corporation. All rights reserved.



#### NOTES FOR CMOS DEVICES

- (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN).
- (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.
- (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.
- (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.
- (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.
- (6) INPUT OF SIGNAL DURING POWER OFF STATE : Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.