



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 48                                                                              |
| Program Memory Size        | 512KB (512K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 48K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 12x8/10b; D/A 2x8b                                                          |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-LQFP                                                                         |
| Supplier Device Package    | 64-LFQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104llafb-50 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1.3.2 32-pin products

• 32-pin plastic HWQFN (5 × 5 mm, 0.5 mm pitch)



Note Mounted on the 96 KB or more code flash memory products.

#### Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1 $\mu\text{F}).$

- Remark 1. For pin identification, see 1.4 Pin Identification.
- **Remark 2.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).
- Remark 3. It is recommended to connect an exposed die pad to Vss.



## RL78/G14

## 1.3.5 44-pin products

• 44-pin plastic LQFP (10 × 10 mm, 0.8 mm pitch)



Note Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu\text{F}).$ 

- Remark 1. For pin identification, see 1.4 Pin Identification.
- **Remark 2.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).



## 1.5.3 36-pin products



**Note** Mounted on the 96 KB or more code flash memory products.



| Note | The flash library uses RAM in self-programming and rewriting of the data flash memory.                           |
|------|------------------------------------------------------------------------------------------------------------------|
|      | The target products and start address of the RAM areas used by the flash library are shown below.                |
|      | R5F104xJ (x = F, G, J, L, M, P): Start address F9F00H                                                            |
|      | For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family |
|      | (R20UT2944).                                                                                                     |



[44-pin, 48-pin, 52-pin, 64-pin products (code flash memory 16 KB to 64 KB)]

# Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

|                                                                                 |                                                                                         |                                                                                                                                                                                                 |                                 |                        | (1/2)             |  |  |
|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------------------|-------------------|--|--|
|                                                                                 |                                                                                         | 44-pin                                                                                                                                                                                          | 48-pin                          | 52-pin                 | 64-pin            |  |  |
|                                                                                 | Item                                                                                    | R5F104Fx                                                                                                                                                                                        | R5F104Gx                        | R5F104Jx               | R5F104Lx          |  |  |
|                                                                                 |                                                                                         | (x = A, C to E)                                                                                                                                                                                 | (x = A, C to E)                 | (x = C to E)           | (x = C to E)      |  |  |
| Code flash men                                                                  | nory (KB)                                                                               | 16 to 64                                                                                                                                                                                        | 16 to 64                        | 32 to 64               | 32 to 64          |  |  |
| Data flash mem                                                                  | ory (KB)                                                                                | 4                                                                                                                                                                                               | 4                               | 4                      | 4                 |  |  |
| RAM (KB)                                                                        |                                                                                         | 2.5 to 5.5 Note                                                                                                                                                                                 | 2.5 to 5.5 Note                 | 4 to 5.5 Note          | 4 to 5.5 Note     |  |  |
| Address space                                                                   |                                                                                         | 1 MB                                                                                                                                                                                            |                                 |                        |                   |  |  |
| Main system                                                                     | High-speed system                                                                       | X1 (crystal/ceramic) os                                                                                                                                                                         | cillation, external main        | system clock input (EX | CLK)              |  |  |
| clock                                                                           | clock                                                                                   | HS (high-speed main)                                                                                                                                                                            | mode: 1 to 20 MHz (V            | DD = 2.7 to 5.5 V),    |                   |  |  |
|                                                                                 |                                                                                         | HS (high-speed main)                                                                                                                                                                            | mode: 1 to 16 MHz (V            | DD = 2.4  to  5.5  V), |                   |  |  |
|                                                                                 |                                                                                         | LS (low-speed main) m                                                                                                                                                                           | node: 1 to 8 MHz (Vc            | D = 1.8 to 5.5 V),     |                   |  |  |
|                                                                                 |                                                                                         | LV (low-voltage main) i                                                                                                                                                                         | mode: 1 to 4 MHz (VD            | D = 1.6 to 5.5 V)      |                   |  |  |
|                                                                                 | High-speed on-chip                                                                      | HS (high-speed main)                                                                                                                                                                            | mode: 1 to 32 MHz (V            | DD = 2.7 to 5.5 V),    |                   |  |  |
|                                                                                 | oscillator clock (fiH)                                                                  | HS (high-speed main)                                                                                                                                                                            | mode: 1 to 16 MHz (V            | DD = 2.4 to 5.5 V),    |                   |  |  |
|                                                                                 |                                                                                         | LS (low-speed main) m                                                                                                                                                                           | node: 1 to 8 MHz (VD            | D = 1.8 to 5.5 V),     |                   |  |  |
|                                                                                 |                                                                                         | LV (low-voltage main)                                                                                                                                                                           | mode: 1 to 4 MHz (VD            | D = 1.6 to 5.5 V)      |                   |  |  |
| Subsystem cloc                                                                  | tem clock XT1 (crystal) oscillation, external subsystem clock input (EXCLKS) 32.768 kHz |                                                                                                                                                                                                 |                                 |                        |                   |  |  |
| Low-speed on-c                                                                  | chip oscillator clock                                                                   | 15 kHz (TYP.): Vod = 1                                                                                                                                                                          | .6 to 5.5 V                     |                        |                   |  |  |
| General-purpose register 8 bits × 32 registers (8 bits × 8 registers × 4 banks) |                                                                                         |                                                                                                                                                                                                 |                                 |                        |                   |  |  |
| Minimum instrue                                                                 | ction execution time                                                                    | 0.03125 μs (High-speed on-chip oscillator clock: fiн = 32 MHz operation)                                                                                                                        |                                 |                        |                   |  |  |
|                                                                                 |                                                                                         | 0.05 μs (High-speed system clock: fмx = 20 MHz operation)                                                                                                                                       |                                 |                        |                   |  |  |
|                                                                                 |                                                                                         | 30.5 μs (Subsystem clock: fsuB = 32.768 kHz operation)                                                                                                                                          |                                 |                        |                   |  |  |
| Instruction set                                                                 |                                                                                         | Data transfer (8/16 bits)                                                                                                                                                                       |                                 |                        |                   |  |  |
|                                                                                 |                                                                                         | Adder and subtractor/logical operation (8/16 bits)     Multiplication (8 bits × 8 bits 16 bits × 16 bits). Division (16 bits ± 16 bits 32 bits ± 32 bits)                                       |                                 |                        |                   |  |  |
|                                                                                 |                                                                                         | <ul> <li>Wultiplication (8 bits × 8 bits, 10 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> </ul> |                                 |                        |                   |  |  |
|                                                                                 |                                                                                         | Nultiplication and Act     Detate barrol shift a                                                                                                                                                | cumulation (16 bits $\times$ 16 | DITS + 32 DITS)        | an aparation) ata |  |  |
| I/O port                                                                        | Total                                                                                   | 40                                                                                                                                                                                              | 44                              | 48                     | 58                |  |  |
| "o port                                                                         | CMOS I/O                                                                                | 31                                                                                                                                                                                              |                                 | 38                     | 48                |  |  |
|                                                                                 |                                                                                         | 5                                                                                                                                                                                               | 5                               | 5                      | 5                 |  |  |
|                                                                                 | CMOS output                                                                             | _                                                                                                                                                                                               | 1                               | 1                      | 1                 |  |  |
|                                                                                 | N-ch open-drain I/O                                                                     | 4                                                                                                                                                                                               | 4                               | 4                      | 4                 |  |  |
|                                                                                 | 7                                                                                       |                                                                                                                                                                                                 |                                 |                        |                   |  |  |
| Timer                                                                           | 16-bit timer                                                                            | 8 channels                                                                                                                                                                                      |                                 |                        |                   |  |  |
|                                                                                 |                                                                                         | (TAU: 4 channels, Time                                                                                                                                                                          | er RJ: 1 channel, Timer         | RD: 2 channels, Timer  | RG: 1 channel)    |  |  |
|                                                                                 | Watchdog timer                                                                          | 1 channel                                                                                                                                                                                       |                                 |                        |                   |  |  |
| Real-time clock 1 channel                                                       |                                                                                         |                                                                                                                                                                                                 |                                 |                        |                   |  |  |
|                                                                                 | (RTC)                                                                                   |                                                                                                                                                                                                 |                                 |                        |                   |  |  |
|                                                                                 | 12-bit interval timer                                                                   | 1 channel                                                                                                                                                                                       |                                 |                        |                   |  |  |
|                                                                                 | Timer output                                                                            | Timer outputs: 13 char                                                                                                                                                                          | inels                           |                        |                   |  |  |
|                                                                                 |                                                                                         | PWM outputs: 9 chann                                                                                                                                                                            | els                             |                        |                   |  |  |
|                                                                                 | RTC output                                                                              | 1                                                                                                                                                                                               |                                 |                        |                   |  |  |
|                                                                                 | • 1 Hz (subsystem clock: fs∪B = 32.768 kHz)                                             |                                                                                                                                                                                                 |                                 |                        |                   |  |  |

(Note is listed on the next page.)

RENESAS

| Note | The flash library uses RAM in self-programming and rewriting of the data flash memory.                           |
|------|------------------------------------------------------------------------------------------------------------------|
|      | The target products and start address of the RAM areas used by the flash library are shown below.                |
|      | R5F104xD (x = A to C, E to G, J, L): Start address FE900H                                                        |
|      | R5F104xE (x = A to C, E to G, J, L): Start address FE900H                                                        |
|      | For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family |
|      | (R20UT2944).                                                                                                     |
|      |                                                                                                                  |



[48-pin, 64-pin products (code flash memory 384 KB to 512 KB)]

## Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

|                                                                                                                                        |                                                            |                                                                                                        | (1/2)                                       |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------|--|--|--|
|                                                                                                                                        |                                                            | 48-pin                                                                                                 | 64-pin                                      |  |  |  |
| li                                                                                                                                     | tem                                                        | R5F104Gx                                                                                               | R5F104Lx                                    |  |  |  |
|                                                                                                                                        |                                                            | (x = K, L)                                                                                             | (x = K, L)                                  |  |  |  |
| Code flash memory (                                                                                                                    | (KB)                                                       | 384 to 512                                                                                             | 384 to 512                                  |  |  |  |
| Data flash memory (I                                                                                                                   | KB)                                                        | 8                                                                                                      | 8                                           |  |  |  |
| RAM (KB)                                                                                                                               |                                                            | 32 to 48 <sup>Note</sup>                                                                               | 32 to 48 <sup>Note</sup>                    |  |  |  |
| Address space                                                                                                                          |                                                            | 1 MB                                                                                                   |                                             |  |  |  |
| Main system clock                                                                                                                      | High-speed system                                          | X1 (crystal/ceramic) oscillation, external m                                                           | ain system clock input (EXCLK)              |  |  |  |
|                                                                                                                                        | clock                                                      | HS (high-speed main) mode: 1 to 20 MHz                                                                 | : (VDD = 2.7 to 5.5 V),                     |  |  |  |
| HS (high-speed main) mode: 1 to 16 MHz ( $V_{DD}$ = 2.4 to 5.5 V),<br>LS (low-speed main) mode: 1 to 8 MHz ( $V_{DD}$ = 1.8 to 5.5 V). |                                                            |                                                                                                        |                                             |  |  |  |
|                                                                                                                                        |                                                            | LS (low-speed main) mode: 1 to 8 MHz                                                                   | $(V_{DD} = 1.8 \text{ to } 5.5 \text{ V}),$ |  |  |  |
|                                                                                                                                        |                                                            | LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V)                                            |                                             |  |  |  |
|                                                                                                                                        | High-speed on-chip                                         | HS (high-speed main) mode: 1 to 32 MHz                                                                 | : (VDD = 2.7 to 5.5 V),                     |  |  |  |
|                                                                                                                                        | oscillator clock (fiH)                                     | HS (high-speed main) mode: 1 to 16 MHz                                                                 | : (VDD = 2.4 to 5.5 V),                     |  |  |  |
|                                                                                                                                        | LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), |                                                                                                        |                                             |  |  |  |
|                                                                                                                                        |                                                            | LV (low-voltage main) mode: 1 to 4 MHz                                                                 | (VDD = 1.6 to 5.5 V)                        |  |  |  |
| Subsystem clock                                                                                                                        |                                                            | XT1 (crystal) oscillation, external subsyste                                                           | m clock input (EXCLKS) 32.768 kHz           |  |  |  |
| Low-speed on-chip of                                                                                                                   | scillator clock                                            | 15 kHz (TYP.): VDD = 1.6 to 5.5 V                                                                      |                                             |  |  |  |
| General-purpose reg                                                                                                                    | ister                                                      | 8 bits $\times$ 32 registers (8 bits $\times$ 8 registers $\times$ 4 banks)                            |                                             |  |  |  |
| Minimum instruction                                                                                                                    | execution time                                             | 0.03125 μs (High-speed on-chip oscillator clock: fiн = 32 MHz operation)                               |                                             |  |  |  |
|                                                                                                                                        |                                                            | 0.05 $\mu$ s (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                             |                                             |  |  |  |
|                                                                                                                                        |                                                            | 30.5 μs (Subsystem clock: fsub = 32.768 kHz operation)                                                 |                                             |  |  |  |
| Instruction set                                                                                                                        |                                                            | Data transfer (8/16 bits)                                                                              |                                             |  |  |  |
|                                                                                                                                        |                                                            | Adder and subtractor/logical operation (8/16 bits)                                                     |                                             |  |  |  |
|                                                                                                                                        |                                                            | • Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits) |                                             |  |  |  |
|                                                                                                                                        |                                                            | bits)                                                                                                  |                                             |  |  |  |
|                                                                                                                                        |                                                            | Multiplication and Accumulation (16 bits >                                                             | < 16 bits + 32 bits)                        |  |  |  |
|                                                                                                                                        |                                                            | etc.                                                                                                   |                                             |  |  |  |
| I/O port                                                                                                                               | Total                                                      | 44                                                                                                     | 58                                          |  |  |  |
|                                                                                                                                        | CMOS I/O                                                   | 34                                                                                                     | 48                                          |  |  |  |
|                                                                                                                                        | CMOS input                                                 | 5                                                                                                      | 5                                           |  |  |  |
|                                                                                                                                        | CMOS output                                                | 1                                                                                                      | 1                                           |  |  |  |
|                                                                                                                                        | N-ch open-drain I/O                                        | 4                                                                                                      | 4                                           |  |  |  |
|                                                                                                                                        | (6 V tolerance)                                            |                                                                                                        |                                             |  |  |  |
| Timer                                                                                                                                  | 16-bit timer                                               | 8 channels                                                                                             |                                             |  |  |  |
|                                                                                                                                        |                                                            | (TAU: 4 channels, Timer RJ: 1 channel, Tir                                                             | mer RD: 2 channels, Timer RG: 1 channel)    |  |  |  |
|                                                                                                                                        | Watchdog timer                                             | 1 channel                                                                                              |                                             |  |  |  |
|                                                                                                                                        | Real-time clock                                            | 1 channel                                                                                              |                                             |  |  |  |
|                                                                                                                                        | (RTC)                                                      |                                                                                                        |                                             |  |  |  |
| 12-bit interval timer 1 channel                                                                                                        |                                                            |                                                                                                        |                                             |  |  |  |
|                                                                                                                                        | Timer output                                               | Timer outputs: 14 channels                                                                             |                                             |  |  |  |
|                                                                                                                                        |                                                            | PWM outputs: 9 channels                                                                                |                                             |  |  |  |
|                                                                                                                                        | RTC output                                                 | 1                                                                                                      |                                             |  |  |  |
|                                                                                                                                        |                                                            | • 1 Hz (subsystem clock: fsub = 32.768 kH                                                              | z)                                          |  |  |  |

(Note is listed on the next page.)



| Items               | Symbol | Conditions                                                                                                                                             | 3                                                                                | MIN.      | TYP.    | MAX.      | Unit |
|---------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------|---------|-----------|------|
| Input voltage, high | Vih1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                                                              | 0.8 EVddo |         | EVddo     | V    |
|                     | Vih2   | P01, P03, P04, P10, P14 to P17,<br>P30, P43, P44, P50, P53 to P55,                                                                                     | TTL input buffer<br>$4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | 2.2       |         | EVDD0     | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer<br>$3.3 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$  | 2.0       |         | EVDD0     | V    |
|                     |        |                                                                                                                                                        | TTL input buffer $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}$     | 1.5       |         | EVDD0     | V    |
|                     | Vінз   | P20 to P27, P150 to P156                                                                                                                               | ·                                                                                | 0.7 Vdd   |         | Vdd       | V    |
|                     | VIH4   | P60 to P63                                                                                                                                             |                                                                                  | 0.7 EVDD0 |         | 6.0       | V    |
|                     | Vih5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | CLKS, RESET                                                                      | 0.8 Vdd   |         | Vdd       | V    |
| Input voltage, low  | VIL1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                                                              | 0         |         | 0.2 EVDD0 | V    |
|                     | VIL2   | P01, P03, P04, P10, P14 to P17,<br>P30, P43, P44, P50, P53 to P55,                                                                                     | TTL input buffer $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$    | 0         |         | 0.8       | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer $3.3 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$      | 0         |         | 0.5       | V    |
|                     |        |                                                                                                                                                        | TTL input buffer<br>1.6 V ≤ EVpp₀ < 3.3 V                                        | 0         |         | 0.32      | V    |
|                     | VIL3   | P20 to P27, P150 to P156                                                                                                                               | 0                                                                                |           | 0.3 Vdd | V         |      |
|                     | VIL4   | P60 to P63                                                                                                                                             |                                                                                  | 0         |         | 0.3 EVDD0 | V    |
|                     | VIL5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | 0                                                                                |           | 0.2 Vdd | V         |      |

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(3/5)

Caution The maximum value of VIH of pins P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 is EVDD0, even in the N-ch open-drain mode.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- Note 1. Total current flowing into VDD, EVDDD, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDD, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
   Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 3. When high-speed system clock and subsystem clock are stopped.
- **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}_{\text{@1}} \text{ MHz to } 32 \text{ MHz}$ 

2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz

LS (low-speed main) mode:  $$1.8~V \le V \mbox{DD} \le 5.5~V \ensuremath{\textcircled{0}}1~\mbox{MHz}$ to 8 MHz}$$ 

LV (low-voltage main) mode:  $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{@}1 \text{ MHz}$  to 4 MHz

- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
- **Remark 3.** fin: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C



| Items                              | Symbol         | Conditio                   | ons                                                            | MIN.       | TYP. | MAX. | Unit |
|------------------------------------|----------------|----------------------------|----------------------------------------------------------------|------------|------|------|------|
| Timer RD input high-level          | tтdiн,         | TRDIOA0, TRDIOA1, TRDIOE   | B0, TRDIOB1,                                                   | 3/fclk     |      |      | ns   |
| width, low-level width             | t⊤dil          | TRDIOC0, TRDIOC1, TRDIOI   | D0, TRDIOD1                                                    |            |      |      |      |
| Timer RD forced cutoff signal      | <b>t</b> TDSIL | P130/INTP0                 | $2MHz < fclk \le 32 MHz$                                       | 1          |      |      | μs   |
| input low-level width              |                |                            | $f_{CLK} \leq 2 \ MHz$                                         | 1/fclk + 1 |      |      |      |
| Timer RG input high-level          | tтgiн,         | TRGIOA, TRGIOB             |                                                                | 2.5/fclk   |      |      | ns   |
| width, low-level width             | t⊤gi∟          |                            |                                                                |            |      |      |      |
| TO00 to TO03,                      | fто            | HS (high-speed main) mode  | $4.0~V \leq EV_{DD0} \leq 5.5~V$                               |            |      | 16   | MHz  |
| TO10 to TO13,                      |                |                            | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 4.0 \text{ V}$   |            |      | 8    | MHz  |
| TRJIOU, TRJOU,<br>TRDIOA0, TRDIOA1 |                |                            | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$     |            |      | 4    | MHz  |
| TRDIOB0, TRDIOB1,                  |                |                            | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |            |      | 2    | MHz  |
| TRDIOC0, TRDIOC1,                  |                | LS (low-speed main) mode   | $1.8 \text{ V} \leq EV \text{DD0} \leq 5.5 \text{ V}$          |            |      | 4    | MHz  |
| TRDIOD0, TRDIOD1,                  |                |                            | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |            |      | 2    | MHz  |
| TRGIOA, TRGIOB<br>output frequency |                | LV (low-voltage main) mode | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |            |      | 2    | MHz  |
| PCLBUZ0, PCLBUZ1 output            | <b>f</b> PCL   | HS (high-speed main) mode  | $4.0~V \leq EV_{DD0} \leq 5.5~V$                               |            |      | 16   | MHz  |
| frequency                          |                |                            | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$     |            |      | 8    | MHz  |
|                                    |                |                            | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$     |            |      | 4    | MHz  |
|                                    |                |                            | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |            |      | 2    | MHz  |
|                                    |                | LS (low-speed main) mode   | $1.8 \text{ V} \leq EV \text{DD0} \leq 5.5 \text{ V}$          |            |      | 4    | MHz  |
|                                    |                |                            | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |            |      | 2    | MHz  |
|                                    |                | LV (low-voltage main) mode | $1.8 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$        |            |      | 4    | MHz  |
|                                    |                |                            | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |            |      | 2    | MHz  |
| Interrupt input high-level         | tinth,         | INTP0                      | $1.6~V \le V_{DD} \le 5.5~V$                                   | 1          |      |      | μs   |
| width, low-level width             | <b>t</b> INTL  | INTP1 to INTP11            | $1.6~V \le EV_{DD0} \le 5.5~V$                                 | 1          |      |      | μs   |
| Key interrupt input low-level      | <b>t</b> KR    | KR0 to KR7                 | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 250        |      |      | ns   |
| width                              |                |                            | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     | 1          |      |      | μs   |
| RESET low-level width              | trsl           |                            |                                                                | 10         |      |      | μs   |

## (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)



**Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1),

n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14)

Remark 2. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00 to 03, 10 to 13))



(4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI0, ANI2 to ANI14, ANI16 to ANI20

(TA = -40 to +85°C, 2.4 V  $\leq$  VDD  $\leq$  5.5 V, 1.6 V  $\leq$  EVDD = EVDD1  $\leq$  VDD, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VBGR <sup>Note 3</sup>, Reference voltage (-) = AVREFM = 0 V <sup>Note 4</sup>, HS (high-speed main) mode)

| Parameter                           | Symbol | Conditions       |                                | MIN. | TYP. | MAX.        | Unit  |
|-------------------------------------|--------|------------------|--------------------------------|------|------|-------------|-------|
| Resolution                          | RES    |                  | 8                              |      |      | bit         |       |
| Conversion time                     | tCONV  | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17   |      | 39          | μs    |
| Zero-scale error Notes 1, 2         | Ezs    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±0.60       | % FSR |
| Integral linearity error Note 1     | ILE    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±2.0        | LSB   |
| Differential linearity error Note 1 | DLE    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±1.0        | LSB   |
| Analog input voltage                | Vain   |                  |                                | 0    |      | VBGR Note 3 | V     |

**Note 1.** Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (% FSR) to the full-scale value.

Note 3. Refer to 2.6.2 Temperature sensor characteristics/internal reference voltage characteristic.

Note 4. When reference voltage (-) = Vss, the MAX. values are as follows.

Zero-scale error:Add  $\pm 0.35\%$ FSR to the MAX. value when reference voltage (-) = AVREFM.Integral linearity error:Add  $\pm 0.5$  LSB to the MAX. value when reference voltage (-) = AVREFM.Differential linearity error:Add  $\pm 0.2$  LSB to the MAX. value when reference voltage (-) = AVREFM.



- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
   Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 4.** When high-speed system clock and subsystem clock are stopped.
- **Note 5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 7.Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.<br/>HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ @1 MHz to 32 MHz
  - 2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz
- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- **Remark 1.** fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fin: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C



- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
   Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 4.** When high-speed system clock and subsystem clock are stopped.
- **Note 5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 7.Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.<br/>HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ @1 MHz to 32 MHz
  - 2.4 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz
- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fin: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C



- Note 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation.
- **Note 6.** Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
- Note 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
- **Note 8.** Current flowing during programming of the data flash.
- Note 9. Current flowing during self-programming.
- Note 10. For shift time to the SNOOZE mode, see 23.3.3 SNOOZE mode in the RL78/G14 User's Manual.
- **Note 11.** Current flowing only to the D/A converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IDAC when the D/A converter operates in an operation mode or the HALT mode.
- **Note 12.** Current flowing only to the comparator circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2, or IDD3 and ICMP when the comparator circuit is in operation.
- Note 13. A comparator and D/A converter are provided in products with 96 KB or more code flash memory.
- Remark 1. fil: Low-speed on-chip oscillator clock frequency
- Remark 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 3. fcLK: CPU/peripheral hardware clock frequency
- Remark 4. Temperature condition of the TYP. value is TA = 25°C



## 3.5 Peripheral Functions Characteristics

AC Timing Test Points



## 3.5.1 Serial array unit

#### (1) During communication at same potential (UART mode)

#### $(TA = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$

| Parameter            | Symbol | Conditions                                                                | Conditions HS (high-speed main) Mode |                | Unit |
|----------------------|--------|---------------------------------------------------------------------------|--------------------------------------|----------------|------|
|                      |        |                                                                           | MIN.                                 | MAX.           |      |
| Transfer rate Note 1 |        | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$            |                                      | fмск/12 Note 2 | bps  |
|                      |        | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK} Note 3$ |                                      | 2.6            | Mbps |

Note 1.Transfer rate in the SNOOZE mode is 4800 bps only.<br/>However, the SNOOZE mode cannot be used when FRQSEL4 = 1.Note 2.The following conditions are required for low voltage interface when EVDD0 < VDD.<br/> $2.4 V \le EVDD0 < 2.7 V$ : MAX. 1.3 MbpsNote 3.The maximum operating frequencies of the CPU/peripheral hardware clock (fcLk) are:<br/>HS (high-speed main) mode: 32 MHz (2.7 V  $\le VDD \le 5.5 V$ )<br/>16 MHz (2.4 V  $\le VDD \le 5.5 V$ )

Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

## UART mode connection diagram (during communication at same potential)



#### UART mode bit width (during communication at same potential) (reference)



**Remark 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14) **Remark 2.** fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))



## (4) During communication at same potential (simplified I<sup>2</sup>C mode)

|--|

| Parameter Symbol              |          | Conditions                                                                                                                                                                     | HS (high-speed                  | HS (high-speed main) mode |     |  |
|-------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------|-----|--|
|                               |          |                                                                                                                                                                                | MIN.                            | MAX.                      |     |  |
| SCLr clock frequency          | fscL     | $\begin{array}{l} 2.7 \ \text{V} \leq EV_{\text{DD0}} \leq 5.5 \ \text{V}, \\ C_{b} = 50 \ \text{pF}, \ R_{b} = 2.7 \ \text{k}\Omega \end{array}$                              |                                 | 400 Note 1                | kHz |  |
|                               |          | $\begin{array}{l} 2.4 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ C_{b} = 100 \ pF, \ R_{b} = 3 \ k\Omega \end{array}$                                                                  |                                 | 100 Note 1                | kHz |  |
| Hold time when SCLr = "L"     | t∟ow     | $\begin{array}{l} 2.7 \ \text{V} \leq E V_{\text{DD0}} \leq 5.5 \ \text{V}, \\ \text{C}_{\text{b}} = 50 \ \text{pF}, \ \text{R}_{\text{b}} = 2.7 \ \text{k}\Omega \end{array}$ | 1200                            |                           | ns  |  |
|                               |          | $\begin{array}{l} 2.4 V \leq EV_{DD0} \leq 5.5 \; V, \\ C_{b} = 100 \; pF, \; R_{b} = 3 \; k\Omega \end{array}$                                                                | 4600                            |                           | ns  |  |
| Hold time when SCLr = "H"     | tніgн    | $\begin{array}{l} 2.7 \ \text{V} \leq E V_{\text{DD0}} \leq 5.5 \ \text{V}, \\ C_b = 50 \ \text{pF}, \ \text{R}_b = 2.7 \ \text{k}\Omega \end{array}$                          | 1200                            |                           | ns  |  |
|                               |          | $\begin{array}{l} 2.4 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ C_{b} \texttt{=} 100 \ pF, \ R_{b} \texttt{=} 3 \ k\Omega \end{array}$                                                | 4600                            |                           | ns  |  |
| Data setup time (reception)   | tsu: dat | $\begin{array}{l} 2.7 \ \text{V} \leq E V_{\text{DD0}} \leq 5.5 \ \text{V}, \\ C_b = 50 \ \text{pF}, \ \text{R}_b = 2.7 \ \text{k}\Omega \end{array}$                          | 1/f <sub>MCK</sub> + 220 Note 2 |                           | ns  |  |
|                               |          | $\label{eq:linear} \begin{split} 2.4 V &\leq E V_{DD0} \leq 5.5 \; V, \\ C_{b} &= 100 \; pF, \; R_{b} = 3 \; k \Omega \end{split}$                                             | 1/f <sub>MCK</sub> + 580 Note 2 |                           | ns  |  |
| Data hold time (transmission) | thd: dat | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$<br>Cb = 50 pF, Rb = 2.7 k $\Omega$                                                                             | 0                               | 770                       | ns  |  |
|                               |          | $\begin{array}{l} 2.4 \ \text{V} \leq E V_{\text{DD0}} \leq 5.5 \ \text{V}, \\ \text{C}_{\text{b}} = 100 \ \text{pF}, \ \text{R}_{\text{b}} = 3 \ \text{k}\Omega \end{array}$  | 0                               | 1420                      | ns  |  |

**Note 1.** The value must also be equal to or less than fMCK/4.

**Note 2.** Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the normal input buffer and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh).

(**Remarks** are listed on the next page.)



## 4.6 48-pin products

R5F104GAAFB, R5F104GCAFB, R5F104GDAFB, R5F104GEAFB, R5F104GFAFB, R5F104GGAFB, R5F104GHAFB, R5F104GJAFB

R5F104GADFB, R5F104GCDFB, R5F104GDDFB, R5F104GEDFB, R5F104GFDFB, R5F104GGDFB, R5F104GHDFB, R5F104GJDFB

R5F104GAGFB, R5F104GCGFB, R5F104GDGFB, R5F104GEGFB, R5F104GFGFB, R5F104GGGFB, R5F104GHGFB, R5F104GJGFB

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-LFQFP48-7x7-0.50 | PLQP0048KF-A | P48GA-50-8EU-1 | 0.16            |



## NOTE

Each lead centerline is located within 0.08 mm of its true position at maximum material condition.



ZE

0.75

## 4.8 64-pin products

R5F104LCAFA, R5F104LDAFA, R5F104LEAFA, R5F104LFAFA, R5F104LGAFA, R5F104LHAFA, R5F104LJAFA R5F104LCDFA, R5F104LDDFA, R5F104LEDFA, R5F104LFDFA, R5F104LGDFA, R5F104LHDFA, R5F104LJDFA R5F104LCGFA, R5F104LDGFA, R5F104LEGFA, R5F104LFGFA, R5F104LGGFA, R5F104LHGFA, R5F104LJGFA R5F104LKAFA, R5F104LLAFA

R5F104LKGFA, R5F104LLGFA



Each lead centerline is located within 0.13 mm of its true position at maximum material condition.

©2012 Renesas Electronics Corporation. All rights reserved.



#### NOTES FOR CMOS DEVICES

- (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN).
- (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.
- (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.
- (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.
- (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.
- (6) INPUT OF SIGNAL DURING POWER OFF STATE : Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.